blob: a978984d78a53e93b5148ed54271deedf7b1d25c [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Gabor Juhos6baff7f2009-01-14 20:17:06 +010019#include <linux/nl80211.h>
20#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020021#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010022#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040023#include <linux/module.h>
Sujith394cf0a2009-02-09 13:26:54 +053024#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010025
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000026static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010027 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
30 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
32 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050033 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053034 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
35 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040036 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080037 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Luis R. Rodrigueza508a6e2011-08-23 13:37:07 -070038 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053039 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053040 { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010041 { 0 }
42};
43
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020044
Gabor Juhos6baff7f2009-01-14 20:17:06 +010045/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070046static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010047{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040048 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010049 u8 u8tmp;
50
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053051 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010052 *csz = (int)u8tmp;
53
54 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030055 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010056 * the bootrom has not fully initialized all PCI devices.
57 * Sometimes the cache line size register is not set
58 */
59
60 if (*csz == 0)
61 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
62}
63
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070064static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010065{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010066 struct ath_softc *sc = (struct ath_softc *) common->priv;
67 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070068
Felix Fietkaua05b5d452010-11-17 04:25:33 +010069 if (pdata) {
70 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080071 ath_err(common,
72 "%s: eeprom read failed, offset %08x is out of range\n",
73 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010074 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010075
Felix Fietkaua05b5d452010-11-17 04:25:33 +010076 *data = pdata->eeprom_data[off];
77 } else {
78 struct ath_hw *ah = (struct ath_hw *) common->ah;
79
80 common->ops->read(ah, AR5416_EEPROM_OFFSET +
81 (off << AR5416_EEPROM_S));
82
83 if (!ath9k_hw_wait(ah,
84 AR_EEPROM_STATUS_DATA,
85 AR_EEPROM_STATUS_DATA_BUSY |
86 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
87 AH_WAIT_TIMEOUT)) {
88 return false;
89 }
90
91 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
92 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010093 }
94
Gabor Juhos9dbeb912009-01-14 20:17:08 +010095 return true;
96}
97
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080098static void ath_pci_extn_synch_enable(struct ath_common *common)
99{
100 struct ath_softc *sc = (struct ath_softc *) common->priv;
101 struct pci_dev *pdev = to_pci_dev(sc->dev);
102 u8 lnkctl;
103
104 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
105 lnkctl |= PCI_EXP_LNKCTL_ES;
106 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
107}
108
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200109/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200110static void ath_pci_aspm_init(struct ath_common *common)
111{
112 struct ath_softc *sc = (struct ath_softc *) common->priv;
113 struct ath_hw *ah = sc->sc_ah;
114 struct pci_dev *pdev = to_pci_dev(sc->dev);
115 struct pci_dev *parent;
116 int pos;
117 u8 aspm;
118
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530119 if (!ah->is_pciexpress)
120 return;
121
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200122 pos = pci_pcie_cap(pdev);
123 if (!pos)
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200124 return;
125
126 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400127 if (!parent)
128 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200129
Felix Fietkau8a309302011-12-17 16:47:56 +0100130 if (ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) {
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200131 /* Bluetooth coexistance requires disabling ASPM. */
132 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
133 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
134 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
135
136 /*
137 * Both upstream and downstream PCIe components should
138 * have the same ASPM settings.
139 */
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200140 pos = pci_pcie_cap(parent);
141 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
142 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
143 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
144
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530145 ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200146 return;
147 }
148
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200149 pos = pci_pcie_cap(parent);
150 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
151 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
152 ah->aspm_enabled = true;
153 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200154 ath9k_hw_configpcipowersave(ah, false);
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530155 ath_info(common, "ASPM enabled: 0x%x\n", aspm);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200156 }
157}
158
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100159static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530160 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100161 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100162 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800163 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200164 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100165};
166
167static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
168{
169 void __iomem *mem;
170 struct ath_softc *sc;
171 struct ieee80211_hw *hw;
172 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300173 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100174 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400175 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100176
177 if (pci_enable_device(pdev))
178 return -EIO;
179
Yang Hongyange9304382009-04-13 14:40:14 -0700180 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100181 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700182 pr_err("32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530183 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100184 }
185
Yang Hongyange9304382009-04-13 14:40:14 -0700186 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100187 if (ret) {
Joe Perches516304b2012-03-18 17:30:52 -0700188 pr_err("32-bit DMA consistent DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530189 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100190 }
191
192 /*
193 * Cache line size is used to size and align various
194 * structures used to communicate with the hardware.
195 */
196 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
197 if (csz == 0) {
198 /*
199 * Linux 2.4.18 (at least) writes the cache line size
200 * register as a 16-bit wide register which is wrong.
201 * We must have this setup properly for rx buffer
202 * DMA to work so force a reasonable value here if it
203 * comes up zero.
204 */
205 csz = L1_CACHE_BYTES / sizeof(u32);
206 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
207 }
208 /*
209 * The default setting of latency timer yields poor results,
210 * set it to the value used by other systems. It may be worth
211 * tweaking this setting more.
212 */
213 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
214
215 pci_set_master(pdev);
216
Jouni Malinenf0214842009-06-16 11:59:23 +0300217 /*
218 * Disable the RETRY_TIMEOUT register (0x41) to keep
219 * PCI Tx retries from interfering with C3 CPU state.
220 */
221 pci_read_config_dword(pdev, 0x40, &val);
222 if ((val & 0x0000ff00) != 0)
223 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
224
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100225 ret = pci_request_region(pdev, 0, "ath9k");
226 if (ret) {
227 dev_err(&pdev->dev, "PCI memory region reserve error\n");
228 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530229 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100230 }
231
232 mem = pci_iomap(pdev, 0, 0);
233 if (!mem) {
Joe Perches516304b2012-03-18 17:30:52 -0700234 pr_err("PCI memory map error\n") ;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100235 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530236 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100237 }
238
Felix Fietkau9ac58612011-01-24 19:23:18 +0100239 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700240 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530241 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700242 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530243 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100244 }
245
246 SET_IEEE80211_DEV(hw, &pdev->dev);
247 pci_set_drvdata(pdev, hw);
248
Felix Fietkau9ac58612011-01-24 19:23:18 +0100249 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100250 sc->hw = hw;
251 sc->dev = &pdev->dev;
252 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100253
Sujith5e4ea1f2010-01-14 10:20:57 +0530254 /* Will be cleared in ath9k_start() */
Sujith Manoharan781b14a2012-06-04 20:23:55 +0530255 set_bit(SC_OP_INVALID, &sc->sc_flags);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100256
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700257 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700258 if (ret) {
259 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530260 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100261 }
262
263 sc->irq = pdev->irq;
264
Pavel Roskineb93e892011-07-23 03:55:39 -0400265 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530266 if (ret) {
267 dev_err(&pdev->dev, "Failed to initialize device\n");
268 goto err_init;
269 }
270
271 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700272 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
273 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100274
275 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530276
277err_init:
278 free_irq(sc->irq, sc);
279err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100280 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530281err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100282 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530283err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100284 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530285err_region:
286 /* Nothing */
287err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100288 pci_disable_device(pdev);
289 return ret;
290}
291
292static void ath_pci_remove(struct pci_dev *pdev)
293{
294 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100295 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500296 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100297
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530298 if (!is_ath9k_unloaded)
299 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530300 ath9k_deinit_device(sc);
301 free_irq(sc->irq, sc);
302 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500303
304 pci_iounmap(pdev, mem);
305 pci_disable_device(pdev);
306 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100307}
308
309#ifdef CONFIG_PM
310
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200311static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100312{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200313 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100314 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac58612011-01-24 19:23:18 +0100315 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100316
Mohammed Shafi Shajakhan4a17a502012-07-10 14:57:11 +0530317 if (sc->wow_enabled)
318 return 0;
319
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530320 /* The device has to be moved to FULLSLEEP forcibly.
321 * Otherwise the chip never moved to full sleep,
322 * when no interface is up.
323 */
Rajkumar Manoharane19f15a2012-08-09 12:37:26 +0530324 ath9k_stop_btcoex(sc);
Felix Fietkauc0c11742011-11-16 13:08:41 +0100325 ath9k_hw_disable(sc->sc_ah);
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530326 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
327
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100328 return 0;
329}
330
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200331static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100332{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200333 struct pci_dev *pdev = to_pci_dev(device);
Jouni Malinenf0214842009-06-16 11:59:23 +0300334 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530335
Jouni Malinenf0214842009-06-16 11:59:23 +0300336 /*
337 * Suspend/Resume resets the PCI configuration space, so we have to
338 * re-disable the RETRY_TIMEOUT register (0x41) to keep
339 * PCI Tx retries from interfering with C3 CPU state
340 */
341 pci_read_config_dword(pdev, 0x40, &val);
342 if ((val & 0x0000ff00) != 0)
343 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100344
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100345 return 0;
346}
347
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200348static const struct dev_pm_ops ath9k_pm_ops = {
349 .suspend = ath_pci_suspend,
350 .resume = ath_pci_resume,
351 .freeze = ath_pci_suspend,
352 .thaw = ath_pci_resume,
353 .poweroff = ath_pci_suspend,
354 .restore = ath_pci_resume,
355};
356
357#define ATH9K_PM_OPS (&ath9k_pm_ops)
358
359#else /* !CONFIG_PM */
360
361#define ATH9K_PM_OPS NULL
362
363#endif /* !CONFIG_PM */
364
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100365
366MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
367
368static struct pci_driver ath_pci_driver = {
369 .name = "ath9k",
370 .id_table = ath_pci_id_table,
371 .probe = ath_pci_probe,
372 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200373 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100374};
375
Sujithdb0f41f2009-02-20 15:13:26 +0530376int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100377{
378 return pci_register_driver(&ath_pci_driver);
379}
380
381void ath_pci_exit(void)
382{
383 pci_unregister_driver(&ath_pci_driver);
384}