Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Marvell Armada 370 and Armada XP SoC IRQ handling |
| 3 | * |
| 4 | * Copyright (C) 2012 Marvell |
| 5 | * |
| 6 | * Lior Amsalem <alior@marvell.com> |
| 7 | * Gregory CLEMENT <gregory.clement@free-electrons.com> |
| 8 | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> |
| 9 | * Ben Dooks <ben.dooks@codethink.co.uk> |
| 10 | * |
| 11 | * This file is licensed under the terms of the GNU General Public |
| 12 | * License version 2. This program is licensed "as is" without any |
| 13 | * warranty of any kind, whether express or implied. |
| 14 | */ |
| 15 | |
| 16 | #include <linux/kernel.h> |
| 17 | #include <linux/module.h> |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/irq.h> |
| 20 | #include <linux/interrupt.h> |
Joel Porquet | 41a83e0 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 21 | #include <linux/irqchip.h> |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 22 | #include <linux/irqchip/chained_irq.h> |
Thomas Petazzoni | d7df84b | 2014-04-14 15:54:02 +0200 | [diff] [blame] | 23 | #include <linux/cpu.h> |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 24 | #include <linux/io.h> |
| 25 | #include <linux/of_address.h> |
| 26 | #include <linux/of_irq.h> |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 27 | #include <linux/of_pci.h> |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 28 | #include <linux/irqdomain.h> |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 29 | #include <linux/slab.h> |
Thomas Petazzoni | 0f077eb | 2014-11-21 17:00:00 +0100 | [diff] [blame] | 30 | #include <linux/syscore_ops.h> |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 31 | #include <linux/msi.h> |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 32 | #include <asm/mach/arch.h> |
| 33 | #include <asm/exception.h> |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 34 | #include <asm/smp_plat.h> |
Thomas Petazzoni | 9339d43 | 2013-04-09 23:26:15 +0200 | [diff] [blame] | 35 | #include <asm/mach/irq.h> |
| 36 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 37 | /* Interrupt Controller Registers Map */ |
| 38 | #define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48) |
| 39 | #define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C) |
Maxime Ripard | 28da06d | 2015-03-03 11:43:16 +0100 | [diff] [blame] | 40 | #define ARMADA_370_XP_INT_FABRIC_MASK_OFFS (0x54) |
| 41 | #define ARMADA_370_XP_INT_CAUSE_PERF(cpu) (1 << cpu) |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 42 | |
Ben Dooks | f3e16cc | 2012-06-04 18:50:12 +0200 | [diff] [blame] | 43 | #define ARMADA_370_XP_INT_CONTROL (0x00) |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 44 | #define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30) |
| 45 | #define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34) |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 46 | #define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4) |
Thomas Gleixner | 8cc3cfc | 2014-03-04 20:43:41 +0000 | [diff] [blame] | 47 | #define ARMADA_370_XP_INT_SOURCE_CPU_MASK 0xF |
Grzegorz Jaszczyk | 758e836 | 2014-09-25 13:17:19 +0200 | [diff] [blame] | 48 | #define ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << cpuid) |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 49 | |
| 50 | #define ARMADA_370_XP_CPU_INTACK_OFFS (0x44) |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 51 | #define ARMADA_375_PPI_CAUSE (0x10) |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 52 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 53 | #define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x4) |
| 54 | #define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0xc) |
| 55 | #define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x8) |
| 56 | |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 57 | #define ARMADA_370_XP_MAX_PER_CPU_IRQS (28) |
| 58 | |
Thomas Petazzoni | 5ec6901 | 2013-04-09 23:26:17 +0200 | [diff] [blame] | 59 | #define IPI_DOORBELL_START (0) |
| 60 | #define IPI_DOORBELL_END (8) |
| 61 | #define IPI_DOORBELL_MASK 0xFF |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 62 | #define PCI_MSI_DOORBELL_START (16) |
| 63 | #define PCI_MSI_DOORBELL_NR (16) |
| 64 | #define PCI_MSI_DOORBELL_END (32) |
| 65 | #define PCI_MSI_DOORBELL_MASK 0xFFFF0000 |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 66 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 67 | static void __iomem *per_cpu_int_base; |
| 68 | static void __iomem *main_int_base; |
| 69 | static struct irq_domain *armada_370_xp_mpic_domain; |
Thomas Petazzoni | 0f077eb | 2014-11-21 17:00:00 +0100 | [diff] [blame] | 70 | static u32 doorbell_mask_reg; |
Maxime Ripard | 5724be8 | 2015-03-03 11:27:23 +0100 | [diff] [blame] | 71 | static int parent_irq; |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 72 | #ifdef CONFIG_PCI_MSI |
| 73 | static struct irq_domain *armada_370_xp_msi_domain; |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 74 | static struct irq_domain *armada_370_xp_msi_inner_domain; |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 75 | static DECLARE_BITMAP(msi_used, PCI_MSI_DOORBELL_NR); |
| 76 | static DEFINE_MUTEX(msi_used_lock); |
| 77 | static phys_addr_t msi_doorbell_addr; |
| 78 | #endif |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 79 | |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 80 | static inline bool is_percpu_irq(irq_hw_number_t irq) |
| 81 | { |
Maxime Ripard | 080481f9 | 2015-09-25 18:09:34 +0200 | [diff] [blame] | 82 | if (irq <= ARMADA_370_XP_MAX_PER_CPU_IRQS) |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 83 | return true; |
Maxime Ripard | 080481f9 | 2015-09-25 18:09:34 +0200 | [diff] [blame] | 84 | |
| 85 | return false; |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 86 | } |
| 87 | |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 88 | /* |
| 89 | * In SMP mode: |
| 90 | * For shared global interrupts, mask/unmask global enable bit |
Marek Belisko | 097ef18 | 2013-03-15 23:34:04 +0100 | [diff] [blame] | 91 | * For CPU interrupts, mask/unmask the calling CPU's bit |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 92 | */ |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 93 | static void armada_370_xp_irq_mask(struct irq_data *d) |
| 94 | { |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 95 | irq_hw_number_t hwirq = irqd_to_hwirq(d); |
| 96 | |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 97 | if (!is_percpu_irq(hwirq)) |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 98 | writel(hwirq, main_int_base + |
| 99 | ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS); |
| 100 | else |
| 101 | writel(hwirq, per_cpu_int_base + |
| 102 | ARMADA_370_XP_INT_SET_MASK_OFFS); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 103 | } |
| 104 | |
| 105 | static void armada_370_xp_irq_unmask(struct irq_data *d) |
| 106 | { |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 107 | irq_hw_number_t hwirq = irqd_to_hwirq(d); |
| 108 | |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 109 | if (!is_percpu_irq(hwirq)) |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 110 | writel(hwirq, main_int_base + |
| 111 | ARMADA_370_XP_INT_SET_ENABLE_OFFS); |
| 112 | else |
| 113 | writel(hwirq, per_cpu_int_base + |
| 114 | ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 115 | } |
| 116 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 117 | #ifdef CONFIG_PCI_MSI |
| 118 | |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 119 | static struct irq_chip armada_370_xp_msi_irq_chip = { |
Thomas Petazzoni | f692a17 | 2016-02-10 15:46:59 +0100 | [diff] [blame] | 120 | .name = "MPIC MSI", |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 121 | .irq_mask = pci_msi_mask_irq, |
| 122 | .irq_unmask = pci_msi_unmask_irq, |
| 123 | }; |
| 124 | |
| 125 | static struct msi_domain_info armada_370_xp_msi_domain_info = { |
Thomas Petazzoni | a71b941 | 2016-02-10 15:47:00 +0100 | [diff] [blame] | 126 | .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS | |
| 127 | MSI_FLAG_MULTI_PCI_MSI), |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 128 | .chip = &armada_370_xp_msi_irq_chip, |
| 129 | }; |
| 130 | |
| 131 | static void armada_370_xp_compose_msi_msg(struct irq_data *data, struct msi_msg *msg) |
| 132 | { |
| 133 | msg->address_lo = lower_32_bits(msi_doorbell_addr); |
| 134 | msg->address_hi = upper_32_bits(msi_doorbell_addr); |
| 135 | msg->data = 0xf00 | (data->hwirq + PCI_MSI_DOORBELL_START); |
| 136 | } |
| 137 | |
| 138 | static int armada_370_xp_msi_set_affinity(struct irq_data *irq_data, |
| 139 | const struct cpumask *mask, bool force) |
| 140 | { |
| 141 | return -EINVAL; |
| 142 | } |
| 143 | |
| 144 | static struct irq_chip armada_370_xp_msi_bottom_irq_chip = { |
Thomas Petazzoni | f692a17 | 2016-02-10 15:46:59 +0100 | [diff] [blame] | 145 | .name = "MPIC MSI", |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 146 | .irq_compose_msi_msg = armada_370_xp_compose_msi_msg, |
| 147 | .irq_set_affinity = armada_370_xp_msi_set_affinity, |
| 148 | }; |
| 149 | |
| 150 | static int armada_370_xp_msi_alloc(struct irq_domain *domain, unsigned int virq, |
| 151 | unsigned int nr_irqs, void *args) |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 152 | { |
Thomas Petazzoni | a71b941 | 2016-02-10 15:47:00 +0100 | [diff] [blame] | 153 | int hwirq, i; |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 154 | |
| 155 | mutex_lock(&msi_used_lock); |
Thomas Petazzoni | a71b941 | 2016-02-10 15:47:00 +0100 | [diff] [blame] | 156 | |
| 157 | hwirq = bitmap_find_next_zero_area(msi_used, PCI_MSI_DOORBELL_NR, |
| 158 | 0, nr_irqs, 0); |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 159 | if (hwirq >= PCI_MSI_DOORBELL_NR) { |
| 160 | mutex_unlock(&msi_used_lock); |
| 161 | return -ENOSPC; |
| 162 | } |
| 163 | |
Thomas Petazzoni | a71b941 | 2016-02-10 15:47:00 +0100 | [diff] [blame] | 164 | bitmap_set(msi_used, hwirq, nr_irqs); |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 165 | mutex_unlock(&msi_used_lock); |
| 166 | |
Thomas Petazzoni | a71b941 | 2016-02-10 15:47:00 +0100 | [diff] [blame] | 167 | for (i = 0; i < nr_irqs; i++) { |
| 168 | irq_domain_set_info(domain, virq + i, hwirq + i, |
| 169 | &armada_370_xp_msi_bottom_irq_chip, |
| 170 | domain->host_data, handle_simple_irq, |
| 171 | NULL, NULL); |
| 172 | } |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 173 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 174 | return hwirq; |
| 175 | } |
| 176 | |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 177 | static void armada_370_xp_msi_free(struct irq_domain *domain, |
| 178 | unsigned int virq, unsigned int nr_irqs) |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 179 | { |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 180 | struct irq_data *d = irq_domain_get_irq_data(domain, virq); |
| 181 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 182 | mutex_lock(&msi_used_lock); |
Thomas Petazzoni | a71b941 | 2016-02-10 15:47:00 +0100 | [diff] [blame] | 183 | bitmap_clear(msi_used, d->hwirq, nr_irqs); |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 184 | mutex_unlock(&msi_used_lock); |
| 185 | } |
| 186 | |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 187 | static const struct irq_domain_ops armada_370_xp_msi_domain_ops = { |
| 188 | .alloc = armada_370_xp_msi_alloc, |
| 189 | .free = armada_370_xp_msi_free, |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 190 | }; |
| 191 | |
| 192 | static int armada_370_xp_msi_init(struct device_node *node, |
| 193 | phys_addr_t main_int_phys_base) |
| 194 | { |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 195 | u32 reg; |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 196 | |
| 197 | msi_doorbell_addr = main_int_phys_base + |
| 198 | ARMADA_370_XP_SW_TRIG_INT_OFFS; |
| 199 | |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 200 | armada_370_xp_msi_inner_domain = |
| 201 | irq_domain_add_linear(NULL, PCI_MSI_DOORBELL_NR, |
| 202 | &armada_370_xp_msi_domain_ops, NULL); |
| 203 | if (!armada_370_xp_msi_inner_domain) |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 204 | return -ENOMEM; |
| 205 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 206 | armada_370_xp_msi_domain = |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 207 | pci_msi_create_irq_domain(of_node_to_fwnode(node), |
| 208 | &armada_370_xp_msi_domain_info, |
| 209 | armada_370_xp_msi_inner_domain); |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 210 | if (!armada_370_xp_msi_domain) { |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 211 | irq_domain_remove(armada_370_xp_msi_inner_domain); |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 212 | return -ENOMEM; |
| 213 | } |
| 214 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 215 | reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS) |
| 216 | | PCI_MSI_DOORBELL_MASK; |
| 217 | |
| 218 | writel(reg, per_cpu_int_base + |
| 219 | ARMADA_370_XP_IN_DRBEL_MSK_OFFS); |
| 220 | |
| 221 | /* Unmask IPI interrupt */ |
| 222 | writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
| 223 | |
| 224 | return 0; |
| 225 | } |
| 226 | #else |
| 227 | static inline int armada_370_xp_msi_init(struct device_node *node, |
| 228 | phys_addr_t main_int_phys_base) |
| 229 | { |
| 230 | return 0; |
| 231 | } |
| 232 | #endif |
| 233 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 234 | #ifdef CONFIG_SMP |
Arnaud Ebalard | 19e61d4 | 2014-01-20 22:52:05 +0100 | [diff] [blame] | 235 | static DEFINE_RAW_SPINLOCK(irq_controller_lock); |
| 236 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 237 | static int armada_xp_set_affinity(struct irq_data *d, |
| 238 | const struct cpumask *mask_val, bool force) |
| 239 | { |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 240 | irq_hw_number_t hwirq = irqd_to_hwirq(d); |
Thomas Gleixner | 8cc3cfc | 2014-03-04 20:43:41 +0000 | [diff] [blame] | 241 | unsigned long reg, mask; |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 242 | int cpu; |
| 243 | |
Thomas Gleixner | 8cc3cfc | 2014-03-04 20:43:41 +0000 | [diff] [blame] | 244 | /* Select a single core from the affinity mask which is online */ |
| 245 | cpu = cpumask_any_and(mask_val, cpu_online_mask); |
| 246 | mask = 1UL << cpu_logical_map(cpu); |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 247 | |
| 248 | raw_spin_lock(&irq_controller_lock); |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 249 | reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq)); |
Thomas Gleixner | 8cc3cfc | 2014-03-04 20:43:41 +0000 | [diff] [blame] | 250 | reg = (reg & (~ARMADA_370_XP_INT_SOURCE_CPU_MASK)) | mask; |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 251 | writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq)); |
Gregory CLEMENT | 3202bf0 | 2012-12-05 21:43:23 +0100 | [diff] [blame] | 252 | raw_spin_unlock(&irq_controller_lock); |
| 253 | |
Thomas Petazzoni | 1dacf19 | 2014-10-24 13:59:16 +0200 | [diff] [blame] | 254 | return IRQ_SET_MASK_OK; |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 255 | } |
| 256 | #endif |
| 257 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 258 | static struct irq_chip armada_370_xp_irq_chip = { |
Thomas Petazzoni | f692a17 | 2016-02-10 15:46:59 +0100 | [diff] [blame] | 259 | .name = "MPIC", |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 260 | .irq_mask = armada_370_xp_irq_mask, |
| 261 | .irq_mask_ack = armada_370_xp_irq_mask, |
| 262 | .irq_unmask = armada_370_xp_irq_unmask, |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 263 | #ifdef CONFIG_SMP |
| 264 | .irq_set_affinity = armada_xp_set_affinity, |
| 265 | #endif |
Gregory CLEMENT | 0d8e1d8 | 2015-03-30 16:04:37 +0200 | [diff] [blame] | 266 | .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND, |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 267 | }; |
| 268 | |
| 269 | static int armada_370_xp_mpic_irq_map(struct irq_domain *h, |
| 270 | unsigned int virq, irq_hw_number_t hw) |
| 271 | { |
| 272 | armada_370_xp_irq_mask(irq_get_irq_data(virq)); |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 273 | if (!is_percpu_irq(hw)) |
Gregory CLEMENT | 600468d | 2013-04-05 14:32:52 +0200 | [diff] [blame] | 274 | writel(hw, per_cpu_int_base + |
| 275 | ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
| 276 | else |
| 277 | writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 278 | irq_set_status_flags(virq, IRQ_LEVEL); |
Gregory CLEMENT | 3a6f08a | 2013-01-25 18:32:41 +0100 | [diff] [blame] | 279 | |
Ezequiel Garcia | 2c299de | 2015-03-03 11:43:15 +0100 | [diff] [blame] | 280 | if (is_percpu_irq(hw)) { |
Gregory CLEMENT | 3a6f08a | 2013-01-25 18:32:41 +0100 | [diff] [blame] | 281 | irq_set_percpu_devid(virq); |
| 282 | irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip, |
| 283 | handle_percpu_devid_irq); |
| 284 | |
| 285 | } else { |
| 286 | irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip, |
| 287 | handle_level_irq); |
| 288 | } |
Rob Herring | d17cab4 | 2015-08-29 18:01:22 -0500 | [diff] [blame] | 289 | irq_set_probe(virq); |
Thomas Petazzoni | 353d6d6 | 2015-10-21 15:48:15 +0200 | [diff] [blame] | 290 | irq_clear_status_flags(virq, IRQ_NOAUTOEN); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 291 | |
| 292 | return 0; |
| 293 | } |
| 294 | |
Thomas Petazzoni | d7df84b | 2014-04-14 15:54:02 +0200 | [diff] [blame] | 295 | static void armada_xp_mpic_smp_cpu_init(void) |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 296 | { |
Thomas Petazzoni | b73842b | 2014-05-30 22:18:18 +0200 | [diff] [blame] | 297 | u32 control; |
| 298 | int nr_irqs, i; |
| 299 | |
| 300 | control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL); |
| 301 | nr_irqs = (control >> 2) & 0x3ff; |
| 302 | |
| 303 | for (i = 0; i < nr_irqs; i++) |
| 304 | writel(i, per_cpu_int_base + ARMADA_370_XP_INT_SET_MASK_OFFS); |
| 305 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 306 | /* Clear pending IPIs */ |
| 307 | writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS); |
| 308 | |
| 309 | /* Enable first 8 IPIs */ |
Thomas Petazzoni | 5ec6901 | 2013-04-09 23:26:17 +0200 | [diff] [blame] | 310 | writel(IPI_DOORBELL_MASK, per_cpu_int_base + |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 311 | ARMADA_370_XP_IN_DRBEL_MSK_OFFS); |
| 312 | |
| 313 | /* Unmask IPI interrupt */ |
| 314 | writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
| 315 | } |
Thomas Petazzoni | d7df84b | 2014-04-14 15:54:02 +0200 | [diff] [blame] | 316 | |
Maxime Ripard | 28da06d | 2015-03-03 11:43:16 +0100 | [diff] [blame] | 317 | static void armada_xp_mpic_perf_init(void) |
| 318 | { |
| 319 | unsigned long cpuid = cpu_logical_map(smp_processor_id()); |
| 320 | |
| 321 | /* Enable Performance Counter Overflow interrupts */ |
| 322 | writel(ARMADA_370_XP_INT_CAUSE_PERF(cpuid), |
| 323 | per_cpu_int_base + ARMADA_370_XP_INT_FABRIC_MASK_OFFS); |
| 324 | } |
| 325 | |
Ezequiel Garcia | 933a24b | 2015-03-03 11:43:14 +0100 | [diff] [blame] | 326 | #ifdef CONFIG_SMP |
| 327 | static void armada_mpic_send_doorbell(const struct cpumask *mask, |
| 328 | unsigned int irq) |
| 329 | { |
| 330 | int cpu; |
| 331 | unsigned long map = 0; |
| 332 | |
| 333 | /* Convert our logical CPU mask into a physical one. */ |
| 334 | for_each_cpu(cpu, mask) |
| 335 | map |= 1 << cpu_logical_map(cpu); |
| 336 | |
| 337 | /* |
| 338 | * Ensure that stores to Normal memory are visible to the |
| 339 | * other CPUs before issuing the IPI. |
| 340 | */ |
| 341 | dsb(); |
| 342 | |
| 343 | /* submit softirq */ |
| 344 | writel((map << 8) | irq, main_int_base + |
| 345 | ARMADA_370_XP_SW_TRIG_INT_OFFS); |
| 346 | } |
| 347 | |
Richard Cochran | cb5ff2d | 2016-07-13 17:16:07 +0000 | [diff] [blame] | 348 | static int armada_xp_mpic_starting_cpu(unsigned int cpu) |
Thomas Petazzoni | d7df84b | 2014-04-14 15:54:02 +0200 | [diff] [blame] | 349 | { |
Richard Cochran | cb5ff2d | 2016-07-13 17:16:07 +0000 | [diff] [blame] | 350 | armada_xp_mpic_perf_init(); |
| 351 | armada_xp_mpic_smp_cpu_init(); |
| 352 | return 0; |
Thomas Petazzoni | d7df84b | 2014-04-14 15:54:02 +0200 | [diff] [blame] | 353 | } |
| 354 | |
Richard Cochran | cb5ff2d | 2016-07-13 17:16:07 +0000 | [diff] [blame] | 355 | static int mpic_cascaded_starting_cpu(unsigned int cpu) |
Maxime Ripard | 5724be8 | 2015-03-03 11:27:23 +0100 | [diff] [blame] | 356 | { |
Richard Cochran | cb5ff2d | 2016-07-13 17:16:07 +0000 | [diff] [blame] | 357 | armada_xp_mpic_perf_init(); |
| 358 | enable_percpu_irq(parent_irq, IRQ_TYPE_NONE); |
| 359 | return 0; |
Maxime Ripard | 5724be8 | 2015-03-03 11:27:23 +0100 | [diff] [blame] | 360 | } |
Arnd Bergmann | c76c15e | 2016-07-18 18:03:21 +0200 | [diff] [blame] | 361 | #endif |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 362 | |
Krzysztof Kozlowski | 9600973 | 2015-04-27 21:54:24 +0900 | [diff] [blame] | 363 | static const struct irq_domain_ops armada_370_xp_mpic_irq_ops = { |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 364 | .map = armada_370_xp_mpic_irq_map, |
| 365 | .xlate = irq_domain_xlate_onecell, |
| 366 | }; |
| 367 | |
Ezequiel Garcia | 9b8cf77 | 2014-02-10 17:00:01 -0300 | [diff] [blame] | 368 | #ifdef CONFIG_PCI_MSI |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 369 | static void armada_370_xp_handle_msi_irq(struct pt_regs *regs, bool is_chained) |
Ezequiel Garcia | 9b8cf77 | 2014-02-10 17:00:01 -0300 | [diff] [blame] | 370 | { |
| 371 | u32 msimask, msinr; |
| 372 | |
| 373 | msimask = readl_relaxed(per_cpu_int_base + |
| 374 | ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS) |
| 375 | & PCI_MSI_DOORBELL_MASK; |
| 376 | |
| 377 | writel(~msimask, per_cpu_int_base + |
| 378 | ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS); |
| 379 | |
| 380 | for (msinr = PCI_MSI_DOORBELL_START; |
| 381 | msinr < PCI_MSI_DOORBELL_END; msinr++) { |
| 382 | int irq; |
| 383 | |
| 384 | if (!(msimask & BIT(msinr))) |
| 385 | continue; |
| 386 | |
Marc Zyngier | e89c6a0 | 2014-08-26 11:03:21 +0100 | [diff] [blame] | 387 | if (is_chained) { |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 388 | irq = irq_find_mapping(armada_370_xp_msi_inner_domain, |
Thomas Petazzoni | 0636bab | 2016-02-10 15:46:58 +0100 | [diff] [blame] | 389 | msinr - PCI_MSI_DOORBELL_START); |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 390 | generic_handle_irq(irq); |
Marc Zyngier | e89c6a0 | 2014-08-26 11:03:21 +0100 | [diff] [blame] | 391 | } else { |
Thomas Petazzoni | 0636bab | 2016-02-10 15:46:58 +0100 | [diff] [blame] | 392 | irq = msinr - PCI_MSI_DOORBELL_START; |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 393 | handle_domain_irq(armada_370_xp_msi_inner_domain, |
Marc Zyngier | e89c6a0 | 2014-08-26 11:03:21 +0100 | [diff] [blame] | 394 | irq, regs); |
| 395 | } |
Ezequiel Garcia | 9b8cf77 | 2014-02-10 17:00:01 -0300 | [diff] [blame] | 396 | } |
| 397 | } |
| 398 | #else |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 399 | static void armada_370_xp_handle_msi_irq(struct pt_regs *r, bool b) {} |
Ezequiel Garcia | 9b8cf77 | 2014-02-10 17:00:01 -0300 | [diff] [blame] | 400 | #endif |
| 401 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 402 | static void armada_370_xp_mpic_handle_cascade_irq(struct irq_desc *desc) |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 403 | { |
Jiang Liu | 5b29264 | 2015-06-04 12:13:20 +0800 | [diff] [blame] | 404 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Grzegorz Jaszczyk | 758e836 | 2014-09-25 13:17:19 +0200 | [diff] [blame] | 405 | unsigned long irqmap, irqn, irqsrc, cpuid; |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 406 | unsigned int cascade_irq; |
| 407 | |
| 408 | chained_irq_enter(chip, desc); |
| 409 | |
| 410 | irqmap = readl_relaxed(per_cpu_int_base + ARMADA_375_PPI_CAUSE); |
Grzegorz Jaszczyk | 758e836 | 2014-09-25 13:17:19 +0200 | [diff] [blame] | 411 | cpuid = cpu_logical_map(smp_processor_id()); |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 412 | |
| 413 | for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) { |
Grzegorz Jaszczyk | 758e836 | 2014-09-25 13:17:19 +0200 | [diff] [blame] | 414 | irqsrc = readl_relaxed(main_int_base + |
| 415 | ARMADA_370_XP_INT_SOURCE_CTL(irqn)); |
| 416 | |
| 417 | /* Check if the interrupt is not masked on current CPU. |
| 418 | * Test IRQ (0-1) and FIQ (8-9) mask bits. |
| 419 | */ |
| 420 | if (!(irqsrc & ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid))) |
| 421 | continue; |
| 422 | |
| 423 | if (irqn == 1) { |
| 424 | armada_370_xp_handle_msi_irq(NULL, true); |
| 425 | continue; |
| 426 | } |
| 427 | |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 428 | cascade_irq = irq_find_mapping(armada_370_xp_mpic_domain, irqn); |
| 429 | generic_handle_irq(cascade_irq); |
| 430 | } |
| 431 | |
| 432 | chained_irq_exit(chip, desc); |
| 433 | } |
| 434 | |
Stephen Boyd | 8783dd3 | 2014-03-04 16:40:30 -0800 | [diff] [blame] | 435 | static void __exception_irq_entry |
Thomas Petazzoni | 9339d43 | 2013-04-09 23:26:15 +0200 | [diff] [blame] | 436 | armada_370_xp_handle_irq(struct pt_regs *regs) |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 437 | { |
| 438 | u32 irqstat, irqnr; |
| 439 | |
| 440 | do { |
| 441 | irqstat = readl_relaxed(per_cpu_int_base + |
| 442 | ARMADA_370_XP_CPU_INTACK_OFFS); |
| 443 | irqnr = irqstat & 0x3FF; |
| 444 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 445 | if (irqnr > 1022) |
| 446 | break; |
| 447 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 448 | if (irqnr > 1) { |
Marc Zyngier | e89c6a0 | 2014-08-26 11:03:21 +0100 | [diff] [blame] | 449 | handle_domain_irq(armada_370_xp_mpic_domain, |
| 450 | irqnr, regs); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 451 | continue; |
| 452 | } |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 453 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 454 | /* MSI handling */ |
Ezequiel Garcia | 9b8cf77 | 2014-02-10 17:00:01 -0300 | [diff] [blame] | 455 | if (irqnr == 1) |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 456 | armada_370_xp_handle_msi_irq(regs, false); |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 457 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 458 | #ifdef CONFIG_SMP |
| 459 | /* IPI Handling */ |
| 460 | if (irqnr == 0) { |
| 461 | u32 ipimask, ipinr; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 462 | |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 463 | ipimask = readl_relaxed(per_cpu_int_base + |
| 464 | ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS) |
Thomas Petazzoni | 5ec6901 | 2013-04-09 23:26:17 +0200 | [diff] [blame] | 465 | & IPI_DOORBELL_MASK; |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 466 | |
Lior Amsalem | a6f089e | 2013-11-25 17:26:44 +0100 | [diff] [blame] | 467 | writel(~ipimask, per_cpu_int_base + |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 468 | ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS); |
| 469 | |
| 470 | /* Handle all pending doorbells */ |
Thomas Petazzoni | 5ec6901 | 2013-04-09 23:26:17 +0200 | [diff] [blame] | 471 | for (ipinr = IPI_DOORBELL_START; |
| 472 | ipinr < IPI_DOORBELL_END; ipinr++) { |
Gregory CLEMENT | 344e873 | 2012-08-02 11:19:12 +0300 | [diff] [blame] | 473 | if (ipimask & (0x1 << ipinr)) |
| 474 | handle_IPI(ipinr, regs); |
| 475 | } |
| 476 | continue; |
| 477 | } |
| 478 | #endif |
| 479 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 480 | } while (1); |
| 481 | } |
| 482 | |
Thomas Petazzoni | 0f077eb | 2014-11-21 17:00:00 +0100 | [diff] [blame] | 483 | static int armada_370_xp_mpic_suspend(void) |
| 484 | { |
| 485 | doorbell_mask_reg = readl(per_cpu_int_base + |
| 486 | ARMADA_370_XP_IN_DRBEL_MSK_OFFS); |
| 487 | return 0; |
| 488 | } |
| 489 | |
| 490 | static void armada_370_xp_mpic_resume(void) |
| 491 | { |
| 492 | int nirqs; |
| 493 | irq_hw_number_t irq; |
| 494 | |
| 495 | /* Re-enable interrupts */ |
| 496 | nirqs = (readl(main_int_base + ARMADA_370_XP_INT_CONTROL) >> 2) & 0x3ff; |
| 497 | for (irq = 0; irq < nirqs; irq++) { |
| 498 | struct irq_data *data; |
| 499 | int virq; |
| 500 | |
| 501 | virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq); |
| 502 | if (virq == 0) |
| 503 | continue; |
| 504 | |
Maxime Ripard | 080481f9 | 2015-09-25 18:09:34 +0200 | [diff] [blame] | 505 | if (!is_percpu_irq(irq)) |
Thomas Petazzoni | 0f077eb | 2014-11-21 17:00:00 +0100 | [diff] [blame] | 506 | writel(irq, per_cpu_int_base + |
| 507 | ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
| 508 | else |
| 509 | writel(irq, main_int_base + |
| 510 | ARMADA_370_XP_INT_SET_ENABLE_OFFS); |
| 511 | |
| 512 | data = irq_get_irq_data(virq); |
| 513 | if (!irqd_irq_disabled(data)) |
| 514 | armada_370_xp_irq_unmask(data); |
| 515 | } |
| 516 | |
| 517 | /* Reconfigure doorbells for IPIs and MSIs */ |
| 518 | writel(doorbell_mask_reg, |
| 519 | per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS); |
| 520 | if (doorbell_mask_reg & IPI_DOORBELL_MASK) |
| 521 | writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
| 522 | if (doorbell_mask_reg & PCI_MSI_DOORBELL_MASK) |
| 523 | writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS); |
| 524 | } |
| 525 | |
Ben Dooks | 6c88090 | 2016-06-08 18:55:33 +0100 | [diff] [blame] | 526 | static struct syscore_ops armada_370_xp_mpic_syscore_ops = { |
Thomas Petazzoni | 0f077eb | 2014-11-21 17:00:00 +0100 | [diff] [blame] | 527 | .suspend = armada_370_xp_mpic_suspend, |
| 528 | .resume = armada_370_xp_mpic_resume, |
| 529 | }; |
| 530 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 531 | static int __init armada_370_xp_mpic_of_init(struct device_node *node, |
| 532 | struct device_node *parent) |
| 533 | { |
Thomas Petazzoni | 627dfcc | 2013-08-09 22:27:10 +0200 | [diff] [blame] | 534 | struct resource main_int_res, per_cpu_int_res; |
Maxime Ripard | 5724be8 | 2015-03-03 11:27:23 +0100 | [diff] [blame] | 535 | int nr_irqs, i; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 536 | u32 control; |
| 537 | |
Thomas Petazzoni | 627dfcc | 2013-08-09 22:27:10 +0200 | [diff] [blame] | 538 | BUG_ON(of_address_to_resource(node, 0, &main_int_res)); |
| 539 | BUG_ON(of_address_to_resource(node, 1, &per_cpu_int_res)); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 540 | |
Thomas Petazzoni | 627dfcc | 2013-08-09 22:27:10 +0200 | [diff] [blame] | 541 | BUG_ON(!request_mem_region(main_int_res.start, |
| 542 | resource_size(&main_int_res), |
| 543 | node->full_name)); |
| 544 | BUG_ON(!request_mem_region(per_cpu_int_res.start, |
| 545 | resource_size(&per_cpu_int_res), |
| 546 | node->full_name)); |
| 547 | |
| 548 | main_int_base = ioremap(main_int_res.start, |
| 549 | resource_size(&main_int_res)); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 550 | BUG_ON(!main_int_base); |
Thomas Petazzoni | 627dfcc | 2013-08-09 22:27:10 +0200 | [diff] [blame] | 551 | |
| 552 | per_cpu_int_base = ioremap(per_cpu_int_res.start, |
| 553 | resource_size(&per_cpu_int_res)); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 554 | BUG_ON(!per_cpu_int_base); |
Gregory CLEMENT | d792b1e | 2012-09-26 18:02:48 +0200 | [diff] [blame] | 555 | |
| 556 | control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL); |
Thomas Petazzoni | b73842b | 2014-05-30 22:18:18 +0200 | [diff] [blame] | 557 | nr_irqs = (control >> 2) & 0x3ff; |
| 558 | |
| 559 | for (i = 0; i < nr_irqs; i++) |
| 560 | writel(i, main_int_base + ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS); |
Gregory CLEMENT | d792b1e | 2012-09-26 18:02:48 +0200 | [diff] [blame] | 561 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 562 | armada_370_xp_mpic_domain = |
Thomas Petazzoni | b73842b | 2014-05-30 22:18:18 +0200 | [diff] [blame] | 563 | irq_domain_add_linear(node, nr_irqs, |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 564 | &armada_370_xp_mpic_irq_ops, NULL); |
Thomas Petazzoni | 627dfcc | 2013-08-09 22:27:10 +0200 | [diff] [blame] | 565 | BUG_ON(!armada_370_xp_mpic_domain); |
Thomas Petazzoni | fcc392d | 2016-02-10 15:46:57 +0100 | [diff] [blame] | 566 | armada_370_xp_mpic_domain->bus_token = DOMAIN_BUS_WIRED; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 567 | |
Ezequiel Garcia | 933a24b | 2015-03-03 11:43:14 +0100 | [diff] [blame] | 568 | /* Setup for the boot CPU */ |
Maxime Ripard | 28da06d | 2015-03-03 11:43:16 +0100 | [diff] [blame] | 569 | armada_xp_mpic_perf_init(); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 570 | armada_xp_mpic_smp_cpu_init(); |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 571 | |
Thomas Petazzoni | 31f614e | 2013-08-09 22:27:11 +0200 | [diff] [blame] | 572 | armada_370_xp_msi_init(node, main_int_res.start); |
| 573 | |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 574 | parent_irq = irq_of_parse_and_map(node, 0); |
| 575 | if (parent_irq <= 0) { |
| 576 | irq_set_default_host(armada_370_xp_mpic_domain); |
| 577 | set_handle_irq(armada_370_xp_handle_irq); |
Thomas Petazzoni | ef37d33 | 2014-04-14 15:54:01 +0200 | [diff] [blame] | 578 | #ifdef CONFIG_SMP |
| 579 | set_smp_cross_call(armada_mpic_send_doorbell); |
Richard Cochran | cb5ff2d | 2016-07-13 17:16:07 +0000 | [diff] [blame] | 580 | cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING, |
| 581 | "AP_IRQ_ARMADA_XP_STARTING", |
| 582 | armada_xp_mpic_starting_cpu, NULL); |
Thomas Petazzoni | ef37d33 | 2014-04-14 15:54:01 +0200 | [diff] [blame] | 583 | #endif |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 584 | } else { |
Maxime Ripard | 5724be8 | 2015-03-03 11:27:23 +0100 | [diff] [blame] | 585 | #ifdef CONFIG_SMP |
Richard Cochran | cb5ff2d | 2016-07-13 17:16:07 +0000 | [diff] [blame] | 586 | cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_CASC_STARTING, |
| 587 | "AP_IRQ_ARMADA_CASC_STARTING", |
| 588 | mpic_cascaded_starting_cpu, NULL); |
Maxime Ripard | 5724be8 | 2015-03-03 11:27:23 +0100 | [diff] [blame] | 589 | #endif |
Ezequiel Garcia | bc69b8a | 2014-02-10 17:00:02 -0300 | [diff] [blame] | 590 | irq_set_chained_handler(parent_irq, |
| 591 | armada_370_xp_mpic_handle_cascade_irq); |
| 592 | } |
Thomas Petazzoni | b313ada | 2013-04-09 23:26:16 +0200 | [diff] [blame] | 593 | |
Thomas Petazzoni | 0f077eb | 2014-11-21 17:00:00 +0100 | [diff] [blame] | 594 | register_syscore_ops(&armada_370_xp_mpic_syscore_ops); |
| 595 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 596 | return 0; |
| 597 | } |
| 598 | |
Thomas Petazzoni | 9339d43 | 2013-04-09 23:26:15 +0200 | [diff] [blame] | 599 | IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init); |