blob: c68e2472345a984faa373d6e2f38ae82e2a9c474 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/drivers/ide/ppc/pmac.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Support for IDE interfaces on PowerMacs.
5 * These IDE interfaces are memory-mapped and have a DBDMA channel
6 * for doing DMA.
7 *
8 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +02009 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 * Some code taken from drivers/ide/ide-dma.c:
17 *
18 * Copyright (c) 1995-1998 Mark Lord
19 *
20 * TODO: - Use pre-calculated (kauai) timing tables all the time and
21 * get rid of the "rounded" tables used previously, so we have the
22 * same table format for all controllers and can then just have one
23 * big table
24 *
25 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/types.h>
27#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
29#include <linux/delay.h>
30#include <linux/ide.h>
31#include <linux/notifier.h>
32#include <linux/reboot.h>
33#include <linux/pci.h>
34#include <linux/adb.h>
35#include <linux/pmu.h>
36#include <linux/scatterlist.h>
37
38#include <asm/prom.h>
39#include <asm/io.h>
40#include <asm/dbdma.h>
41#include <asm/ide.h>
42#include <asm/pci-bridge.h>
43#include <asm/machdep.h>
44#include <asm/pmac_feature.h>
45#include <asm/sections.h>
46#include <asm/irq.h>
47
48#ifndef CONFIG_PPC64
49#include <asm/mediabay.h>
50#endif
51
Andrew Morton9e5755b2007-03-03 17:48:54 +010052#include "../ide-timing.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54#undef IDE_PMAC_DEBUG
55
56#define DMA_WAIT_TIMEOUT 50
57
58typedef struct pmac_ide_hwif {
59 unsigned long regbase;
60 int irq;
61 int kind;
62 int aapl_bus_id;
63 unsigned cable_80 : 1;
64 unsigned mediabay : 1;
65 unsigned broken_dma : 1;
66 unsigned broken_dma_warn : 1;
67 struct device_node* node;
68 struct macio_dev *mdev;
69 u32 timings[4];
70 volatile u32 __iomem * *kauai_fcr;
71#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
72 /* Those fields are duplicating what is in hwif. We currently
73 * can't use the hwif ones because of some assumptions that are
74 * beeing done by the generic code about the kind of dma controller
75 * and format of the dma table. This will have to be fixed though.
76 */
77 volatile struct dbdma_regs __iomem * dma_regs;
78 struct dbdma_cmd* dma_table_cpu;
79#endif
80
81} pmac_ide_hwif_t;
82
Jon Loeligeraacaf9b2005-09-17 10:36:54 -050083static pmac_ide_hwif_t pmac_ide[MAX_HWIFS];
Linus Torvalds1da177e2005-04-16 15:20:36 -070084static int pmac_ide_count;
85
86enum {
87 controller_ohare, /* OHare based */
88 controller_heathrow, /* Heathrow/Paddington */
89 controller_kl_ata3, /* KeyLargo ATA-3 */
90 controller_kl_ata4, /* KeyLargo ATA-4 */
91 controller_un_ata6, /* UniNorth2 ATA-6 */
92 controller_k2_ata6, /* K2 ATA-6 */
93 controller_sh_ata6, /* Shasta ATA-6 */
94};
95
96static const char* model_name[] = {
97 "OHare ATA", /* OHare based */
98 "Heathrow ATA", /* Heathrow/Paddington */
99 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
100 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
101 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
102 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
103 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
104};
105
106/*
107 * Extra registers, both 32-bit little-endian
108 */
109#define IDE_TIMING_CONFIG 0x200
110#define IDE_INTERRUPT 0x300
111
112/* Kauai (U2) ATA has different register setup */
113#define IDE_KAUAI_PIO_CONFIG 0x200
114#define IDE_KAUAI_ULTRA_CONFIG 0x210
115#define IDE_KAUAI_POLL_CONFIG 0x220
116
117/*
118 * Timing configuration register definitions
119 */
120
121/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
122#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
123#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
124#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
125#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
126
127/* 133Mhz cell, found in shasta.
128 * See comments about 100 Mhz Uninorth 2...
129 * Note that PIO_MASK and MDMA_MASK seem to overlap
130 */
131#define TR_133_PIOREG_PIO_MASK 0xff000fff
132#define TR_133_PIOREG_MDMA_MASK 0x00fff800
133#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
134#define TR_133_UDMAREG_UDMA_EN 0x00000001
135
136/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
137 * this one yet, it appears as a pci device (106b/0033) on uninorth
138 * internal PCI bus and it's clock is controlled like gem or fw. It
139 * appears to be an evolution of keylargo ATA4 with a timing register
140 * extended to 2 32bits registers and a similar DBDMA channel. Other
141 * registers seem to exist but I can't tell much about them.
142 *
143 * So far, I'm using pre-calculated tables for this extracted from
144 * the values used by the MacOS X driver.
145 *
146 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
147 * register controls the UDMA timings. At least, it seems bit 0
148 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
149 * cycle time in units of 10ns. Bits 8..15 are used by I don't
150 * know their meaning yet
151 */
152#define TR_100_PIOREG_PIO_MASK 0xff000fff
153#define TR_100_PIOREG_MDMA_MASK 0x00fff000
154#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
155#define TR_100_UDMAREG_UDMA_EN 0x00000001
156
157
158/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
159 * 40 connector cable and to 4 on 80 connector one.
160 * Clock unit is 15ns (66Mhz)
161 *
162 * 3 Values can be programmed:
163 * - Write data setup, which appears to match the cycle time. They
164 * also call it DIOW setup.
165 * - Ready to pause time (from spec)
166 * - Address setup. That one is weird. I don't see where exactly
167 * it fits in UDMA cycles, I got it's name from an obscure piece
168 * of commented out code in Darwin. They leave it to 0, we do as
169 * well, despite a comment that would lead to think it has a
170 * min value of 45ns.
171 * Apple also add 60ns to the write data setup (or cycle time ?) on
172 * reads.
173 */
174#define TR_66_UDMA_MASK 0xfff00000
175#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
176#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
177#define TR_66_UDMA_ADDRSETUP_SHIFT 29
178#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
179#define TR_66_UDMA_RDY2PAUS_SHIFT 25
180#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
181#define TR_66_UDMA_WRDATASETUP_SHIFT 21
182#define TR_66_MDMA_MASK 0x000ffc00
183#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
184#define TR_66_MDMA_RECOVERY_SHIFT 15
185#define TR_66_MDMA_ACCESS_MASK 0x00007c00
186#define TR_66_MDMA_ACCESS_SHIFT 10
187#define TR_66_PIO_MASK 0x000003ff
188#define TR_66_PIO_RECOVERY_MASK 0x000003e0
189#define TR_66_PIO_RECOVERY_SHIFT 5
190#define TR_66_PIO_ACCESS_MASK 0x0000001f
191#define TR_66_PIO_ACCESS_SHIFT 0
192
193/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
194 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
195 *
196 * The access time and recovery time can be programmed. Some older
197 * Darwin code base limit OHare to 150ns cycle time. I decided to do
198 * the same here fore safety against broken old hardware ;)
199 * The HalfTick bit, when set, adds half a clock (15ns) to the access
200 * time and removes one from recovery. It's not supported on KeyLargo
201 * implementation afaik. The E bit appears to be set for PIO mode 0 and
202 * is used to reach long timings used in this mode.
203 */
204#define TR_33_MDMA_MASK 0x003ff800
205#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
206#define TR_33_MDMA_RECOVERY_SHIFT 16
207#define TR_33_MDMA_ACCESS_MASK 0x0000f800
208#define TR_33_MDMA_ACCESS_SHIFT 11
209#define TR_33_MDMA_HALFTICK 0x00200000
210#define TR_33_PIO_MASK 0x000007ff
211#define TR_33_PIO_E 0x00000400
212#define TR_33_PIO_RECOVERY_MASK 0x000003e0
213#define TR_33_PIO_RECOVERY_SHIFT 5
214#define TR_33_PIO_ACCESS_MASK 0x0000001f
215#define TR_33_PIO_ACCESS_SHIFT 0
216
217/*
218 * Interrupt register definitions
219 */
220#define IDE_INTR_DMA 0x80000000
221#define IDE_INTR_DEVICE 0x40000000
222
223/*
224 * FCR Register on Kauai. Not sure what bit 0x4 is ...
225 */
226#define KAUAI_FCR_UATA_MAGIC 0x00000004
227#define KAUAI_FCR_UATA_RESET_N 0x00000002
228#define KAUAI_FCR_UATA_ENABLE 0x00000001
229
230#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
231
232/* Rounded Multiword DMA timings
233 *
234 * I gave up finding a generic formula for all controller
235 * types and instead, built tables based on timing values
236 * used by Apple in Darwin's implementation.
237 */
238struct mdma_timings_t {
239 int accessTime;
240 int recoveryTime;
241 int cycleTime;
242};
243
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500244struct mdma_timings_t mdma_timings_33[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 { 240, 240, 480 },
247 { 180, 180, 360 },
248 { 135, 135, 270 },
249 { 120, 120, 240 },
250 { 105, 105, 210 },
251 { 90, 90, 180 },
252 { 75, 75, 150 },
253 { 75, 45, 120 },
254 { 0, 0, 0 }
255};
256
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500257struct mdma_timings_t mdma_timings_33k[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 { 240, 240, 480 },
260 { 180, 180, 360 },
261 { 150, 150, 300 },
262 { 120, 120, 240 },
263 { 90, 120, 210 },
264 { 90, 90, 180 },
265 { 90, 60, 150 },
266 { 90, 30, 120 },
267 { 0, 0, 0 }
268};
269
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500270struct mdma_timings_t mdma_timings_66[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 { 240, 240, 480 },
273 { 180, 180, 360 },
274 { 135, 135, 270 },
275 { 120, 120, 240 },
276 { 105, 105, 210 },
277 { 90, 90, 180 },
278 { 90, 75, 165 },
279 { 75, 45, 120 },
280 { 0, 0, 0 }
281};
282
283/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
284struct {
285 int addrSetup; /* ??? */
286 int rdy2pause;
287 int wrDataSetup;
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500288} kl66_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
290 { 0, 180, 120 }, /* Mode 0 */
291 { 0, 150, 90 }, /* 1 */
292 { 0, 120, 60 }, /* 2 */
293 { 0, 90, 45 }, /* 3 */
294 { 0, 90, 30 } /* 4 */
295};
296
297/* UniNorth 2 ATA/100 timings */
298struct kauai_timing {
299 int cycle_time;
300 u32 timing_reg;
301};
302
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500303static struct kauai_timing kauai_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
305 { 930 , 0x08000fff },
306 { 600 , 0x08000a92 },
307 { 383 , 0x0800060f },
308 { 360 , 0x08000492 },
309 { 330 , 0x0800048f },
310 { 300 , 0x080003cf },
311 { 270 , 0x080003cc },
312 { 240 , 0x0800038b },
313 { 239 , 0x0800030c },
314 { 180 , 0x05000249 },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200315 { 120 , 0x04000148 },
316 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500319static struct kauai_timing kauai_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 { 1260 , 0x00fff000 },
322 { 480 , 0x00618000 },
323 { 360 , 0x00492000 },
324 { 270 , 0x0038e000 },
325 { 240 , 0x0030c000 },
326 { 210 , 0x002cb000 },
327 { 180 , 0x00249000 },
328 { 150 , 0x00209000 },
329 { 120 , 0x00148000 },
330 { 0 , 0 },
331};
332
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500333static struct kauai_timing kauai_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
335 { 120 , 0x000070c0 },
336 { 90 , 0x00005d80 },
337 { 60 , 0x00004a60 },
338 { 45 , 0x00003a50 },
339 { 30 , 0x00002a30 },
340 { 20 , 0x00002921 },
341 { 0 , 0 },
342};
343
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500344static struct kauai_timing shasta_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 { 930 , 0x08000fff },
347 { 600 , 0x0A000c97 },
348 { 383 , 0x07000712 },
349 { 360 , 0x040003cd },
350 { 330 , 0x040003cd },
351 { 300 , 0x040003cd },
352 { 270 , 0x040003cd },
353 { 240 , 0x040003cd },
354 { 239 , 0x040003cd },
355 { 180 , 0x0400028b },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200356 { 120 , 0x0400010a },
357 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500360static struct kauai_timing shasta_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361{
362 { 1260 , 0x00fff000 },
363 { 480 , 0x00820800 },
364 { 360 , 0x00820800 },
365 { 270 , 0x00820800 },
366 { 240 , 0x00820800 },
367 { 210 , 0x00820800 },
368 { 180 , 0x00820800 },
369 { 150 , 0x0028b000 },
370 { 120 , 0x001ca000 },
371 { 0 , 0 },
372};
373
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500374static struct kauai_timing shasta_udma133_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375{
376 { 120 , 0x00035901, },
377 { 90 , 0x000348b1, },
378 { 60 , 0x00033881, },
379 { 45 , 0x00033861, },
380 { 30 , 0x00033841, },
381 { 20 , 0x00033031, },
382 { 15 , 0x00033021, },
383 { 0 , 0 },
384};
385
386
387static inline u32
388kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
389{
390 int i;
391
392 for (i=0; table[i].cycle_time; i++)
393 if (cycle_time > table[i+1].cycle_time)
394 return table[i].timing_reg;
Bartlomiej Zolnierkiewicz90a87ea2007-10-13 17:47:48 +0200395 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 return 0;
397}
398
399/* allow up to 256 DBDMA commands per xfer */
400#define MAX_DCMDS 256
401
402/*
403 * Wait 1s for disk to answer on IDE bus after a hard reset
404 * of the device (via GPIO/FCR).
405 *
406 * Some devices seem to "pollute" the bus even after dropping
407 * the BSY bit (typically some combo drives slave on the UDMA
408 * bus) after a hard reset. Since we hard reset all drives on
409 * KeyLargo ATA66, we have to keep that delay around. I may end
410 * up not hard resetting anymore on these and keep the delay only
411 * for older interfaces instead (we have to reset when coming
412 * from MacOS...) --BenH.
413 */
414#define IDE_WAKEUP_DELAY (1*HZ)
415
416static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif);
417static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418static void pmac_ide_selectproc(ide_drive_t *drive);
419static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
420
421#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
422
423/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 * N.B. this can't be an initfunc, because the media-bay task can
425 * call ide_[un]register at any time.
426 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500427void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428pmac_ide_init_hwif_ports(hw_regs_t *hw,
429 unsigned long data_port, unsigned long ctrl_port,
430 int *irq)
431{
432 int i, ix;
433
434 if (data_port == 0)
435 return;
436
437 for (ix = 0; ix < MAX_HWIFS; ++ix)
438 if (data_port == pmac_ide[ix].regbase)
439 break;
440
441 if (ix >= MAX_HWIFS) {
442 /* Probably a PCI interface... */
443 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
444 hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
445 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
446 return;
447 }
448
449 for (i = 0; i < 8; ++i)
450 hw->io_ports[i] = data_port + i * 0x10;
451 hw->io_ports[8] = data_port + 0x160;
452
453 if (irq != NULL)
454 *irq = pmac_ide[ix].irq;
Benjamin Herrenschmidt22192cc2006-05-20 14:59:53 -0700455
456 hw->dev = &pmac_ide[ix].mdev->ofdev.dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457}
458
459#define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x)))
460
461/*
462 * Apply the timings of the proper unit (master/slave) to the shared
463 * timing register when selecting that unit. This version is for
464 * ASICs with a single timing register
465 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500466static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467pmac_ide_selectproc(ide_drive_t *drive)
468{
469 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
470
471 if (pmif == NULL)
472 return;
473
474 if (drive->select.b.unit & 0x01)
475 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
476 else
477 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
478 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
479}
480
481/*
482 * Apply the timings of the proper unit (master/slave) to the shared
483 * timing register when selecting that unit. This version is for
484 * ASICs with a dual timing register (Kauai)
485 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500486static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487pmac_ide_kauai_selectproc(ide_drive_t *drive)
488{
489 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
490
491 if (pmif == NULL)
492 return;
493
494 if (drive->select.b.unit & 0x01) {
495 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
496 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
497 } else {
498 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
499 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
500 }
501 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
502}
503
504/*
505 * Force an update of controller timing values for a given drive
506 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500507static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508pmac_ide_do_update_timings(ide_drive_t *drive)
509{
510 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
511
512 if (pmif == NULL)
513 return;
514
515 if (pmif->kind == controller_sh_ata6 ||
516 pmif->kind == controller_un_ata6 ||
517 pmif->kind == controller_k2_ata6)
518 pmac_ide_kauai_selectproc(drive);
519 else
520 pmac_ide_selectproc(drive);
521}
522
523static void
524pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port)
525{
526 u32 tmp;
527
528 writeb(value, (void __iomem *) port);
529 tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
530}
531
532/*
533 * Send the SET_FEATURE IDE command to the drive and update drive->id with
534 * the new state. We currently don't use the generic routine as it used to
535 * cause various trouble, especially with older mediabays.
536 * This code is sometimes triggering a spurrious interrupt though, I need
537 * to sort that out sooner or later and see if I can finally get the
538 * common version to work properly in all cases
539 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500540static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541pmac_ide_do_setfeature(ide_drive_t *drive, u8 command)
542{
543 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewiczddf15102007-10-13 17:47:49 +0200544 int result;
545 u8 stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
547 disable_irq_nosync(hwif->irq);
548 udelay(1);
549 SELECT_DRIVE(drive);
550 SELECT_MASK(drive, 0);
551 udelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
553 hwif->OUTB(command, IDE_NSECTOR_REG);
554 hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG);
555 hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG);
Bartlomiej Zolnierkiewiczddf15102007-10-13 17:47:49 +0200556 result = __ide_wait_stat(drive, drive->ready_stat,
557 BUSY_STAT|DRQ_STAT|ERR_STAT,
558 WAIT_CMD, &stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 if (result)
560 printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
561 "after SET_FEATURE !\n", drive->name);
Bartlomiej Zolnierkiewicz218ee5f2007-10-13 17:47:49 +0200562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 SELECT_MASK(drive, 0);
564 if (result == 0) {
565 drive->id->dma_ultra &= ~0xFF00;
566 drive->id->dma_mword &= ~0x0F00;
567 drive->id->dma_1word &= ~0x0F00;
568 switch(command) {
569 case XFER_UDMA_7:
570 drive->id->dma_ultra |= 0x8080; break;
571 case XFER_UDMA_6:
572 drive->id->dma_ultra |= 0x4040; break;
573 case XFER_UDMA_5:
574 drive->id->dma_ultra |= 0x2020; break;
575 case XFER_UDMA_4:
576 drive->id->dma_ultra |= 0x1010; break;
577 case XFER_UDMA_3:
578 drive->id->dma_ultra |= 0x0808; break;
579 case XFER_UDMA_2:
580 drive->id->dma_ultra |= 0x0404; break;
581 case XFER_UDMA_1:
582 drive->id->dma_ultra |= 0x0202; break;
583 case XFER_UDMA_0:
584 drive->id->dma_ultra |= 0x0101; break;
585 case XFER_MW_DMA_2:
586 drive->id->dma_mword |= 0x0404; break;
587 case XFER_MW_DMA_1:
588 drive->id->dma_mword |= 0x0202; break;
589 case XFER_MW_DMA_0:
590 drive->id->dma_mword |= 0x0101; break;
591 case XFER_SW_DMA_2:
592 drive->id->dma_1word |= 0x0404; break;
593 case XFER_SW_DMA_1:
594 drive->id->dma_1word |= 0x0202; break;
595 case XFER_SW_DMA_0:
596 drive->id->dma_1word |= 0x0101; break;
597 default: break;
598 }
Bartlomiej Zolnierkiewicz59785c82007-08-20 22:42:55 +0200599 if (!drive->init_speed)
600 drive->init_speed = command;
601 drive->current_speed = command;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 }
603 enable_irq(hwif->irq);
604 return result;
605}
606
607/*
608 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
609 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500610static void
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200611pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 u32 *timings;
614 unsigned accessTicks, recTicks;
615 unsigned accessTime, recTime;
616 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200617 unsigned int cycle_time;
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 if (pmif == NULL)
620 return;
621
622 /* which drive is it ? */
623 timings = &pmif->timings[drive->select.b.unit & 0x01];
624
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200625 cycle_time = ide_pio_cycle_time(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
627 switch (pmif->kind) {
628 case controller_sh_ata6: {
629 /* 133Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200630 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 *timings = ((*timings) & ~TR_133_PIOREG_PIO_MASK) | tr;
632 break;
633 }
634 case controller_un_ata6:
635 case controller_k2_ata6: {
636 /* 100Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200637 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 *timings = ((*timings) & ~TR_100_PIOREG_PIO_MASK) | tr;
639 break;
640 }
641 case controller_kl_ata4:
642 /* 66Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200643 recTime = cycle_time - ide_pio_timings[pio].active_time
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 - ide_pio_timings[pio].setup_time;
645 recTime = max(recTime, 150U);
646 accessTime = ide_pio_timings[pio].active_time;
647 accessTime = max(accessTime, 150U);
648 accessTicks = SYSCLK_TICKS_66(accessTime);
649 accessTicks = min(accessTicks, 0x1fU);
650 recTicks = SYSCLK_TICKS_66(recTime);
651 recTicks = min(recTicks, 0x1fU);
652 *timings = ((*timings) & ~TR_66_PIO_MASK) |
653 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
654 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
655 break;
656 default: {
657 /* 33Mhz cell */
658 int ebit = 0;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200659 recTime = cycle_time - ide_pio_timings[pio].active_time
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 - ide_pio_timings[pio].setup_time;
661 recTime = max(recTime, 150U);
662 accessTime = ide_pio_timings[pio].active_time;
663 accessTime = max(accessTime, 150U);
664 accessTicks = SYSCLK_TICKS(accessTime);
665 accessTicks = min(accessTicks, 0x1fU);
666 accessTicks = max(accessTicks, 4U);
667 recTicks = SYSCLK_TICKS(recTime);
668 recTicks = min(recTicks, 0x1fU);
669 recTicks = max(recTicks, 5U) - 4;
670 if (recTicks > 9) {
671 recTicks--; /* guess, but it's only for PIO0, so... */
672 ebit = 1;
673 }
674 *timings = ((*timings) & ~TR_33_PIO_MASK) |
675 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
676 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
677 if (ebit)
678 *timings |= TR_33_PIO_E;
679 break;
680 }
681 }
682
683#ifdef IDE_PMAC_DEBUG
684 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
685 drive->name, pio, *timings);
686#endif
687
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200688 if (pmac_ide_do_setfeature(drive, XFER_PIO_0 + pio))
689 return;
690
691 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692}
693
694#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
695
696/*
697 * Calculate KeyLargo ATA/66 UDMA timings
698 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500699static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700set_timings_udma_ata4(u32 *timings, u8 speed)
701{
702 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
703
704 if (speed > XFER_UDMA_4)
705 return 1;
706
707 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
708 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
709 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
710
711 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
712 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
713 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
714 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
715 TR_66_UDMA_EN;
716#ifdef IDE_PMAC_DEBUG
717 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
718 speed & 0xf, *timings);
719#endif
720
721 return 0;
722}
723
724/*
725 * Calculate Kauai ATA/100 UDMA timings
726 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500727static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
729{
730 struct ide_timing *t = ide_timing_find_mode(speed);
731 u32 tr;
732
733 if (speed > XFER_UDMA_5 || t == NULL)
734 return 1;
735 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
737 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
738
739 return 0;
740}
741
742/*
743 * Calculate Shasta ATA/133 UDMA timings
744 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500745static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
747{
748 struct ide_timing *t = ide_timing_find_mode(speed);
749 u32 tr;
750
751 if (speed > XFER_UDMA_6 || t == NULL)
752 return 1;
753 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
755 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
756
757 return 0;
758}
759
760/*
761 * Calculate MDMA timings for all cells
762 */
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200763static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200765 u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766{
767 int cycleTime, accessTime = 0, recTime = 0;
768 unsigned accessTicks, recTicks;
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200769 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 struct mdma_timings_t* tm = NULL;
771 int i;
772
773 /* Get default cycle time for mode */
774 switch(speed & 0xf) {
775 case 0: cycleTime = 480; break;
776 case 1: cycleTime = 150; break;
777 case 2: cycleTime = 120; break;
778 default:
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200779 BUG();
780 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 }
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200782
783 /* Check if drive provides explicit DMA cycle time */
784 if ((id->field_valid & 2) && id->eide_dma_time)
785 cycleTime = max_t(int, id->eide_dma_time, cycleTime);
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* OHare limits according to some old Apple sources */
788 if ((intf_type == controller_ohare) && (cycleTime < 150))
789 cycleTime = 150;
790 /* Get the proper timing array for this controller */
791 switch(intf_type) {
792 case controller_sh_ata6:
793 case controller_un_ata6:
794 case controller_k2_ata6:
795 break;
796 case controller_kl_ata4:
797 tm = mdma_timings_66;
798 break;
799 case controller_kl_ata3:
800 tm = mdma_timings_33k;
801 break;
802 default:
803 tm = mdma_timings_33;
804 break;
805 }
806 if (tm != NULL) {
807 /* Lookup matching access & recovery times */
808 i = -1;
809 for (;;) {
810 if (tm[i+1].cycleTime < cycleTime)
811 break;
812 i++;
813 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 cycleTime = tm[i].cycleTime;
815 accessTime = tm[i].accessTime;
816 recTime = tm[i].recoveryTime;
817
818#ifdef IDE_PMAC_DEBUG
819 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
820 drive->name, cycleTime, accessTime, recTime);
821#endif
822 }
823 switch(intf_type) {
824 case controller_sh_ata6: {
825 /* 133Mhz cell */
826 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
828 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
829 }
830 case controller_un_ata6:
831 case controller_k2_ata6: {
832 /* 100Mhz cell */
833 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
835 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
836 }
837 break;
838 case controller_kl_ata4:
839 /* 66Mhz cell */
840 accessTicks = SYSCLK_TICKS_66(accessTime);
841 accessTicks = min(accessTicks, 0x1fU);
842 accessTicks = max(accessTicks, 0x1U);
843 recTicks = SYSCLK_TICKS_66(recTime);
844 recTicks = min(recTicks, 0x1fU);
845 recTicks = max(recTicks, 0x3U);
846 /* Clear out mdma bits and disable udma */
847 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
848 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
849 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
850 break;
851 case controller_kl_ata3:
852 /* 33Mhz cell on KeyLargo */
853 accessTicks = SYSCLK_TICKS(accessTime);
854 accessTicks = max(accessTicks, 1U);
855 accessTicks = min(accessTicks, 0x1fU);
856 accessTime = accessTicks * IDE_SYSCLK_NS;
857 recTicks = SYSCLK_TICKS(recTime);
858 recTicks = max(recTicks, 1U);
859 recTicks = min(recTicks, 0x1fU);
860 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
861 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
862 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
863 break;
864 default: {
865 /* 33Mhz cell on others */
866 int halfTick = 0;
867 int origAccessTime = accessTime;
868 int origRecTime = recTime;
869
870 accessTicks = SYSCLK_TICKS(accessTime);
871 accessTicks = max(accessTicks, 1U);
872 accessTicks = min(accessTicks, 0x1fU);
873 accessTime = accessTicks * IDE_SYSCLK_NS;
874 recTicks = SYSCLK_TICKS(recTime);
875 recTicks = max(recTicks, 2U) - 1;
876 recTicks = min(recTicks, 0x1fU);
877 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
878 if ((accessTicks > 1) &&
879 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
880 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
881 halfTick = 1;
882 accessTicks--;
883 }
884 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
885 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
886 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
887 if (halfTick)
888 *timings |= TR_33_MDMA_HALFTICK;
889 }
890 }
891#ifdef IDE_PMAC_DEBUG
892 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
893 drive->name, speed & 0xf, *timings);
894#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895}
896#endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
897
898/*
899 * Speedproc. This function is called by the core to set any of the standard
Bartlomiej Zolnierkiewicz8f4dd2e2007-10-11 23:54:02 +0200900 * DMA timing (MDMA or UDMA) to both the drive and the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 */
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200902static int pmac_ide_tune_chipset(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903{
904 int unit = (drive->select.b.unit & 0x01);
905 int ret = 0;
906 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200907 u32 *timings, *timings2, tl[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 timings = &pmif->timings[unit];
910 timings2 = &pmif->timings[unit+2];
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200911
912 /* Copy timings to local image */
913 tl[0] = *timings;
914 tl[1] = *timings2;
915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 switch(speed) {
917#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
918 case XFER_UDMA_6:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 case XFER_UDMA_5:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 case XFER_UDMA_4:
921 case XFER_UDMA_3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 case XFER_UDMA_2:
923 case XFER_UDMA_1:
924 case XFER_UDMA_0:
925 if (pmif->kind == controller_kl_ata4)
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200926 ret = set_timings_udma_ata4(&tl[0], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 else if (pmif->kind == controller_un_ata6
928 || pmif->kind == controller_k2_ata6)
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200929 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 else if (pmif->kind == controller_sh_ata6)
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200931 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 else
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200933 ret = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 break;
935 case XFER_MW_DMA_2:
936 case XFER_MW_DMA_1:
937 case XFER_MW_DMA_0:
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200938 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 break;
940 case XFER_SW_DMA_2:
941 case XFER_SW_DMA_1:
942 case XFER_SW_DMA_0:
943 return 1;
944#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 default:
946 ret = 1;
947 }
948 if (ret)
949 return ret;
950
951 ret = pmac_ide_do_setfeature(drive, speed);
952 if (ret)
953 return ret;
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200954
955 /* Apply timings to controller */
956 *timings = tl[0];
957 *timings2 = tl[1];
958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 return 0;
962}
963
964/*
965 * Blast some well known "safe" values to the timing registers at init or
966 * wakeup from sleep time, before we do real calculation
967 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500968static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969sanitize_timings(pmac_ide_hwif_t *pmif)
970{
971 unsigned int value, value2 = 0;
972
973 switch(pmif->kind) {
974 case controller_sh_ata6:
975 value = 0x0a820c97;
976 value2 = 0x00033031;
977 break;
978 case controller_un_ata6:
979 case controller_k2_ata6:
980 value = 0x08618a92;
981 value2 = 0x00002921;
982 break;
983 case controller_kl_ata4:
984 value = 0x0008438c;
985 break;
986 case controller_kl_ata3:
987 value = 0x00084526;
988 break;
989 case controller_heathrow:
990 case controller_ohare:
991 default:
992 value = 0x00074526;
993 break;
994 }
995 pmif->timings[0] = pmif->timings[1] = value;
996 pmif->timings[2] = pmif->timings[3] = value2;
997}
998
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500999unsigned long
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000pmac_ide_get_base(int index)
1001{
1002 return pmac_ide[index].regbase;
1003}
1004
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001005int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006pmac_ide_check_base(unsigned long base)
1007{
1008 int ix;
1009
1010 for (ix = 0; ix < MAX_HWIFS; ++ix)
1011 if (base == pmac_ide[ix].regbase)
1012 return ix;
1013 return -1;
1014}
1015
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001016int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017pmac_ide_get_irq(unsigned long base)
1018{
1019 int ix;
1020
1021 for (ix = 0; ix < MAX_HWIFS; ++ix)
1022 if (base == pmac_ide[ix].regbase)
1023 return pmac_ide[ix].irq;
1024 return 0;
1025}
1026
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001027static int ide_majors[] = { 3, 22, 33, 34, 56, 57 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029dev_t __init
1030pmac_find_ide_boot(char *bootdevice, int n)
1031{
1032 int i;
1033
1034 /*
1035 * Look through the list of IDE interfaces for this one.
1036 */
1037 for (i = 0; i < pmac_ide_count; ++i) {
1038 char *name;
1039 if (!pmac_ide[i].node || !pmac_ide[i].node->full_name)
1040 continue;
1041 name = pmac_ide[i].node->full_name;
1042 if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) {
1043 /* XXX should cope with the 2nd drive as well... */
1044 return MKDEV(ide_majors[i], 0);
1045 }
1046 }
1047
1048 return 0;
1049}
1050
1051/* Suspend call back, should be called after the child devices
1052 * have actually been suspended
1053 */
1054static int
1055pmac_ide_do_suspend(ide_hwif_t *hwif)
1056{
1057 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1058
1059 /* We clear the timings */
1060 pmif->timings[0] = 0;
1061 pmif->timings[1] = 0;
1062
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001063 disable_irq(pmif->irq);
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* The media bay will handle itself just fine */
1066 if (pmif->mediabay)
1067 return 0;
1068
1069 /* Kauai has bus control FCRs directly here */
1070 if (pmif->kauai_fcr) {
1071 u32 fcr = readl(pmif->kauai_fcr);
1072 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
1073 writel(fcr, pmif->kauai_fcr);
1074 }
1075
1076 /* Disable the bus on older machines and the cell on kauai */
1077 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
1078 0);
1079
1080 return 0;
1081}
1082
1083/* Resume call back, should be called before the child devices
1084 * are resumed
1085 */
1086static int
1087pmac_ide_do_resume(ide_hwif_t *hwif)
1088{
1089 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1090
1091 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
1092 if (!pmif->mediabay) {
1093 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
1094 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
1095 msleep(10);
1096 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 /* Kauai has it different */
1099 if (pmif->kauai_fcr) {
1100 u32 fcr = readl(pmif->kauai_fcr);
1101 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
1102 writel(fcr, pmif->kauai_fcr);
1103 }
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001104
1105 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 }
1107
1108 /* Sanitize drive timings */
1109 sanitize_timings(pmif);
1110
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -07001111 enable_irq(pmif->irq);
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 return 0;
1114}
1115
1116/*
1117 * Setup, register & probe an IDE channel driven by this driver, this is
1118 * called by one of the 2 probe functions (macio or PCI). Note that a channel
1119 * that ends up beeing free of any device is not kept around by this driver
1120 * (it is kept in 2.4). This introduce an interface numbering change on some
1121 * rare machines unfortunately, but it's better this way.
1122 */
1123static int
1124pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1125{
1126 struct device_node *np = pmif->node;
Jeremy Kerr018a3d12006-07-12 15:40:29 +10001127 const int *bidp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
1129 pmif->cable_80 = 0;
1130 pmif->broken_dma = pmif->broken_dma_warn = 0;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001131 if (of_device_is_compatible(np, "shasta-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 pmif->kind = controller_sh_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001133 else if (of_device_is_compatible(np, "kauai-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 pmif->kind = controller_un_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001135 else if (of_device_is_compatible(np, "K2-UATA"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 pmif->kind = controller_k2_ata6;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001137 else if (of_device_is_compatible(np, "keylargo-ata")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 if (strcmp(np->name, "ata-4") == 0)
1139 pmif->kind = controller_kl_ata4;
1140 else
1141 pmif->kind = controller_kl_ata3;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001142 } else if (of_device_is_compatible(np, "heathrow-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 pmif->kind = controller_heathrow;
1144 else {
1145 pmif->kind = controller_ohare;
1146 pmif->broken_dma = 1;
1147 }
1148
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001149 bidp = of_get_property(np, "AAPL,bus-id", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 pmif->aapl_bus_id = bidp ? *bidp : 0;
1151
1152 /* Get cable type from device-tree */
1153 if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6
1154 || pmif->kind == controller_k2_ata6
1155 || pmif->kind == controller_sh_ata6) {
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001156 const char* cable = of_get_property(np, "cable-type", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 if (cable && !strncmp(cable, "80-", 3))
1158 pmif->cable_80 = 1;
1159 }
1160 /* G5's seem to have incorrect cable type in device-tree. Let's assume
1161 * they have a 80 conductor cable, this seem to be always the case unless
1162 * the user mucked around
1163 */
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001164 if (of_device_is_compatible(np, "K2-UATA") ||
1165 of_device_is_compatible(np, "shasta-ata"))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 pmif->cable_80 = 1;
1167
1168 /* On Kauai-type controllers, we make sure the FCR is correct */
1169 if (pmif->kauai_fcr)
1170 writel(KAUAI_FCR_UATA_MAGIC |
1171 KAUAI_FCR_UATA_RESET_N |
1172 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1173
1174 pmif->mediabay = 0;
1175
1176 /* Make sure we have sane timings */
1177 sanitize_timings(pmif);
1178
1179#ifndef CONFIG_PPC64
1180 /* XXX FIXME: Media bay stuff need re-organizing */
1181 if (np->parent && np->parent->name
1182 && strcasecmp(np->parent->name, "media-bay") == 0) {
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001183#ifdef CONFIG_PMAC_MEDIABAY
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index);
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001185#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 pmif->mediabay = 1;
1187 if (!bidp)
1188 pmif->aapl_bus_id = 1;
1189 } else if (pmif->kind == controller_ohare) {
1190 /* The code below is having trouble on some ohare machines
1191 * (timing related ?). Until I can put my hand on one of these
1192 * units, I keep the old way
1193 */
1194 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1195 } else
1196#endif
1197 {
1198 /* This is necessary to enable IDE when net-booting */
1199 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1200 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1201 msleep(10);
1202 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1203 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1204 }
1205
1206 /* Setup MMIO ops */
1207 default_hwif_mmiops(hwif);
1208 hwif->OUTBSYNC = pmac_outbsync;
1209
1210 /* Tell common code _not_ to mess with resources */
Bartlomiej Zolnierkiewicz2ad1e552007-02-17 02:40:25 +01001211 hwif->mmio = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 hwif->hwif_data = pmif;
1213 pmac_ide_init_hwif_ports(&hwif->hw, pmif->regbase, 0, &hwif->irq);
1214 memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports));
1215 hwif->chipset = ide_pmac;
1216 hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay;
1217 hwif->hold = pmif->mediabay;
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +02001218 hwif->cbl = pmif->cable_80 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 hwif->drives[0].unmask = 1;
1220 hwif->drives[1].unmask = 1;
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001221 hwif->pio_mask = ATA_PIO4;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +02001222 hwif->set_pio_mode = pmac_ide_set_pio_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 if (pmif->kind == controller_un_ata6
1224 || pmif->kind == controller_k2_ata6
1225 || pmif->kind == controller_sh_ata6)
1226 hwif->selectproc = pmac_ide_kauai_selectproc;
1227 else
1228 hwif->selectproc = pmac_ide_selectproc;
1229 hwif->speedproc = pmac_ide_tune_chipset;
1230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n",
1232 hwif->index, model_name[pmif->kind], pmif->aapl_bus_id,
1233 pmif->mediabay ? " (mediabay)" : "", hwif->irq);
1234
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001235#ifdef CONFIG_PMAC_MEDIABAY
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0)
1237 hwif->noprobe = 0;
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001238#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 hwif->sg_max_nents = MAX_DCMDS;
1241
1242#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1243 /* has a DBDMA controller channel */
1244 if (pmif->dma_regs)
1245 pmac_ide_setup_dma(pmif, hwif);
1246#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1247
1248 /* We probe the hwif now */
1249 probe_hwif_init(hwif);
1250
Bartlomiej Zolnierkiewicz5cbf79c2007-05-10 00:01:11 +02001251 ide_proc_register_port(hwif);
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 return 0;
1254}
1255
1256/*
1257 * Attach to a macio probed interface
1258 */
1259static int __devinit
Jeff Mahoney5e655772005-07-06 15:44:41 -04001260pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261{
1262 void __iomem *base;
1263 unsigned long regbase;
1264 int irq;
1265 ide_hwif_t *hwif;
1266 pmac_ide_hwif_t *pmif;
1267 int i, rc;
1268
1269 i = 0;
1270 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1271 || pmac_ide[i].node != NULL))
1272 ++i;
1273 if (i >= MAX_HWIFS) {
1274 printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n");
1275 printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name);
1276 return -ENODEV;
1277 }
1278
1279 pmif = &pmac_ide[i];
1280 hwif = &ide_hwifs[i];
1281
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11001282 if (macio_resource_count(mdev) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 printk(KERN_WARNING "ide%d: no address for %s\n",
1284 i, mdev->ofdev.node->full_name);
1285 return -ENXIO;
1286 }
1287
1288 /* Request memory resource for IO ports */
1289 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
1290 printk(KERN_ERR "ide%d: can't request mmio resource !\n", i);
1291 return -EBUSY;
1292 }
1293
1294 /* XXX This is bogus. Should be fixed in the registry by checking
1295 * the kind of host interrupt controller, a bit like gatwick
1296 * fixes in irq.c. That works well enough for the single case
1297 * where that happens though...
1298 */
1299 if (macio_irq_count(mdev) == 0) {
1300 printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n",
1301 i, mdev->ofdev.node->full_name);
Benjamin Herrenschmidt69917c22006-09-22 12:56:30 +10001302 irq = irq_create_mapping(NULL, 13);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 } else
1304 irq = macio_irq(mdev, 0);
1305
1306 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1307 regbase = (unsigned long) base;
1308
1309 hwif->pci_dev = mdev->bus->pdev;
1310 hwif->gendev.parent = &mdev->ofdev.dev;
1311
1312 pmif->mdev = mdev;
1313 pmif->node = mdev->ofdev.node;
1314 pmif->regbase = regbase;
1315 pmif->irq = irq;
1316 pmif->kauai_fcr = NULL;
1317#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1318 if (macio_resource_count(mdev) >= 2) {
1319 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
1320 printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i);
1321 else
1322 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1323 } else
1324 pmif->dma_regs = NULL;
1325#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1326 dev_set_drvdata(&mdev->ofdev.dev, hwif);
1327
1328 rc = pmac_ide_setup_device(pmif, hwif);
1329 if (rc != 0) {
1330 /* The inteface is released to the common IDE layer */
1331 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1332 iounmap(base);
1333 if (pmif->dma_regs)
1334 iounmap(pmif->dma_regs);
1335 memset(pmif, 0, sizeof(*pmif));
1336 macio_release_resource(mdev, 0);
1337 if (pmif->dma_regs)
1338 macio_release_resource(mdev, 1);
1339 }
1340
1341 return rc;
1342}
1343
1344static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001345pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
1347 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1348 int rc = 0;
1349
David Brownell8b4b8a22006-08-14 23:11:03 -07001350 if (mesg.event != mdev->ofdev.dev.power.power_state.event
1351 && mesg.event == PM_EVENT_SUSPEND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 rc = pmac_ide_do_suspend(hwif);
1353 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001354 mdev->ofdev.dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 }
1356
1357 return rc;
1358}
1359
1360static int
1361pmac_ide_macio_resume(struct macio_dev *mdev)
1362{
1363 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1364 int rc = 0;
1365
Pavel Machekca078ba2005-09-03 15:56:57 -07001366 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 rc = pmac_ide_do_resume(hwif);
1368 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001369 mdev->ofdev.dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 }
1371
1372 return rc;
1373}
1374
1375/*
1376 * Attach to a PCI probed interface
1377 */
1378static int __devinit
1379pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1380{
1381 ide_hwif_t *hwif;
1382 struct device_node *np;
1383 pmac_ide_hwif_t *pmif;
1384 void __iomem *base;
1385 unsigned long rbase, rlen;
1386 int i, rc;
1387
1388 np = pci_device_to_OF_node(pdev);
1389 if (np == NULL) {
1390 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1391 return -ENODEV;
1392 }
1393 i = 0;
1394 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1395 || pmac_ide[i].node != NULL))
1396 ++i;
1397 if (i >= MAX_HWIFS) {
1398 printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n");
1399 printk(KERN_ERR " %s\n", np->full_name);
1400 return -ENODEV;
1401 }
1402
1403 pmif = &pmac_ide[i];
1404 hwif = &ide_hwifs[i];
1405
1406 if (pci_enable_device(pdev)) {
1407 printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n",
1408 i, np->full_name);
1409 return -ENXIO;
1410 }
1411 pci_set_master(pdev);
1412
1413 if (pci_request_regions(pdev, "Kauai ATA")) {
1414 printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n",
1415 i, np->full_name);
1416 return -ENXIO;
1417 }
1418
1419 hwif->pci_dev = pdev;
1420 hwif->gendev.parent = &pdev->dev;
1421 pmif->mdev = NULL;
1422 pmif->node = np;
1423
1424 rbase = pci_resource_start(pdev, 0);
1425 rlen = pci_resource_len(pdev, 0);
1426
1427 base = ioremap(rbase, rlen);
1428 pmif->regbase = (unsigned long) base + 0x2000;
1429#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1430 pmif->dma_regs = base + 0x1000;
1431#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1432 pmif->kauai_fcr = base;
1433 pmif->irq = pdev->irq;
1434
1435 pci_set_drvdata(pdev, hwif);
1436
1437 rc = pmac_ide_setup_device(pmif, hwif);
1438 if (rc != 0) {
1439 /* The inteface is released to the common IDE layer */
1440 pci_set_drvdata(pdev, NULL);
1441 iounmap(base);
1442 memset(pmif, 0, sizeof(*pmif));
1443 pci_release_regions(pdev);
1444 }
1445
1446 return rc;
1447}
1448
1449static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001450pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451{
1452 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1453 int rc = 0;
1454
David Brownell8b4b8a22006-08-14 23:11:03 -07001455 if (mesg.event != pdev->dev.power.power_state.event
1456 && mesg.event == PM_EVENT_SUSPEND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 rc = pmac_ide_do_suspend(hwif);
1458 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001459 pdev->dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 }
1461
1462 return rc;
1463}
1464
1465static int
1466pmac_ide_pci_resume(struct pci_dev *pdev)
1467{
1468 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1469 int rc = 0;
1470
Pavel Machekca078ba2005-09-03 15:56:57 -07001471 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 rc = pmac_ide_do_resume(hwif);
1473 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001474 pdev->dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 }
1476
1477 return rc;
1478}
1479
Jeff Mahoney5e655772005-07-06 15:44:41 -04001480static struct of_device_id pmac_ide_macio_match[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481{
1482 {
1483 .name = "IDE",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 },
1485 {
1486 .name = "ATA",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 },
1488 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 .type = "ide",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 },
1491 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 .type = "ata",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 },
1494 {},
1495};
1496
1497static struct macio_driver pmac_ide_macio_driver =
1498{
1499 .name = "ide-pmac",
1500 .match_table = pmac_ide_macio_match,
1501 .probe = pmac_ide_macio_attach,
1502 .suspend = pmac_ide_macio_suspend,
1503 .resume = pmac_ide_macio_resume,
1504};
1505
1506static struct pci_device_id pmac_ide_pci_match[] = {
Olof Johansson7fce2602005-11-13 16:06:48 -08001507 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA,
1508 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1509 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100,
1510 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1511 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100,
1512 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_ATA,
1514 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Olof Johansson7fce2602005-11-13 16:06:48 -08001515 { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA,
1516 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Benjamin Herrenschmidt71e4eda2007-10-06 18:52:27 +10001517 {},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518};
1519
1520static struct pci_driver pmac_ide_pci_driver = {
1521 .name = "ide-pmac",
1522 .id_table = pmac_ide_pci_match,
1523 .probe = pmac_ide_pci_attach,
1524 .suspend = pmac_ide_pci_suspend,
1525 .resume = pmac_ide_pci_resume,
1526};
1527MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1528
Andrew Morton9e5755b2007-03-03 17:48:54 +01001529int __init pmac_ide_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Andrew Morton9e5755b2007-03-03 17:48:54 +01001531 int error;
1532
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001533 if (!machine_is(powermac))
Andrew Morton9e5755b2007-03-03 17:48:54 +01001534 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
1536#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
Andrew Morton9e5755b2007-03-03 17:48:54 +01001537 error = pci_register_driver(&pmac_ide_pci_driver);
1538 if (error)
1539 goto out;
1540 error = macio_register_driver(&pmac_ide_macio_driver);
1541 if (error) {
1542 pci_unregister_driver(&pmac_ide_pci_driver);
1543 goto out;
1544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545#else
Andrew Morton9e5755b2007-03-03 17:48:54 +01001546 error = macio_register_driver(&pmac_ide_macio_driver);
1547 if (error)
1548 goto out;
1549 error = pci_register_driver(&pmac_ide_pci_driver);
1550 if (error) {
1551 macio_unregister_driver(&pmac_ide_macio_driver);
1552 goto out;
1553 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001554#endif
Andrew Morton9e5755b2007-03-03 17:48:54 +01001555out:
1556 return error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557}
1558
1559#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1560
1561/*
1562 * pmac_ide_build_dmatable builds the DBDMA command list
1563 * for a transfer and sets the DBDMA channel to point to it.
1564 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001565static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1567{
1568 struct dbdma_cmd *table;
1569 int i, count = 0;
1570 ide_hwif_t *hwif = HWIF(drive);
1571 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1572 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1573 struct scatterlist *sg;
1574 int wr = (rq_data_dir(rq) == WRITE);
1575
1576 /* DMA table is already aligned */
1577 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1578
1579 /* Make sure DMA controller is stopped (necessary ?) */
1580 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1581 while (readl(&dma->status) & RUN)
1582 udelay(1);
1583
1584 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1585
1586 if (!i)
1587 return 0;
1588
1589 /* Build DBDMA commands list */
1590 sg = hwif->sg_table;
1591 while (i && sg_dma_len(sg)) {
1592 u32 cur_addr;
1593 u32 cur_len;
1594
1595 cur_addr = sg_dma_address(sg);
1596 cur_len = sg_dma_len(sg);
1597
1598 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1599 if (pmif->broken_dma_warn == 0) {
1600 printk(KERN_WARNING "%s: DMA on non aligned address,"
1601 "switching to PIO on Ohare chipset\n", drive->name);
1602 pmif->broken_dma_warn = 1;
1603 }
1604 goto use_pio_instead;
1605 }
1606 while (cur_len) {
1607 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1608
1609 if (count++ >= MAX_DCMDS) {
1610 printk(KERN_WARNING "%s: DMA table too small\n",
1611 drive->name);
1612 goto use_pio_instead;
1613 }
1614 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1615 st_le16(&table->req_count, tc);
1616 st_le32(&table->phy_addr, cur_addr);
1617 table->cmd_dep = 0;
1618 table->xfer_status = 0;
1619 table->res_count = 0;
1620 cur_addr += tc;
1621 cur_len -= tc;
1622 ++table;
1623 }
1624 sg++;
1625 i--;
1626 }
1627
1628 /* convert the last command to an input/output last command */
1629 if (count) {
1630 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1631 /* add the stop command to the end of the list */
1632 memset(table, 0, sizeof(struct dbdma_cmd));
1633 st_le16(&table->command, DBDMA_STOP);
1634 mb();
1635 writel(hwif->dmatable_dma, &dma->cmdptr);
1636 return 1;
1637 }
1638
1639 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
1640 use_pio_instead:
1641 pci_unmap_sg(hwif->pci_dev,
1642 hwif->sg_table,
1643 hwif->sg_nents,
1644 hwif->sg_dma_direction);
1645 return 0; /* revert to PIO for this request */
1646}
1647
1648/* Teardown mappings after DMA has completed. */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001649static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650pmac_ide_destroy_dmatable (ide_drive_t *drive)
1651{
1652 ide_hwif_t *hwif = drive->hwif;
1653 struct pci_dev *dev = HWIF(drive)->pci_dev;
1654 struct scatterlist *sg = hwif->sg_table;
1655 int nents = hwif->sg_nents;
1656
1657 if (nents) {
1658 pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction);
1659 hwif->sg_nents = 0;
1660 }
1661}
1662
1663/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 * Check what is the best DMA timing setting for the drive and
1665 * call appropriate functions to apply it.
1666 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001667static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668pmac_ide_dma_check(ide_drive_t *drive)
1669{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 int enable = 1;
Bartlomiej Zolnierkiewiczfd553ce2007-10-13 17:47:49 +02001671
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 drive->using_dma = 0;
1673
1674 if (drive->media == ide_floppy)
1675 enable = 0;
Bartlomiej Zolnierkiewiczfd553ce2007-10-13 17:47:49 +02001676 if ((drive->id->capability & 1) == 0 && !__ide_dma_good_drive(drive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 enable = 0;
1678 if (__ide_dma_bad_drive(drive))
1679 enable = 0;
1680
1681 if (enable) {
Bartlomiej Zolnierkiewicz75b1d972007-07-09 23:17:57 +02001682 u8 mode = ide_max_dma_mode(drive);
1683
Bartlomiej Zolnierkiewiczfd553ce2007-10-13 17:47:49 +02001684 if (mode && pmac_ide_tune_chipset(drive, mode) == 0)
1685 drive->using_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 }
1687 return 0;
1688}
1689
1690/*
1691 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1692 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1693 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001694static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695pmac_ide_dma_setup(ide_drive_t *drive)
1696{
1697 ide_hwif_t *hwif = HWIF(drive);
1698 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1699 struct request *rq = HWGROUP(drive)->rq;
1700 u8 unit = (drive->select.b.unit & 0x01);
1701 u8 ata4;
1702
1703 if (pmif == NULL)
1704 return 1;
1705 ata4 = (pmif->kind == controller_kl_ata4);
1706
1707 if (!pmac_ide_build_dmatable(drive, rq)) {
1708 ide_map_sg(drive, rq);
1709 return 1;
1710 }
1711
1712 /* Apple adds 60ns to wrDataSetup on reads */
1713 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1714 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1715 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1716 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1717 }
1718
1719 drive->waiting_for_dma = 1;
1720
1721 return 0;
1722}
1723
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001724static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1726{
1727 /* issue cmd to drive */
1728 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1729}
1730
1731/*
1732 * Kick the DMA controller into life after the DMA command has been issued
1733 * to the drive.
1734 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001735static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736pmac_ide_dma_start(ide_drive_t *drive)
1737{
1738 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1739 volatile struct dbdma_regs __iomem *dma;
1740
1741 dma = pmif->dma_regs;
1742
1743 writel((RUN << 16) | RUN, &dma->control);
1744 /* Make sure it gets to the controller right now */
1745 (void)readl(&dma->control);
1746}
1747
1748/*
1749 * After a DMA transfer, make sure the controller is stopped
1750 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001751static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752pmac_ide_dma_end (ide_drive_t *drive)
1753{
1754 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1755 volatile struct dbdma_regs __iomem *dma;
1756 u32 dstat;
1757
1758 if (pmif == NULL)
1759 return 0;
1760 dma = pmif->dma_regs;
1761
1762 drive->waiting_for_dma = 0;
1763 dstat = readl(&dma->status);
1764 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1765 pmac_ide_destroy_dmatable(drive);
1766 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1767 * in theory, but with ATAPI decices doing buffer underruns, that would
1768 * cause us to disable DMA, which isn't what we want
1769 */
1770 return (dstat & (RUN|DEAD)) != RUN;
1771}
1772
1773/*
1774 * Check out that the interrupt we got was for us. We can't always know this
1775 * for sure with those Apple interfaces (well, we could on the recent ones but
1776 * that's not implemented yet), on the other hand, we don't have shared interrupts
1777 * so it's not really a problem
1778 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001779static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780pmac_ide_dma_test_irq (ide_drive_t *drive)
1781{
1782 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1783 volatile struct dbdma_regs __iomem *dma;
1784 unsigned long status, timeout;
1785
1786 if (pmif == NULL)
1787 return 0;
1788 dma = pmif->dma_regs;
1789
1790 /* We have to things to deal with here:
1791 *
1792 * - The dbdma won't stop if the command was started
1793 * but completed with an error without transferring all
1794 * datas. This happens when bad blocks are met during
1795 * a multi-block transfer.
1796 *
1797 * - The dbdma fifo hasn't yet finished flushing to
1798 * to system memory when the disk interrupt occurs.
1799 *
1800 */
1801
1802 /* If ACTIVE is cleared, the STOP command have passed and
1803 * transfer is complete.
1804 */
1805 status = readl(&dma->status);
1806 if (!(status & ACTIVE))
1807 return 1;
1808 if (!drive->waiting_for_dma)
1809 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1810 called while not waiting\n", HWIF(drive)->index);
1811
1812 /* If dbdma didn't execute the STOP command yet, the
1813 * active bit is still set. We consider that we aren't
1814 * sharing interrupts (which is hopefully the case with
1815 * those controllers) and so we just try to flush the
1816 * channel for pending data in the fifo
1817 */
1818 udelay(1);
1819 writel((FLUSH << 16) | FLUSH, &dma->control);
1820 timeout = 0;
1821 for (;;) {
1822 udelay(1);
1823 status = readl(&dma->status);
1824 if ((status & FLUSH) == 0)
1825 break;
1826 if (++timeout > 100) {
1827 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1828 timeout flushing channel\n", HWIF(drive)->index);
1829 break;
1830 }
1831 }
1832 return 1;
1833}
1834
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01001835static void pmac_ide_dma_host_off(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
Andrew Morton9e5755b2007-03-03 17:48:54 +01001839static void pmac_ide_dma_host_on(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841}
1842
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001843static void
1844pmac_ide_dma_lost_irq (ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845{
1846 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1847 volatile struct dbdma_regs __iomem *dma;
1848 unsigned long status;
1849
1850 if (pmif == NULL)
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001851 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 dma = pmif->dma_regs;
1853
1854 status = readl(&dma->status);
1855 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856}
1857
1858/*
1859 * Allocate the data structures needed for using DMA with an interface
1860 * and fill the proper list of functions pointers
1861 */
1862static void __init
1863pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1864{
1865 /* We won't need pci_dev if we switch to generic consistent
1866 * DMA routines ...
1867 */
1868 if (hwif->pci_dev == NULL)
1869 return;
1870 /*
1871 * Allocate space for the DBDMA commands.
1872 * The +2 is +1 for the stop command and +1 to allow for
1873 * aligning the start address to a multiple of 16 bytes.
1874 */
1875 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
1876 hwif->pci_dev,
1877 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1878 &hwif->dmatable_dma);
1879 if (pmif->dma_table_cpu == NULL) {
1880 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1881 hwif->name);
1882 return;
1883 }
1884
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01001885 hwif->dma_off_quietly = &ide_dma_off_quietly;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 hwif->ide_dma_on = &__ide_dma_on;
1887 hwif->ide_dma_check = &pmac_ide_dma_check;
1888 hwif->dma_setup = &pmac_ide_dma_setup;
1889 hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd;
1890 hwif->dma_start = &pmac_ide_dma_start;
1891 hwif->ide_dma_end = &pmac_ide_dma_end;
1892 hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq;
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +01001893 hwif->dma_host_off = &pmac_ide_dma_host_off;
Bartlomiej Zolnierkiewiczccf35282007-02-17 02:40:26 +01001894 hwif->dma_host_on = &pmac_ide_dma_host_on;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02001895 hwif->dma_timeout = &ide_dma_timeout;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001896 hwif->dma_lost_irq = &pmac_ide_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
1898 hwif->atapi_dma = 1;
1899 switch(pmif->kind) {
1900 case controller_sh_ata6:
1901 hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07;
1902 hwif->mwdma_mask = 0x07;
1903 hwif->swdma_mask = 0x00;
1904 break;
1905 case controller_un_ata6:
1906 case controller_k2_ata6:
1907 hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07;
1908 hwif->mwdma_mask = 0x07;
1909 hwif->swdma_mask = 0x00;
1910 break;
1911 case controller_kl_ata4:
1912 hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07;
1913 hwif->mwdma_mask = 0x07;
1914 hwif->swdma_mask = 0x00;
1915 break;
1916 default:
1917 hwif->ultra_mask = 0x00;
1918 hwif->mwdma_mask = 0x07;
1919 hwif->swdma_mask = 0x00;
1920 break;
1921 }
1922}
1923
1924#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */