blob: adf78d325804f865627babff0742b36e07618533 [file] [log] [blame]
Tony Lindgrenc5957132008-03-18 14:53:17 +02001#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
2#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
3
4/*
5 * OMAP3430 Clock Management register bits
6 *
7 * Copyright (C) 2007-2008 Texas Instruments, Inc.
8 * Copyright (C) 2007-2008 Nokia Corporation
9 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgrenc5957132008-03-18 14:53:17 +020017/* Bits shared between registers */
18
19/* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
20#define OMAP3430ES2_EN_MMC3_MASK (1 << 30)
21#define OMAP3430ES2_EN_MMC3_SHIFT 30
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060022#define OMAP3430_EN_MSPRO_MASK (1 << 23)
Tony Lindgrenc5957132008-03-18 14:53:17 +020023#define OMAP3430_EN_MSPRO_SHIFT 23
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060024#define OMAP3430_EN_HDQ_MASK (1 << 22)
Tony Lindgrenc5957132008-03-18 14:53:17 +020025#define OMAP3430_EN_HDQ_SHIFT 22
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060026#define OMAP3430ES1_EN_FSHOSTUSB_MASK (1 << 5)
Tony Lindgrenc5957132008-03-18 14:53:17 +020027#define OMAP3430ES1_EN_FSHOSTUSB_SHIFT 5
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060028#define OMAP3430ES1_EN_D2D_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +020029#define OMAP3430ES1_EN_D2D_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060030#define OMAP3430_EN_SSI_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020031#define OMAP3430_EN_SSI_SHIFT 0
32
33/* CM_FCLKEN3_CORE and CM_ICLKEN3_CORE shared bits */
34#define OMAP3430ES2_EN_USBTLL_SHIFT 2
35#define OMAP3430ES2_EN_USBTLL_MASK (1 << 2)
36
37/* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060038#define OMAP3430_EN_WDT2_MASK (1 << 5)
Tony Lindgrenc5957132008-03-18 14:53:17 +020039#define OMAP3430_EN_WDT2_SHIFT 5
40
41/* CM_ICLKEN_CAM, CM_FCLKEN_CAM shared bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060042#define OMAP3430_EN_CAM_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020043#define OMAP3430_EN_CAM_SHIFT 0
44
45/* CM_FCLKEN_PER, CM_ICLKEN_PER shared bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060046#define OMAP3430_EN_WDT3_MASK (1 << 12)
Tony Lindgrenc5957132008-03-18 14:53:17 +020047#define OMAP3430_EN_WDT3_SHIFT 12
48
49/* CM_CLKSEL2_EMU, CM_CLKSEL3_EMU shared bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060050#define OMAP3430_OVERRIDE_ENABLE_MASK (1 << 19)
Tony Lindgrenc5957132008-03-18 14:53:17 +020051
52
53/* Bits specific to each register */
54
55/* CM_FCLKEN_IVA2 */
Kevin Hilmandfa6d6f2010-02-24 12:05:48 -070056#define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK (1 << 0)
Hiroshi DOYU31c203d2008-04-01 10:11:22 +030057#define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT 0
Tony Lindgrenc5957132008-03-18 14:53:17 +020058
59/* CM_CLKEN_PLL_IVA2 */
60#define OMAP3430_IVA2_DPLL_RAMPTIME_SHIFT 8
61#define OMAP3430_IVA2_DPLL_RAMPTIME_MASK (0x3 << 8)
62#define OMAP3430_IVA2_DPLL_FREQSEL_SHIFT 4
63#define OMAP3430_IVA2_DPLL_FREQSEL_MASK (0xf << 4)
64#define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT 3
65#define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_MASK (1 << 3)
66#define OMAP3430_EN_IVA2_DPLL_SHIFT 0
67#define OMAP3430_EN_IVA2_DPLL_MASK (0x7 << 0)
68
69/* CM_IDLEST_IVA2 */
Tero Kristoed733612012-09-03 11:50:52 -060070#define OMAP3430_ST_IVA2_SHIFT 0
Paul Walmsley2bc4ef72010-05-18 18:47:24 -060071#define OMAP3430_ST_IVA2_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020072
73/* CM_IDLEST_PLL_IVA2 */
Paul Walmsley542313c2008-07-03 12:24:45 +030074#define OMAP3430_ST_IVA2_CLK_SHIFT 0
75#define OMAP3430_ST_IVA2_CLK_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +020076
77/* CM_AUTOIDLE_PLL_IVA2 */
78#define OMAP3430_AUTO_IVA2_DPLL_SHIFT 0
79#define OMAP3430_AUTO_IVA2_DPLL_MASK (0x7 << 0)
80
81/* CM_CLKSEL1_PLL_IVA2 */
82#define OMAP3430_IVA2_CLK_SRC_SHIFT 19
Rajendra Nayak4e68f5a2012-05-07 23:55:21 -060083#define OMAP3430_IVA2_CLK_SRC_MASK (0x7 << 19)
Rajendra Nayak99e79382012-11-02 05:02:58 -060084#define OMAP3430_IVA2_CLK_SRC_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +020085#define OMAP3430_IVA2_DPLL_MULT_SHIFT 8
86#define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
87#define OMAP3430_IVA2_DPLL_DIV_SHIFT 0
88#define OMAP3430_IVA2_DPLL_DIV_MASK (0x7f << 0)
89
90/* CM_CLKSEL2_PLL_IVA2 */
91#define OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT 0
92#define OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -060093#define OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +020094
95/* CM_CLKSTCTRL_IVA2 */
96#define OMAP3430_CLKTRCTRL_IVA2_SHIFT 0
97#define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)
98
99/* CM_CLKSTST_IVA2 */
Paul Walmsley801954d2008-08-19 11:08:44 +0300100#define OMAP3430_CLKACTIVITY_IVA2_SHIFT 0
101#define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200102
103/* CM_REVISION specific bits */
104
105/* CM_SYSCONFIG specific bits */
106
107/* CM_CLKEN_PLL_MPU */
108#define OMAP3430_MPU_DPLL_RAMPTIME_SHIFT 8
109#define OMAP3430_MPU_DPLL_RAMPTIME_MASK (0x3 << 8)
110#define OMAP3430_MPU_DPLL_FREQSEL_SHIFT 4
111#define OMAP3430_MPU_DPLL_FREQSEL_MASK (0xf << 4)
112#define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT 3
113#define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_MASK (1 << 3)
114#define OMAP3430_EN_MPU_DPLL_SHIFT 0
115#define OMAP3430_EN_MPU_DPLL_MASK (0x7 << 0)
116
117/* CM_IDLEST_MPU */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600118#define OMAP3430_ST_MPU_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200119
120/* CM_IDLEST_PLL_MPU */
Paul Walmsley542313c2008-07-03 12:24:45 +0300121#define OMAP3430_ST_MPU_CLK_SHIFT 0
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200122#define OMAP3430_ST_MPU_CLK_MASK (1 << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600123#define OMAP3430_ST_MPU_CLK_WIDTH 1
Tony Lindgrenc5957132008-03-18 14:53:17 +0200124
125/* CM_AUTOIDLE_PLL_MPU */
126#define OMAP3430_AUTO_MPU_DPLL_SHIFT 0
127#define OMAP3430_AUTO_MPU_DPLL_MASK (0x7 << 0)
128
129/* CM_CLKSEL1_PLL_MPU */
130#define OMAP3430_MPU_CLK_SRC_SHIFT 19
Rajendra Nayak4e68f5a2012-05-07 23:55:21 -0600131#define OMAP3430_MPU_CLK_SRC_MASK (0x7 << 19)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600132#define OMAP3430_MPU_CLK_SRC_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200133#define OMAP3430_MPU_DPLL_MULT_SHIFT 8
134#define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
135#define OMAP3430_MPU_DPLL_DIV_SHIFT 0
136#define OMAP3430_MPU_DPLL_DIV_MASK (0x7f << 0)
137
138/* CM_CLKSEL2_PLL_MPU */
139#define OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT 0
140#define OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600141#define OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200142
143/* CM_CLKSTCTRL_MPU */
144#define OMAP3430_CLKTRCTRL_MPU_SHIFT 0
145#define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)
146
147/* CM_CLKSTST_MPU */
Paul Walmsley801954d2008-08-19 11:08:44 +0300148#define OMAP3430_CLKACTIVITY_MPU_SHIFT 0
149#define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200150
151/* CM_FCLKEN1_CORE specific bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600152#define OMAP3430_EN_MODEM_MASK (1 << 31)
Kevin Hilman8111b222009-04-28 15:27:44 -0700153#define OMAP3430_EN_MODEM_SHIFT 31
Tony Lindgrenc5957132008-03-18 14:53:17 +0200154
155/* CM_ICLKEN1_CORE specific bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600156#define OMAP3430_EN_ICR_MASK (1 << 29)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200157#define OMAP3430_EN_ICR_SHIFT 29
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600158#define OMAP3430_EN_AES2_MASK (1 << 28)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200159#define OMAP3430_EN_AES2_SHIFT 28
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600160#define OMAP3430_EN_SHA12_MASK (1 << 27)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200161#define OMAP3430_EN_SHA12_SHIFT 27
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600162#define OMAP3430_EN_DES2_MASK (1 << 26)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200163#define OMAP3430_EN_DES2_SHIFT 26
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600164#define OMAP3430ES1_EN_FAC_MASK (1 << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200165#define OMAP3430ES1_EN_FAC_SHIFT 8
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600166#define OMAP3430_EN_MAILBOXES_MASK (1 << 7)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200167#define OMAP3430_EN_MAILBOXES_SHIFT 7
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600168#define OMAP3430_EN_OMAPCTRL_MASK (1 << 6)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200169#define OMAP3430_EN_OMAPCTRL_SHIFT 6
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600170#define OMAP3430_EN_SAD2D_MASK (1 << 3)
Kevin Hilman8111b222009-04-28 15:27:44 -0700171#define OMAP3430_EN_SAD2D_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600172#define OMAP3430_EN_SDRC_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200173#define OMAP3430_EN_SDRC_SHIFT 1
174
Ranjith Lohithakshan3cc4a2f2010-02-24 12:05:55 -0700175/* AM35XX specific CM_ICLKEN1_CORE bits */
176#define AM35XX_EN_IPSS_MASK (1 << 4)
177#define AM35XX_EN_IPSS_SHIFT 4
Ranjith Lohithakshan3cc4a2f2010-02-24 12:05:55 -0700178
Tony Lindgrenc5957132008-03-18 14:53:17 +0200179/* CM_ICLKEN2_CORE */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600180#define OMAP3430_EN_PKA_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200181#define OMAP3430_EN_PKA_SHIFT 4
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600182#define OMAP3430_EN_AES1_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200183#define OMAP3430_EN_AES1_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600184#define OMAP3430_EN_RNG_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200185#define OMAP3430_EN_RNG_SHIFT 2
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600186#define OMAP3430_EN_SHA11_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200187#define OMAP3430_EN_SHA11_SHIFT 1
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600188#define OMAP3430_EN_DES1_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200189#define OMAP3430_EN_DES1_SHIFT 0
190
Kevin Hilman8111b222009-04-28 15:27:44 -0700191/* CM_ICLKEN3_CORE */
192#define OMAP3430_EN_MAD2D_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600193#define OMAP3430_EN_MAD2D_MASK (1 << 3)
Kevin Hilman8111b222009-04-28 15:27:44 -0700194
Tony Lindgrenc5957132008-03-18 14:53:17 +0200195/* CM_FCLKEN3_CORE specific bits */
196#define OMAP3430ES2_EN_TS_SHIFT 1
197#define OMAP3430ES2_EN_TS_MASK (1 << 1)
198#define OMAP3430ES2_EN_CPEFUSE_SHIFT 0
199#define OMAP3430ES2_EN_CPEFUSE_MASK (1 << 0)
200
201/* CM_IDLEST1_CORE specific bits */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700202#define OMAP3430ES2_ST_MMC3_SHIFT 30
203#define OMAP3430ES2_ST_MMC3_MASK (1 << 30)
204#define OMAP3430_ST_ICR_SHIFT 29
205#define OMAP3430_ST_ICR_MASK (1 << 29)
206#define OMAP3430_ST_AES2_SHIFT 28
207#define OMAP3430_ST_AES2_MASK (1 << 28)
208#define OMAP3430_ST_SHA12_SHIFT 27
209#define OMAP3430_ST_SHA12_MASK (1 << 27)
210#define OMAP3430_ST_DES2_SHIFT 26
211#define OMAP3430_ST_DES2_MASK (1 << 26)
212#define OMAP3430_ST_MSPRO_SHIFT 23
213#define OMAP3430_ST_MSPRO_MASK (1 << 23)
Paul Walmsleybf765232012-06-27 14:53:46 -0600214#define AM35XX_ST_UART4_SHIFT 23
215#define AM35XX_ST_UART4_MASK (1 << 23)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700216#define OMAP3430_ST_HDQ_SHIFT 22
217#define OMAP3430_ST_HDQ_MASK (1 << 22)
218#define OMAP3430ES1_ST_FAC_SHIFT 8
219#define OMAP3430ES1_ST_FAC_MASK (1 << 8)
220#define OMAP3430ES2_ST_SSI_IDLE_SHIFT 8
221#define OMAP3430ES2_ST_SSI_IDLE_MASK (1 << 8)
222#define OMAP3430_ST_MAILBOXES_SHIFT 7
223#define OMAP3430_ST_MAILBOXES_MASK (1 << 7)
224#define OMAP3430_ST_OMAPCTRL_SHIFT 6
225#define OMAP3430_ST_OMAPCTRL_MASK (1 << 6)
Tero Kristo8f993a02012-09-23 17:28:21 -0600226#define OMAP3430_ST_SAD2D_SHIFT 3
227#define OMAP3430_ST_SAD2D_MASK (1 << 3)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700228#define OMAP3430_ST_SDMA_SHIFT 2
229#define OMAP3430_ST_SDMA_MASK (1 << 2)
230#define OMAP3430_ST_SDRC_SHIFT 1
231#define OMAP3430_ST_SDRC_MASK (1 << 1)
232#define OMAP3430_ST_SSI_STDBY_SHIFT 0
233#define OMAP3430_ST_SSI_STDBY_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200234
Ranjith Lohithakshan3cc4a2f2010-02-24 12:05:55 -0700235/* AM35xx specific CM_IDLEST1_CORE bits */
236#define AM35XX_ST_IPSS_SHIFT 5
237#define AM35XX_ST_IPSS_MASK (1 << 5)
238
Tony Lindgrenc5957132008-03-18 14:53:17 +0200239/* CM_IDLEST2_CORE */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700240#define OMAP3430_ST_PKA_SHIFT 4
241#define OMAP3430_ST_PKA_MASK (1 << 4)
242#define OMAP3430_ST_AES1_SHIFT 3
243#define OMAP3430_ST_AES1_MASK (1 << 3)
244#define OMAP3430_ST_RNG_SHIFT 2
245#define OMAP3430_ST_RNG_MASK (1 << 2)
246#define OMAP3430_ST_SHA11_SHIFT 1
247#define OMAP3430_ST_SHA11_MASK (1 << 1)
248#define OMAP3430_ST_DES1_SHIFT 0
249#define OMAP3430_ST_DES1_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200250
251/* CM_IDLEST3_CORE */
252#define OMAP3430ES2_ST_USBTLL_SHIFT 2
253#define OMAP3430ES2_ST_USBTLL_MASK (1 << 2)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700254#define OMAP3430ES2_ST_CPEFUSE_SHIFT 0
255#define OMAP3430ES2_ST_CPEFUSE_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200256
257/* CM_AUTOIDLE1_CORE */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600258#define OMAP3430_AUTO_MODEM_MASK (1 << 31)
Kevin Hilman8111b222009-04-28 15:27:44 -0700259#define OMAP3430_AUTO_MODEM_SHIFT 31
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600260#define OMAP3430ES2_AUTO_MMC3_MASK (1 << 30)
Jouni Hogander027d8de2008-05-16 13:58:18 +0300261#define OMAP3430ES2_AUTO_MMC3_SHIFT 30
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600262#define OMAP3430ES2_AUTO_ICR_MASK (1 << 29)
Jouni Hogander027d8de2008-05-16 13:58:18 +0300263#define OMAP3430ES2_AUTO_ICR_SHIFT 29
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600264#define OMAP3430_AUTO_AES2_MASK (1 << 28)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200265#define OMAP3430_AUTO_AES2_SHIFT 28
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600266#define OMAP3430_AUTO_SHA12_MASK (1 << 27)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200267#define OMAP3430_AUTO_SHA12_SHIFT 27
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600268#define OMAP3430_AUTO_DES2_MASK (1 << 26)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200269#define OMAP3430_AUTO_DES2_SHIFT 26
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600270#define OMAP3430_AUTO_MMC2_MASK (1 << 25)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200271#define OMAP3430_AUTO_MMC2_SHIFT 25
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600272#define OMAP3430_AUTO_MMC1_MASK (1 << 24)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200273#define OMAP3430_AUTO_MMC1_SHIFT 24
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600274#define OMAP3430_AUTO_MSPRO_MASK (1 << 23)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200275#define OMAP3430_AUTO_MSPRO_SHIFT 23
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600276#define OMAP3430_AUTO_HDQ_MASK (1 << 22)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200277#define OMAP3430_AUTO_HDQ_SHIFT 22
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600278#define OMAP3430_AUTO_MCSPI4_MASK (1 << 21)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200279#define OMAP3430_AUTO_MCSPI4_SHIFT 21
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600280#define OMAP3430_AUTO_MCSPI3_MASK (1 << 20)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200281#define OMAP3430_AUTO_MCSPI3_SHIFT 20
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600282#define OMAP3430_AUTO_MCSPI2_MASK (1 << 19)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200283#define OMAP3430_AUTO_MCSPI2_SHIFT 19
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600284#define OMAP3430_AUTO_MCSPI1_MASK (1 << 18)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200285#define OMAP3430_AUTO_MCSPI1_SHIFT 18
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600286#define OMAP3430_AUTO_I2C3_MASK (1 << 17)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200287#define OMAP3430_AUTO_I2C3_SHIFT 17
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600288#define OMAP3430_AUTO_I2C2_MASK (1 << 16)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200289#define OMAP3430_AUTO_I2C2_SHIFT 16
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600290#define OMAP3430_AUTO_I2C1_MASK (1 << 15)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200291#define OMAP3430_AUTO_I2C1_SHIFT 15
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600292#define OMAP3430_AUTO_UART2_MASK (1 << 14)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200293#define OMAP3430_AUTO_UART2_SHIFT 14
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600294#define OMAP3430_AUTO_UART1_MASK (1 << 13)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200295#define OMAP3430_AUTO_UART1_SHIFT 13
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600296#define OMAP3430_AUTO_GPT11_MASK (1 << 12)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200297#define OMAP3430_AUTO_GPT11_SHIFT 12
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600298#define OMAP3430_AUTO_GPT10_MASK (1 << 11)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200299#define OMAP3430_AUTO_GPT10_SHIFT 11
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600300#define OMAP3430_AUTO_MCBSP5_MASK (1 << 10)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200301#define OMAP3430_AUTO_MCBSP5_SHIFT 10
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600302#define OMAP3430_AUTO_MCBSP1_MASK (1 << 9)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200303#define OMAP3430_AUTO_MCBSP1_SHIFT 9
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600304#define OMAP3430ES1_AUTO_FAC_MASK (1 << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200305#define OMAP3430ES1_AUTO_FAC_SHIFT 8
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600306#define OMAP3430_AUTO_MAILBOXES_MASK (1 << 7)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200307#define OMAP3430_AUTO_MAILBOXES_SHIFT 7
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600308#define OMAP3430_AUTO_OMAPCTRL_MASK (1 << 6)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200309#define OMAP3430_AUTO_OMAPCTRL_SHIFT 6
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600310#define OMAP3430ES1_AUTO_FSHOSTUSB_MASK (1 << 5)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200311#define OMAP3430ES1_AUTO_FSHOSTUSB_SHIFT 5
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600312#define OMAP3430_AUTO_HSOTGUSB_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200313#define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600314#define OMAP3430ES1_AUTO_D2D_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200315#define OMAP3430ES1_AUTO_D2D_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600316#define OMAP3430_AUTO_SAD2D_MASK (1 << 3)
Kevin Hilman8111b222009-04-28 15:27:44 -0700317#define OMAP3430_AUTO_SAD2D_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600318#define OMAP3430_AUTO_SSI_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200319#define OMAP3430_AUTO_SSI_SHIFT 0
320
321/* CM_AUTOIDLE2_CORE */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600322#define OMAP3430_AUTO_PKA_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200323#define OMAP3430_AUTO_PKA_SHIFT 4
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600324#define OMAP3430_AUTO_AES1_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200325#define OMAP3430_AUTO_AES1_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600326#define OMAP3430_AUTO_RNG_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200327#define OMAP3430_AUTO_RNG_SHIFT 2
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600328#define OMAP3430_AUTO_SHA11_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200329#define OMAP3430_AUTO_SHA11_SHIFT 1
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600330#define OMAP3430_AUTO_DES1_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200331#define OMAP3430_AUTO_DES1_SHIFT 0
332
333/* CM_AUTOIDLE3_CORE */
Jouni Hogander027d8de2008-05-16 13:58:18 +0300334#define OMAP3430ES2_AUTO_USBHOST (1 << 0)
335#define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
336#define OMAP3430ES2_AUTO_USBTLL (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200337#define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
338#define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
Kevin Hilman8111b222009-04-28 15:27:44 -0700339#define OMAP3430_AUTO_MAD2D_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600340#define OMAP3430_AUTO_MAD2D_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200341
342/* CM_CLKSEL_CORE */
343#define OMAP3430_CLKSEL_SSI_SHIFT 8
344#define OMAP3430_CLKSEL_SSI_MASK (0xf << 8)
345#define OMAP3430_CLKSEL_GPT11_MASK (1 << 7)
346#define OMAP3430_CLKSEL_GPT11_SHIFT 7
347#define OMAP3430_CLKSEL_GPT10_MASK (1 << 6)
348#define OMAP3430_CLKSEL_GPT10_SHIFT 6
349#define OMAP3430ES1_CLKSEL_FSHOSTUSB_SHIFT 4
350#define OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK (0x3 << 4)
351#define OMAP3430_CLKSEL_L4_SHIFT 2
352#define OMAP3430_CLKSEL_L4_MASK (0x3 << 2)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600353#define OMAP3430_CLKSEL_L4_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200354#define OMAP3430_CLKSEL_L3_SHIFT 0
355#define OMAP3430_CLKSEL_L3_MASK (0x3 << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600356#define OMAP3430_CLKSEL_L3_WIDTH 2
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700357#define OMAP3630_CLKSEL_96M_SHIFT 12
358#define OMAP3630_CLKSEL_96M_MASK (0x3 << 12)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600359#define OMAP3630_CLKSEL_96M_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200360
361/* CM_CLKSTCTRL_CORE */
362#define OMAP3430ES1_CLKTRCTRL_D2D_SHIFT 4
363#define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)
364#define OMAP3430_CLKTRCTRL_L4_SHIFT 2
365#define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)
366#define OMAP3430_CLKTRCTRL_L3_SHIFT 0
367#define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)
368
369/* CM_CLKSTST_CORE */
Paul Walmsley801954d2008-08-19 11:08:44 +0300370#define OMAP3430ES1_CLKACTIVITY_D2D_SHIFT 2
371#define OMAP3430ES1_CLKACTIVITY_D2D_MASK (1 << 2)
372#define OMAP3430_CLKACTIVITY_L4_SHIFT 1
373#define OMAP3430_CLKACTIVITY_L4_MASK (1 << 1)
374#define OMAP3430_CLKACTIVITY_L3_SHIFT 0
375#define OMAP3430_CLKACTIVITY_L3_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200376
377/* CM_FCLKEN_GFX */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600378#define OMAP3430ES1_EN_3D_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200379#define OMAP3430ES1_EN_3D_SHIFT 2
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600380#define OMAP3430ES1_EN_2D_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200381#define OMAP3430ES1_EN_2D_SHIFT 1
382
383/* CM_ICLKEN_GFX specific bits */
384
385/* CM_IDLEST_GFX specific bits */
386
387/* CM_CLKSEL_GFX specific bits */
388
389/* CM_SLEEPDEP_GFX specific bits */
390
391/* CM_CLKSTCTRL_GFX */
392#define OMAP3430ES1_CLKTRCTRL_GFX_SHIFT 0
393#define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)
394
395/* CM_CLKSTST_GFX */
Paul Walmsley801954d2008-08-19 11:08:44 +0300396#define OMAP3430ES1_CLKACTIVITY_GFX_SHIFT 0
397#define OMAP3430ES1_CLKACTIVITY_GFX_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200398
399/* CM_FCLKEN_SGX */
Daniel Stone712d7c82009-01-27 19:13:05 -0700400#define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT 1
401#define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_MASK (1 << 1)
402
Tero Kristob024b542010-02-24 12:05:48 -0700403/* CM_IDLEST_SGX */
404#define OMAP3430ES2_ST_SGX_SHIFT 1
405#define OMAP3430ES2_ST_SGX_MASK (1 << 1)
406
Daniel Stone712d7c82009-01-27 19:13:05 -0700407/* CM_ICLKEN_SGX */
408#define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT 0
409#define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200410
411/* CM_CLKSEL_SGX */
412#define OMAP3430ES2_CLKSEL_SGX_SHIFT 0
413#define OMAP3430ES2_CLKSEL_SGX_MASK (0x7 << 0)
414
Paul Walmsley801954d2008-08-19 11:08:44 +0300415/* CM_CLKSTCTRL_SGX */
416#define OMAP3430ES2_CLKTRCTRL_SGX_SHIFT 0
417#define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)
418
419/* CM_CLKSTST_SGX */
420#define OMAP3430ES2_CLKACTIVITY_SGX_SHIFT 0
421#define OMAP3430ES2_CLKACTIVITY_SGX_MASK (1 << 0)
422
Tony Lindgrenc5957132008-03-18 14:53:17 +0200423/* CM_FCLKEN_WKUP specific bits */
424#define OMAP3430ES2_EN_USIMOCP_SHIFT 9
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700425#define OMAP3430ES2_EN_USIMOCP_MASK (1 << 9)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200426
427/* CM_ICLKEN_WKUP specific bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600428#define OMAP3430_EN_WDT1_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200429#define OMAP3430_EN_WDT1_SHIFT 4
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600430#define OMAP3430_EN_32KSYNC_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200431#define OMAP3430_EN_32KSYNC_SHIFT 2
432
433/* CM_IDLEST_WKUP specific bits */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700434#define OMAP3430ES2_ST_USIMOCP_SHIFT 9
435#define OMAP3430ES2_ST_USIMOCP_MASK (1 << 9)
436#define OMAP3430_ST_WDT2_SHIFT 5
437#define OMAP3430_ST_WDT2_MASK (1 << 5)
438#define OMAP3430_ST_WDT1_SHIFT 4
439#define OMAP3430_ST_WDT1_MASK (1 << 4)
440#define OMAP3430_ST_32KSYNC_SHIFT 2
441#define OMAP3430_ST_32KSYNC_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200442
443/* CM_AUTOIDLE_WKUP */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600444#define OMAP3430ES2_AUTO_USIMOCP_MASK (1 << 9)
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700445#define OMAP3430ES2_AUTO_USIMOCP_SHIFT 9
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600446#define OMAP3430_AUTO_WDT2_MASK (1 << 5)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200447#define OMAP3430_AUTO_WDT2_SHIFT 5
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600448#define OMAP3430_AUTO_WDT1_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200449#define OMAP3430_AUTO_WDT1_SHIFT 4
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600450#define OMAP3430_AUTO_GPIO1_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200451#define OMAP3430_AUTO_GPIO1_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600452#define OMAP3430_AUTO_32KSYNC_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200453#define OMAP3430_AUTO_32KSYNC_SHIFT 2
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600454#define OMAP3430_AUTO_GPT12_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200455#define OMAP3430_AUTO_GPT12_SHIFT 1
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600456#define OMAP3430_AUTO_GPT1_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200457#define OMAP3430_AUTO_GPT1_SHIFT 0
458
459/* CM_CLKSEL_WKUP */
460#define OMAP3430ES2_CLKSEL_USIMOCP_MASK (0xf << 3)
461#define OMAP3430_CLKSEL_RM_SHIFT 1
462#define OMAP3430_CLKSEL_RM_MASK (0x3 << 1)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600463#define OMAP3430_CLKSEL_RM_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200464#define OMAP3430_CLKSEL_GPT1_SHIFT 0
465#define OMAP3430_CLKSEL_GPT1_MASK (1 << 0)
466
467/* CM_CLKEN_PLL */
468#define OMAP3430_PWRDN_EMU_PERIPH_SHIFT 31
469#define OMAP3430_PWRDN_CAM_SHIFT 30
470#define OMAP3430_PWRDN_DSS1_SHIFT 29
471#define OMAP3430_PWRDN_TV_SHIFT 28
472#define OMAP3430_PWRDN_96M_SHIFT 27
473#define OMAP3430_PERIPH_DPLL_RAMPTIME_SHIFT 24
474#define OMAP3430_PERIPH_DPLL_RAMPTIME_MASK (0x3 << 24)
475#define OMAP3430_PERIPH_DPLL_FREQSEL_SHIFT 20
476#define OMAP3430_PERIPH_DPLL_FREQSEL_MASK (0xf << 20)
477#define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT 19
478#define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_MASK (1 << 19)
479#define OMAP3430_EN_PERIPH_DPLL_SHIFT 16
480#define OMAP3430_EN_PERIPH_DPLL_MASK (0x7 << 16)
481#define OMAP3430_PWRDN_EMU_CORE_SHIFT 12
482#define OMAP3430_CORE_DPLL_RAMPTIME_SHIFT 8
483#define OMAP3430_CORE_DPLL_RAMPTIME_MASK (0x3 << 8)
484#define OMAP3430_CORE_DPLL_FREQSEL_SHIFT 4
485#define OMAP3430_CORE_DPLL_FREQSEL_MASK (0xf << 4)
486#define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT 3
487#define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_MASK (1 << 3)
488#define OMAP3430_EN_CORE_DPLL_SHIFT 0
489#define OMAP3430_EN_CORE_DPLL_MASK (0x7 << 0)
490
491/* CM_CLKEN2_PLL */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600492#define OMAP3430ES2_EN_PERIPH2_DPLL_LPMODE_SHIFT 10
Tony Lindgrenc5957132008-03-18 14:53:17 +0200493#define OMAP3430ES2_PERIPH2_DPLL_RAMPTIME_MASK (0x3 << 8)
494#define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_SHIFT 4
495#define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK (0xf << 4)
496#define OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT 3
497#define OMAP3430ES2_EN_PERIPH2_DPLL_SHIFT 0
498#define OMAP3430ES2_EN_PERIPH2_DPLL_MASK (0x7 << 0)
499
500/* CM_IDLEST_CKGEN */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600501#define OMAP3430_ST_54M_CLK_MASK (1 << 5)
502#define OMAP3430_ST_12M_CLK_MASK (1 << 4)
503#define OMAP3430_ST_48M_CLK_MASK (1 << 3)
504#define OMAP3430_ST_96M_CLK_MASK (1 << 2)
Paul Walmsley542313c2008-07-03 12:24:45 +0300505#define OMAP3430_ST_PERIPH_CLK_SHIFT 1
506#define OMAP3430_ST_PERIPH_CLK_MASK (1 << 1)
507#define OMAP3430_ST_CORE_CLK_SHIFT 0
508#define OMAP3430_ST_CORE_CLK_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200509
510/* CM_IDLEST2_CKGEN */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700511#define OMAP3430ES2_ST_USIM_CLK_SHIFT 2
512#define OMAP3430ES2_ST_USIM_CLK_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200513#define OMAP3430ES2_ST_120M_CLK_SHIFT 1
514#define OMAP3430ES2_ST_120M_CLK_MASK (1 << 1)
515#define OMAP3430ES2_ST_PERIPH2_CLK_SHIFT 0
516#define OMAP3430ES2_ST_PERIPH2_CLK_MASK (1 << 0)
517
518/* CM_AUTOIDLE_PLL */
519#define OMAP3430_AUTO_PERIPH_DPLL_SHIFT 3
520#define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
521#define OMAP3430_AUTO_CORE_DPLL_SHIFT 0
522#define OMAP3430_AUTO_CORE_DPLL_MASK (0x7 << 0)
523
Paul Walmsley542313c2008-07-03 12:24:45 +0300524/* CM_AUTOIDLE2_PLL */
525#define OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT 0
526#define OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK (0x7 << 0)
527
Tony Lindgrenc5957132008-03-18 14:53:17 +0200528/* CM_CLKSEL1_PLL */
529/* Note that OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK was (0x3 << 27) on 3430ES1 */
530#define OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT 27
531#define OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK (0x1f << 27)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600532#define OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200533#define OMAP3430_CORE_DPLL_MULT_SHIFT 16
534#define OMAP3430_CORE_DPLL_MULT_MASK (0x7ff << 16)
535#define OMAP3430_CORE_DPLL_DIV_SHIFT 8
536#define OMAP3430_CORE_DPLL_DIV_MASK (0x7f << 8)
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700537#define OMAP3430_SOURCE_96M_SHIFT 6
538#define OMAP3430_SOURCE_96M_MASK (1 << 6)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600539#define OMAP3430_SOURCE_96M_WIDTH 1
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700540#define OMAP3430_SOURCE_54M_SHIFT 5
541#define OMAP3430_SOURCE_54M_MASK (1 << 5)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600542#define OMAP3430_SOURCE_54M_WIDTH 1
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700543#define OMAP3430_SOURCE_48M_SHIFT 3
544#define OMAP3430_SOURCE_48M_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200545
546/* CM_CLKSEL2_PLL */
547#define OMAP3430_PERIPH_DPLL_MULT_SHIFT 8
548#define OMAP3430_PERIPH_DPLL_MULT_MASK (0x7ff << 8)
Richard Woodruff358965d2010-02-22 22:09:08 -0700549#define OMAP3630_PERIPH_DPLL_MULT_MASK (0xfff << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200550#define OMAP3430_PERIPH_DPLL_DIV_SHIFT 0
551#define OMAP3430_PERIPH_DPLL_DIV_MASK (0x7f << 0)
Richard Woodruff358965d2010-02-22 22:09:08 -0700552#define OMAP3630_PERIPH_DPLL_DCO_SEL_SHIFT 21
553#define OMAP3630_PERIPH_DPLL_DCO_SEL_MASK (0x7 << 21)
554#define OMAP3630_PERIPH_DPLL_SD_DIV_SHIFT 24
555#define OMAP3630_PERIPH_DPLL_SD_DIV_MASK (0xff << 24)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200556
557/* CM_CLKSEL3_PLL */
558#define OMAP3430_DIV_96M_SHIFT 0
559#define OMAP3430_DIV_96M_MASK (0x1f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600560#define OMAP3430_DIV_96M_WIDTH 5
Vishwanath BS678bc9a2010-02-22 22:09:09 -0700561#define OMAP3630_DIV_96M_MASK (0x3f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600562#define OMAP3630_DIV_96M_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200563
564/* CM_CLKSEL4_PLL */
565#define OMAP3430ES2_PERIPH2_DPLL_MULT_SHIFT 8
566#define OMAP3430ES2_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
567#define OMAP3430ES2_PERIPH2_DPLL_DIV_SHIFT 0
568#define OMAP3430ES2_PERIPH2_DPLL_DIV_MASK (0x7f << 0)
569
570/* CM_CLKSEL5_PLL */
571#define OMAP3430ES2_DIV_120M_SHIFT 0
572#define OMAP3430ES2_DIV_120M_MASK (0x1f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600573#define OMAP3430ES2_DIV_120M_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200574
575/* CM_CLKOUT_CTRL */
576#define OMAP3430_CLKOUT2_EN_SHIFT 7
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600577#define OMAP3430_CLKOUT2_EN_MASK (1 << 7)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200578#define OMAP3430_CLKOUT2_DIV_SHIFT 3
579#define OMAP3430_CLKOUT2_DIV_MASK (0x7 << 3)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600580#define OMAP3430_CLKOUT2_DIV_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200581#define OMAP3430_CLKOUT2SOURCE_SHIFT 0
582#define OMAP3430_CLKOUT2SOURCE_MASK (0x3 << 0)
583
584/* CM_FCLKEN_DSS */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600585#define OMAP3430_EN_TV_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200586#define OMAP3430_EN_TV_SHIFT 2
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600587#define OMAP3430_EN_DSS2_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200588#define OMAP3430_EN_DSS2_SHIFT 1
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600589#define OMAP3430_EN_DSS1_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200590#define OMAP3430_EN_DSS1_SHIFT 0
591
592/* CM_ICLKEN_DSS */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600593#define OMAP3430_CM_ICLKEN_DSS_EN_DSS_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200594#define OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT 0
595
596/* CM_IDLEST_DSS */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700597#define OMAP3430ES2_ST_DSS_IDLE_SHIFT 1
598#define OMAP3430ES2_ST_DSS_IDLE_MASK (1 << 1)
599#define OMAP3430ES2_ST_DSS_STDBY_SHIFT 0
600#define OMAP3430ES2_ST_DSS_STDBY_MASK (1 << 0)
601#define OMAP3430ES1_ST_DSS_SHIFT 0
602#define OMAP3430ES1_ST_DSS_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200603
604/* CM_AUTOIDLE_DSS */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600605#define OMAP3430_AUTO_DSS_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200606#define OMAP3430_AUTO_DSS_SHIFT 0
607
608/* CM_CLKSEL_DSS */
609#define OMAP3430_CLKSEL_TV_SHIFT 8
610#define OMAP3430_CLKSEL_TV_MASK (0x1f << 8)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600611#define OMAP3430_CLKSEL_TV_WIDTH 5
Vishwanath BS678bc9a2010-02-22 22:09:09 -0700612#define OMAP3630_CLKSEL_TV_MASK (0x3f << 8)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600613#define OMAP3630_CLKSEL_TV_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200614#define OMAP3430_CLKSEL_DSS1_SHIFT 0
615#define OMAP3430_CLKSEL_DSS1_MASK (0x1f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600616#define OMAP3430_CLKSEL_DSS1_WIDTH 5
Vishwanath BS678bc9a2010-02-22 22:09:09 -0700617#define OMAP3630_CLKSEL_DSS1_MASK (0x3f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600618#define OMAP3630_CLKSEL_DSS1_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200619
620/* CM_SLEEPDEP_DSS specific bits */
621
622/* CM_CLKSTCTRL_DSS */
623#define OMAP3430_CLKTRCTRL_DSS_SHIFT 0
624#define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)
625
626/* CM_CLKSTST_DSS */
Paul Walmsley801954d2008-08-19 11:08:44 +0300627#define OMAP3430_CLKACTIVITY_DSS_SHIFT 0
628#define OMAP3430_CLKACTIVITY_DSS_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200629
630/* CM_FCLKEN_CAM specific bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600631#define OMAP3430_EN_CSI2_MASK (1 << 1)
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -0700632#define OMAP3430_EN_CSI2_SHIFT 1
Tony Lindgrenc5957132008-03-18 14:53:17 +0200633
634/* CM_ICLKEN_CAM specific bits */
635
636/* CM_IDLEST_CAM */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600637#define OMAP3430_ST_CAM_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200638
639/* CM_AUTOIDLE_CAM */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600640#define OMAP3430_AUTO_CAM_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200641#define OMAP3430_AUTO_CAM_SHIFT 0
642
643/* CM_CLKSEL_CAM */
644#define OMAP3430_CLKSEL_CAM_SHIFT 0
645#define OMAP3430_CLKSEL_CAM_MASK (0x1f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600646#define OMAP3430_CLKSEL_CAM_WIDTH 5
Vishwanath BS678bc9a2010-02-22 22:09:09 -0700647#define OMAP3630_CLKSEL_CAM_MASK (0x3f << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600648#define OMAP3630_CLKSEL_CAM_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200649
650/* CM_SLEEPDEP_CAM specific bits */
651
652/* CM_CLKSTCTRL_CAM */
653#define OMAP3430_CLKTRCTRL_CAM_SHIFT 0
654#define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)
655
656/* CM_CLKSTST_CAM */
Paul Walmsley801954d2008-08-19 11:08:44 +0300657#define OMAP3430_CLKACTIVITY_CAM_SHIFT 0
658#define OMAP3430_CLKACTIVITY_CAM_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200659
660/* CM_FCLKEN_PER specific bits */
661
662/* CM_ICLKEN_PER specific bits */
663
664/* CM_IDLEST_PER */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700665#define OMAP3430_ST_WDT3_SHIFT 12
666#define OMAP3430_ST_WDT3_MASK (1 << 12)
667#define OMAP3430_ST_MCBSP4_SHIFT 2
668#define OMAP3430_ST_MCBSP4_MASK (1 << 2)
669#define OMAP3430_ST_MCBSP3_SHIFT 1
670#define OMAP3430_ST_MCBSP3_MASK (1 << 1)
671#define OMAP3430_ST_MCBSP2_SHIFT 0
672#define OMAP3430_ST_MCBSP2_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200673
674/* CM_AUTOIDLE_PER */
Govindraj.Re5863682010-09-27 20:20:25 +0530675#define OMAP3630_AUTO_UART4_MASK (1 << 18)
676#define OMAP3630_AUTO_UART4_SHIFT 18
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600677#define OMAP3430_AUTO_GPIO6_MASK (1 << 17)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200678#define OMAP3430_AUTO_GPIO6_SHIFT 17
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600679#define OMAP3430_AUTO_GPIO5_MASK (1 << 16)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200680#define OMAP3430_AUTO_GPIO5_SHIFT 16
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600681#define OMAP3430_AUTO_GPIO4_MASK (1 << 15)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200682#define OMAP3430_AUTO_GPIO4_SHIFT 15
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600683#define OMAP3430_AUTO_GPIO3_MASK (1 << 14)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200684#define OMAP3430_AUTO_GPIO3_SHIFT 14
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600685#define OMAP3430_AUTO_GPIO2_MASK (1 << 13)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200686#define OMAP3430_AUTO_GPIO2_SHIFT 13
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600687#define OMAP3430_AUTO_WDT3_MASK (1 << 12)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200688#define OMAP3430_AUTO_WDT3_SHIFT 12
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600689#define OMAP3430_AUTO_UART3_MASK (1 << 11)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200690#define OMAP3430_AUTO_UART3_SHIFT 11
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600691#define OMAP3430_AUTO_GPT9_MASK (1 << 10)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200692#define OMAP3430_AUTO_GPT9_SHIFT 10
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600693#define OMAP3430_AUTO_GPT8_MASK (1 << 9)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200694#define OMAP3430_AUTO_GPT8_SHIFT 9
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600695#define OMAP3430_AUTO_GPT7_MASK (1 << 8)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200696#define OMAP3430_AUTO_GPT7_SHIFT 8
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600697#define OMAP3430_AUTO_GPT6_MASK (1 << 7)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200698#define OMAP3430_AUTO_GPT6_SHIFT 7
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600699#define OMAP3430_AUTO_GPT5_MASK (1 << 6)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200700#define OMAP3430_AUTO_GPT5_SHIFT 6
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600701#define OMAP3430_AUTO_GPT4_MASK (1 << 5)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200702#define OMAP3430_AUTO_GPT4_SHIFT 5
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600703#define OMAP3430_AUTO_GPT3_MASK (1 << 4)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200704#define OMAP3430_AUTO_GPT3_SHIFT 4
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600705#define OMAP3430_AUTO_GPT2_MASK (1 << 3)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200706#define OMAP3430_AUTO_GPT2_SHIFT 3
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600707#define OMAP3430_AUTO_MCBSP4_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200708#define OMAP3430_AUTO_MCBSP4_SHIFT 2
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600709#define OMAP3430_AUTO_MCBSP3_MASK (1 << 1)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200710#define OMAP3430_AUTO_MCBSP3_SHIFT 1
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600711#define OMAP3430_AUTO_MCBSP2_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200712#define OMAP3430_AUTO_MCBSP2_SHIFT 0
713
714/* CM_CLKSEL_PER */
715#define OMAP3430_CLKSEL_GPT9_MASK (1 << 7)
716#define OMAP3430_CLKSEL_GPT9_SHIFT 7
717#define OMAP3430_CLKSEL_GPT8_MASK (1 << 6)
718#define OMAP3430_CLKSEL_GPT8_SHIFT 6
719#define OMAP3430_CLKSEL_GPT7_MASK (1 << 5)
720#define OMAP3430_CLKSEL_GPT7_SHIFT 5
721#define OMAP3430_CLKSEL_GPT6_MASK (1 << 4)
722#define OMAP3430_CLKSEL_GPT6_SHIFT 4
723#define OMAP3430_CLKSEL_GPT5_MASK (1 << 3)
724#define OMAP3430_CLKSEL_GPT5_SHIFT 3
725#define OMAP3430_CLKSEL_GPT4_MASK (1 << 2)
726#define OMAP3430_CLKSEL_GPT4_SHIFT 2
727#define OMAP3430_CLKSEL_GPT3_MASK (1 << 1)
728#define OMAP3430_CLKSEL_GPT3_SHIFT 1
729#define OMAP3430_CLKSEL_GPT2_MASK (1 << 0)
730#define OMAP3430_CLKSEL_GPT2_SHIFT 0
731
732/* CM_SLEEPDEP_PER specific bits */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600733#define OMAP3430_CM_SLEEPDEP_PER_EN_IVA2_MASK (1 << 2)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200734
735/* CM_CLKSTCTRL_PER */
736#define OMAP3430_CLKTRCTRL_PER_SHIFT 0
737#define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)
738
739/* CM_CLKSTST_PER */
Paul Walmsley801954d2008-08-19 11:08:44 +0300740#define OMAP3430_CLKACTIVITY_PER_SHIFT 0
741#define OMAP3430_CLKACTIVITY_PER_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200742
743/* CM_CLKSEL1_EMU */
744#define OMAP3430_DIV_DPLL4_SHIFT 24
745#define OMAP3430_DIV_DPLL4_MASK (0x1f << 24)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600746#define OMAP3430_DIV_DPLL4_WIDTH 5
Vishwanath BS678bc9a2010-02-22 22:09:09 -0700747#define OMAP3630_DIV_DPLL4_MASK (0x3f << 24)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600748#define OMAP3630_DIV_DPLL4_WIDTH 6
Tony Lindgrenc5957132008-03-18 14:53:17 +0200749#define OMAP3430_DIV_DPLL3_SHIFT 16
750#define OMAP3430_DIV_DPLL3_MASK (0x1f << 16)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600751#define OMAP3430_DIV_DPLL3_WIDTH 5
Tony Lindgrenc5957132008-03-18 14:53:17 +0200752#define OMAP3430_CLKSEL_TRACECLK_SHIFT 11
753#define OMAP3430_CLKSEL_TRACECLK_MASK (0x7 << 11)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600754#define OMAP3430_CLKSEL_TRACECLK_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200755#define OMAP3430_CLKSEL_PCLK_SHIFT 8
756#define OMAP3430_CLKSEL_PCLK_MASK (0x7 << 8)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600757#define OMAP3430_CLKSEL_PCLK_WIDTH 3
Tony Lindgrenc5957132008-03-18 14:53:17 +0200758#define OMAP3430_CLKSEL_PCLKX2_SHIFT 6
759#define OMAP3430_CLKSEL_PCLKX2_MASK (0x3 << 6)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600760#define OMAP3430_CLKSEL_PCLKX2_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200761#define OMAP3430_CLKSEL_ATCLK_SHIFT 4
762#define OMAP3430_CLKSEL_ATCLK_MASK (0x3 << 4)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600763#define OMAP3430_CLKSEL_ATCLK_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200764#define OMAP3430_TRACE_MUX_CTRL_SHIFT 2
765#define OMAP3430_TRACE_MUX_CTRL_MASK (0x3 << 2)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600766#define OMAP3430_TRACE_MUX_CTRL_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200767#define OMAP3430_MUX_CTRL_SHIFT 0
768#define OMAP3430_MUX_CTRL_MASK (0x3 << 0)
Rajendra Nayak99e79382012-11-02 05:02:58 -0600769#define OMAP3430_MUX_CTRL_WIDTH 2
Tony Lindgrenc5957132008-03-18 14:53:17 +0200770
771/* CM_CLKSTCTRL_EMU */
772#define OMAP3430_CLKTRCTRL_EMU_SHIFT 0
773#define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)
774
775/* CM_CLKSTST_EMU */
Paul Walmsley801954d2008-08-19 11:08:44 +0300776#define OMAP3430_CLKACTIVITY_EMU_SHIFT 0
777#define OMAP3430_CLKACTIVITY_EMU_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200778
779/* CM_CLKSEL2_EMU specific bits */
780#define OMAP3430_CORE_DPLL_EMU_MULT_SHIFT 8
781#define OMAP3430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
782#define OMAP3430_CORE_DPLL_EMU_DIV_SHIFT 0
783#define OMAP3430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
784
785/* CM_CLKSEL3_EMU specific bits */
786#define OMAP3430_PERIPH_DPLL_EMU_MULT_SHIFT 8
787#define OMAP3430_PERIPH_DPLL_EMU_MULT_MASK (0x7ff << 8)
788#define OMAP3430_PERIPH_DPLL_EMU_DIV_SHIFT 0
789#define OMAP3430_PERIPH_DPLL_EMU_DIV_MASK (0x7f << 0)
790
791/* CM_POLCTRL */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600792#define OMAP3430_CLKOUT2_POL_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200793
794/* CM_IDLEST_NEON */
Paul Walmsley2bc4ef72010-05-18 18:47:24 -0600795#define OMAP3430_ST_NEON_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200796
797/* CM_CLKSTCTRL_NEON */
798#define OMAP3430_CLKTRCTRL_NEON_SHIFT 0
799#define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)
800
801/* CM_FCLKEN_USBHOST */
802#define OMAP3430ES2_EN_USBHOST2_SHIFT 1
803#define OMAP3430ES2_EN_USBHOST2_MASK (1 << 1)
804#define OMAP3430ES2_EN_USBHOST1_SHIFT 0
805#define OMAP3430ES2_EN_USBHOST1_MASK (1 << 0)
806
807/* CM_ICLKEN_USBHOST */
808#define OMAP3430ES2_EN_USBHOST_SHIFT 0
809#define OMAP3430ES2_EN_USBHOST_MASK (1 << 0)
810
811/* CM_IDLEST_USBHOST */
Paul Walmsleyda0747d2009-01-28 12:18:22 -0700812#define OMAP3430ES2_ST_USBHOST_IDLE_SHIFT 1
813#define OMAP3430ES2_ST_USBHOST_IDLE_MASK (1 << 1)
814#define OMAP3430ES2_ST_USBHOST_STDBY_SHIFT 0
815#define OMAP3430ES2_ST_USBHOST_STDBY_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200816
817/* CM_AUTOIDLE_USBHOST */
818#define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
819#define OMAP3430ES2_AUTO_USBHOST_MASK (1 << 0)
820
821/* CM_SLEEPDEP_USBHOST */
822#define OMAP3430ES2_EN_MPU_SHIFT 1
823#define OMAP3430ES2_EN_MPU_MASK (1 << 1)
824#define OMAP3430ES2_EN_IVA2_SHIFT 2
825#define OMAP3430ES2_EN_IVA2_MASK (1 << 2)
826
827/* CM_CLKSTCTRL_USBHOST */
828#define OMAP3430ES2_CLKTRCTRL_USBHOST_SHIFT 0
829#define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)
830
Paul Walmsley801954d2008-08-19 11:08:44 +0300831/* CM_CLKSTST_USBHOST */
832#define OMAP3430ES2_CLKACTIVITY_USBHOST_SHIFT 0
833#define OMAP3430ES2_CLKACTIVITY_USBHOST_MASK (1 << 0)
Tony Lindgrenc5957132008-03-18 14:53:17 +0200834
Paul Walmsleybd2122c2010-12-21 21:05:15 -0700835/*
836 *
837 */
838
839/* OMAP3XXX CM_CLKSTCTRL_*.CLKTRCTRL_* register bit values */
840#define OMAP34XX_CLKSTCTRL_DISABLE_AUTO 0x0
841#define OMAP34XX_CLKSTCTRL_FORCE_SLEEP 0x1
842#define OMAP34XX_CLKSTCTRL_FORCE_WAKEUP 0x2
843#define OMAP34XX_CLKSTCTRL_ENABLE_AUTO 0x3
844
845
Tony Lindgrenc5957132008-03-18 14:53:17 +0200846#endif