blob: df54c2a922252826b6b2f837134da025ca2a6994 [file] [log] [blame]
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001/*
Kukjin Kima8550392012-03-09 14:19:10 -08002 * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09004 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09005 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090015#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090016
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090023#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090024
25#include <mach/map.h>
26#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090027#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include "common.h"
Kukjin Kimce9c00e2012-03-09 13:51:24 -080030#include "clock-exynos4.h"
Kukjin Kimcc511b82011-12-27 08:18:36 +010031
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090032#ifdef CONFIG_PM_SLEEP
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080034 SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
35 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
39 SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
40 SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
41 SAVE_ITEM(EXYNOS4_CLKSRC_TV),
42 SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
43 SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
44 SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
45 SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
46 SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
47 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
48 SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
49 SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
50 SAVE_ITEM(EXYNOS4_CLKDIV_TV),
51 SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
52 SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
53 SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
54 SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
60 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
61 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
62 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
63 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
64 SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
65 SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
66 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
67 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
68 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
69 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
75 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
76 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
77 SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
78 SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
79 SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
80 SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
81 SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
82 SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
83 SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
84 SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
85 SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
86 SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
87 SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
88 SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
89 SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
90 SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
91 SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
92 SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
94 SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
Jonghwan Choiacd35612011-08-24 21:52:45 +090095};
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090096#endif
Jonghwan Choiacd35612011-08-24 21:52:45 +090097
Kukjin Kima8550392012-03-09 14:19:10 -080098static struct clk exynos4_clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +0900100 .rate = 27000000,
101};
102
Kukjin Kima8550392012-03-09 14:19:10 -0800103static struct clk exynos4_clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900105};
106
Kukjin Kima8550392012-03-09 14:19:10 -0800107static struct clk exynos4_clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900109 .rate = 27000000,
110};
111
Kukjin Kima8550392012-03-09 14:19:10 -0800112static struct clk exynos4_clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900114};
115
Boojin Kimbf856fb2011-09-02 09:44:36 +0900116static struct clk dummy_apb_pclk = {
117 .name = "apb_pclk",
118 .id = -1,
119};
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900122{
Kukjin Kima8550392012-03-09 14:19:10 -0800123 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
Jongpill Lee37e01722010-08-18 22:33:43 +0900124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900127{
Kukjin Kima8550392012-03-09 14:19:10 -0800128 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900129}
130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900131static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900132{
Kukjin Kima8550392012-03-09 14:19:10 -0800133 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900134}
135
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900136int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900137{
Kukjin Kima8550392012-03-09 14:19:10 -0800138 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900139}
140
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900141static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900142{
Kukjin Kima8550392012-03-09 14:19:10 -0800143 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900144}
145
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900146static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900147{
Kukjin Kima8550392012-03-09 14:19:10 -0800148 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
Jongpill Lee33f469d2010-08-18 22:54:48 +0900149}
150
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900151static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
152{
Kukjin Kima8550392012-03-09 14:19:10 -0800153 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900154}
155
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900156static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
157{
Kukjin Kima8550392012-03-09 14:19:10 -0800158 return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900159}
160
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900161static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900162{
Kukjin Kima8550392012-03-09 14:19:10 -0800163 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900164}
165
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900166static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
167{
Kukjin Kima8550392012-03-09 14:19:10 -0800168 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900169}
170
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900171static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900172{
Kukjin Kima8550392012-03-09 14:19:10 -0800173 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900174}
175
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900176static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900177{
Kukjin Kima8550392012-03-09 14:19:10 -0800178 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900179}
180
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900181int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900182{
Kukjin Kima8550392012-03-09 14:19:10 -0800183 return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900184}
185
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900186int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900187{
Kukjin Kima8550392012-03-09 14:19:10 -0800188 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900189}
190
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900191static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900192{
Kukjin Kima8550392012-03-09 14:19:10 -0800193 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
Jongpill Lee5a847b42010-08-27 16:50:47 +0900194}
195
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900196static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900197{
Kukjin Kima8550392012-03-09 14:19:10 -0800198 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
Jongpill Lee82260bf2010-08-18 22:49:24 +0900199}
200
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900201static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
202{
203 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
204}
205
206static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
207{
208 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
209}
210
Changhwan Younc8bef142010-07-27 17:52:39 +0900211/* Core list of CMU_CPU side */
212
Kukjin Kima8550392012-03-09 14:19:10 -0800213static struct clksrc_clk exynos4_clk_mout_apll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900214 .clk = {
215 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900216 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800217 .sources = &clk_src_apll,
Kukjin Kima8550392012-03-09 14:19:10 -0800218 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900219};
220
Kukjin Kima8550392012-03-09 14:19:10 -0800221static struct clksrc_clk exynos4_clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900222 .clk = {
223 .name = "sclk_apll",
Kukjin Kima8550392012-03-09 14:19:10 -0800224 .parent = &exynos4_clk_mout_apll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900225 },
Kukjin Kima8550392012-03-09 14:19:10 -0800226 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900227};
228
Kukjin Kima8550392012-03-09 14:19:10 -0800229static struct clksrc_clk exynos4_clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900230 .clk = {
231 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900232 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800233 .sources = &clk_src_epll,
Kukjin Kima8550392012-03-09 14:19:10 -0800234 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900235};
236
Kukjin Kima8550392012-03-09 14:19:10 -0800237struct clksrc_clk exynos4_clk_mout_mpll = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800238 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900239 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900240 },
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800241 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900242
243 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900244};
245
Kukjin Kima8550392012-03-09 14:19:10 -0800246static struct clk *exynos4_clkset_moutcore_list[] = {
247 [0] = &exynos4_clk_mout_apll.clk,
248 [1] = &exynos4_clk_mout_mpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900249};
250
Kukjin Kima8550392012-03-09 14:19:10 -0800251static struct clksrc_sources exynos4_clkset_moutcore = {
252 .sources = exynos4_clkset_moutcore_list,
253 .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900254};
255
Kukjin Kima8550392012-03-09 14:19:10 -0800256static struct clksrc_clk exynos4_clk_moutcore = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900257 .clk = {
258 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900259 },
Kukjin Kima8550392012-03-09 14:19:10 -0800260 .sources = &exynos4_clkset_moutcore,
261 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900262};
263
Kukjin Kima8550392012-03-09 14:19:10 -0800264static struct clksrc_clk exynos4_clk_coreclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900265 .clk = {
266 .name = "core_clk",
Kukjin Kima8550392012-03-09 14:19:10 -0800267 .parent = &exynos4_clk_moutcore.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900268 },
Kukjin Kima8550392012-03-09 14:19:10 -0800269 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900270};
271
Kukjin Kima8550392012-03-09 14:19:10 -0800272static struct clksrc_clk exynos4_clk_armclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 .clk = {
274 .name = "armclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800275 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900276 },
277};
278
Kukjin Kima8550392012-03-09 14:19:10 -0800279static struct clksrc_clk exynos4_clk_aclk_corem0 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900280 .clk = {
281 .name = "aclk_corem0",
Kukjin Kima8550392012-03-09 14:19:10 -0800282 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900283 },
Kukjin Kima8550392012-03-09 14:19:10 -0800284 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900285};
286
Kukjin Kima8550392012-03-09 14:19:10 -0800287static struct clksrc_clk exynos4_clk_aclk_cores = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 .clk = {
289 .name = "aclk_cores",
Kukjin Kima8550392012-03-09 14:19:10 -0800290 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900291 },
Kukjin Kima8550392012-03-09 14:19:10 -0800292 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900293};
294
Kukjin Kima8550392012-03-09 14:19:10 -0800295static struct clksrc_clk exynos4_clk_aclk_corem1 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 .clk = {
297 .name = "aclk_corem1",
Kukjin Kima8550392012-03-09 14:19:10 -0800298 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900299 },
Kukjin Kima8550392012-03-09 14:19:10 -0800300 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900301};
302
Kukjin Kima8550392012-03-09 14:19:10 -0800303static struct clksrc_clk exynos4_clk_periphclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 .clk = {
305 .name = "periphclk",
Kukjin Kima8550392012-03-09 14:19:10 -0800306 .parent = &exynos4_clk_coreclk.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900307 },
Kukjin Kima8550392012-03-09 14:19:10 -0800308 .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900309};
310
Changhwan Younc8bef142010-07-27 17:52:39 +0900311/* Core list of CMU_CORE side */
312
Kukjin Kima8550392012-03-09 14:19:10 -0800313static struct clk *exynos4_clkset_corebus_list[] = {
314 [0] = &exynos4_clk_mout_mpll.clk,
315 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900316};
317
Kukjin Kima8550392012-03-09 14:19:10 -0800318struct clksrc_sources exynos4_clkset_mout_corebus = {
319 .sources = exynos4_clkset_corebus_list,
320 .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900321};
322
Kukjin Kima8550392012-03-09 14:19:10 -0800323static struct clksrc_clk exynos4_clk_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900324 .clk = {
325 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900326 },
Kukjin Kima8550392012-03-09 14:19:10 -0800327 .sources = &exynos4_clkset_mout_corebus,
328 .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900329};
330
Kukjin Kima8550392012-03-09 14:19:10 -0800331static struct clksrc_clk exynos4_clk_sclk_dmc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900332 .clk = {
333 .name = "sclk_dmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800334 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900335 },
Kukjin Kima8550392012-03-09 14:19:10 -0800336 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900337};
338
Kukjin Kima8550392012-03-09 14:19:10 -0800339static struct clksrc_clk exynos4_clk_aclk_cored = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 .clk = {
341 .name = "aclk_cored",
Kukjin Kima8550392012-03-09 14:19:10 -0800342 .parent = &exynos4_clk_sclk_dmc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900343 },
Kukjin Kima8550392012-03-09 14:19:10 -0800344 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900345};
346
Kukjin Kima8550392012-03-09 14:19:10 -0800347static struct clksrc_clk exynos4_clk_aclk_corep = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 .clk = {
349 .name = "aclk_corep",
Kukjin Kima8550392012-03-09 14:19:10 -0800350 .parent = &exynos4_clk_aclk_cored.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900351 },
Kukjin Kima8550392012-03-09 14:19:10 -0800352 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900353};
354
Kukjin Kima8550392012-03-09 14:19:10 -0800355static struct clksrc_clk exynos4_clk_aclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 .clk = {
357 .name = "aclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800358 .parent = &exynos4_clk_mout_corebus.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900359 },
Kukjin Kima8550392012-03-09 14:19:10 -0800360 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900361};
362
Kukjin Kima8550392012-03-09 14:19:10 -0800363static struct clksrc_clk exynos4_clk_pclk_acp = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 .clk = {
365 .name = "pclk_acp",
Kukjin Kima8550392012-03-09 14:19:10 -0800366 .parent = &exynos4_clk_aclk_acp.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900367 },
Kukjin Kima8550392012-03-09 14:19:10 -0800368 .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900369};
370
371/* Core list of CMU_TOP side */
372
Kukjin Kima8550392012-03-09 14:19:10 -0800373struct clk *exynos4_clkset_aclk_top_list[] = {
374 [0] = &exynos4_clk_mout_mpll.clk,
375 [1] = &exynos4_clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900376};
377
Kukjin Kima8550392012-03-09 14:19:10 -0800378static struct clksrc_sources exynos4_clkset_aclk = {
379 .sources = exynos4_clkset_aclk_top_list,
380 .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900381};
382
Kukjin Kima8550392012-03-09 14:19:10 -0800383static struct clksrc_clk exynos4_clk_aclk_200 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900384 .clk = {
385 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900386 },
Kukjin Kima8550392012-03-09 14:19:10 -0800387 .sources = &exynos4_clkset_aclk,
388 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
389 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900390};
391
Kukjin Kima8550392012-03-09 14:19:10 -0800392static struct clksrc_clk exynos4_clk_aclk_100 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900393 .clk = {
394 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900395 },
Kukjin Kima8550392012-03-09 14:19:10 -0800396 .sources = &exynos4_clkset_aclk,
397 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
398 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900399};
400
Kukjin Kima8550392012-03-09 14:19:10 -0800401static struct clksrc_clk exynos4_clk_aclk_160 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900402 .clk = {
403 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900404 },
Kukjin Kima8550392012-03-09 14:19:10 -0800405 .sources = &exynos4_clkset_aclk,
406 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
407 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900408};
409
Kukjin Kima8550392012-03-09 14:19:10 -0800410struct clksrc_clk exynos4_clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900411 .clk = {
412 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900413 },
Kukjin Kima8550392012-03-09 14:19:10 -0800414 .sources = &exynos4_clkset_aclk,
415 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
416 .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900417};
418
Kukjin Kima8550392012-03-09 14:19:10 -0800419static struct clk *exynos4_clkset_vpllsrc_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900420 [0] = &clk_fin_vpll,
Kukjin Kima8550392012-03-09 14:19:10 -0800421 [1] = &exynos4_clk_sclk_hdmi27m,
Changhwan Younc8bef142010-07-27 17:52:39 +0900422};
423
Kukjin Kima8550392012-03-09 14:19:10 -0800424static struct clksrc_sources exynos4_clkset_vpllsrc = {
425 .sources = exynos4_clkset_vpllsrc_list,
426 .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900427};
428
Kukjin Kima8550392012-03-09 14:19:10 -0800429static struct clksrc_clk exynos4_clk_vpllsrc = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900430 .clk = {
431 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900432 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900433 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900434 },
Kukjin Kima8550392012-03-09 14:19:10 -0800435 .sources = &exynos4_clkset_vpllsrc,
436 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900437};
438
Kukjin Kima8550392012-03-09 14:19:10 -0800439static struct clk *exynos4_clkset_sclk_vpll_list[] = {
440 [0] = &exynos4_clk_vpllsrc.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900441 [1] = &clk_fout_vpll,
442};
443
Kukjin Kima8550392012-03-09 14:19:10 -0800444static struct clksrc_sources exynos4_clkset_sclk_vpll = {
445 .sources = exynos4_clkset_sclk_vpll_list,
446 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900447};
448
Kukjin Kima8550392012-03-09 14:19:10 -0800449static struct clksrc_clk exynos4_clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900450 .clk = {
451 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900452 },
Kukjin Kima8550392012-03-09 14:19:10 -0800453 .sources = &exynos4_clkset_sclk_vpll,
454 .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900455};
456
Kukjin Kima8550392012-03-09 14:19:10 -0800457static struct clk exynos4_init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900458 {
459 .name = "timers",
Kukjin Kima8550392012-03-09 14:19:10 -0800460 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900461 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900462 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900463 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900464 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900465 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900466 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900467 .ctrlbit = (1 << 4),
468 }, {
469 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900470 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900471 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .ctrlbit = (1 << 5),
473 }, {
Arnd Bergmann853a0232012-03-15 21:22:00 +0000474 .name = "jpeg",
475 .id = 0,
476 .enable = exynos4_clk_ip_cam_ctrl,
477 .ctrlbit = (1 << 6),
478 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900479 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900480 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900481 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900482 .ctrlbit = (1 << 0),
483 }, {
484 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900485 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 1),
488 }, {
489 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900490 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900491 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900492 .ctrlbit = (1 << 2),
493 }, {
494 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900495 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900496 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900497 .ctrlbit = (1 << 3),
498 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900499 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900500 .devname = "s3c-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800501 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900502 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900503 .ctrlbit = (1 << 5),
504 }, {
505 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900506 .devname = "s3c-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800507 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900508 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900509 .ctrlbit = (1 << 6),
510 }, {
511 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900512 .devname = "s3c-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800513 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900514 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900515 .ctrlbit = (1 << 7),
516 }, {
517 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900518 .devname = "s3c-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800519 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900520 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900521 .ctrlbit = (1 << 8),
522 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900523 .name = "dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -0800524 .parent = &exynos4_clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900525 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900526 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900527 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900528 .name = "dac",
529 .devname = "s5p-sdo",
530 .enable = exynos4_clk_ip_tv_ctrl,
531 .ctrlbit = (1 << 2),
532 }, {
533 .name = "mixer",
534 .devname = "s5p-mixer",
535 .enable = exynos4_clk_ip_tv_ctrl,
536 .ctrlbit = (1 << 1),
537 }, {
538 .name = "vp",
539 .devname = "s5p-mixer",
540 .enable = exynos4_clk_ip_tv_ctrl,
541 .ctrlbit = (1 << 0),
542 }, {
543 .name = "hdmi",
544 .devname = "exynos4-hdmi",
545 .enable = exynos4_clk_ip_tv_ctrl,
546 .ctrlbit = (1 << 3),
547 }, {
548 .name = "hdmiphy",
549 .devname = "exynos4-hdmi",
550 .enable = exynos4_clk_hdmiphy_ctrl,
551 .ctrlbit = (1 << 0),
552 }, {
553 .name = "dacphy",
554 .devname = "s5p-sdo",
555 .enable = exynos4_clk_dac_ctrl,
556 .ctrlbit = (1 << 0),
557 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900558 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900559 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900560 .ctrlbit = (1 << 15),
561 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900562 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900563 .enable = exynos4_clk_ip_perir_ctrl,
564 .ctrlbit = (1 << 16),
565 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900566 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900567 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900568 .ctrlbit = (1 << 15),
569 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900570 .name = "watchdog",
Kukjin Kima8550392012-03-09 14:19:10 -0800571 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900572 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900573 .ctrlbit = (1 << 14),
574 }, {
575 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900576 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900577 .ctrlbit = (1 << 12),
578 }, {
579 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900580 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900581 .ctrlbit = (1 << 13),
582 }, {
583 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900584 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900585 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900586 .ctrlbit = (1 << 16),
587 }, {
588 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900589 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900590 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900591 .ctrlbit = (1 << 17),
592 }, {
593 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900594 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900595 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900596 .ctrlbit = (1 << 18),
597 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900598 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900599 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900600 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900601 .ctrlbit = (1 << 19),
602 }, {
603 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900604 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900605 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900606 .ctrlbit = (1 << 20),
607 }, {
608 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900609 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900610 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900611 .ctrlbit = (1 << 21),
612 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900613 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900614 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900615 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900616 .ctrlbit = (1 << 27),
617 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900618 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900619 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900620 .ctrlbit = (1 << 0),
621 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900622 .name = "mfc",
623 .devname = "s5p-mfc",
624 .enable = exynos4_clk_ip_mfc_ctrl,
625 .ctrlbit = (1 << 0),
626 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900627 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900628 .devname = "s3c2440-i2c.0",
Kukjin Kima8550392012-03-09 14:19:10 -0800629 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900630 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900631 .ctrlbit = (1 << 6),
632 }, {
633 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900634 .devname = "s3c2440-i2c.1",
Kukjin Kima8550392012-03-09 14:19:10 -0800635 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900636 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900637 .ctrlbit = (1 << 7),
638 }, {
639 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900640 .devname = "s3c2440-i2c.2",
Kukjin Kima8550392012-03-09 14:19:10 -0800641 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900642 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900643 .ctrlbit = (1 << 8),
644 }, {
645 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900646 .devname = "s3c2440-i2c.3",
Kukjin Kima8550392012-03-09 14:19:10 -0800647 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900648 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900649 .ctrlbit = (1 << 9),
650 }, {
651 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900652 .devname = "s3c2440-i2c.4",
Kukjin Kima8550392012-03-09 14:19:10 -0800653 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900654 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900655 .ctrlbit = (1 << 10),
656 }, {
657 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900658 .devname = "s3c2440-i2c.5",
Kukjin Kima8550392012-03-09 14:19:10 -0800659 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900660 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900661 .ctrlbit = (1 << 11),
662 }, {
663 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900664 .devname = "s3c2440-i2c.6",
Kukjin Kima8550392012-03-09 14:19:10 -0800665 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900666 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900667 .ctrlbit = (1 << 12),
668 }, {
669 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900670 .devname = "s3c2440-i2c.7",
Kukjin Kima8550392012-03-09 14:19:10 -0800671 .parent = &exynos4_clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900672 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900673 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900674 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900675 .name = "i2c",
676 .devname = "s3c2440-hdmiphy-i2c",
Kukjin Kima8550392012-03-09 14:19:10 -0800677 .parent = &exynos4_clk_aclk_100.clk,
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900678 .enable = exynos4_clk_ip_peril_ctrl,
679 .ctrlbit = (1 << 14),
680 }, {
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900681 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900682 .enable = exynos4_clk_ip_image_ctrl,
683 .ctrlbit = (1 << 5),
684 }, {
685 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900686 .enable = exynos4_clk_ip_cam_ctrl,
687 .ctrlbit = (1 << 7),
688 }, {
689 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900690 .enable = exynos4_clk_ip_cam_ctrl,
691 .ctrlbit = (1 << 8),
692 }, {
693 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900694 .enable = exynos4_clk_ip_cam_ctrl,
695 .ctrlbit = (1 << 9),
696 }, {
697 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900698 .enable = exynos4_clk_ip_cam_ctrl,
699 .ctrlbit = (1 << 10),
700 }, {
701 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900702 .enable = exynos4_clk_ip_cam_ctrl,
703 .ctrlbit = (1 << 11),
704 }, {
705 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900706 .enable = exynos4_clk_ip_lcd0_ctrl,
707 .ctrlbit = (1 << 4),
708 }, {
709 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900710 .enable = exynos4_clk_ip_lcd1_ctrl,
711 .ctrlbit = (1 << 4),
712 }, {
713 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900714 .enable = exynos4_clk_ip_fsys_ctrl,
715 .ctrlbit = (1 << 18),
716 }, {
717 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900718 .enable = exynos4_clk_ip_image_ctrl,
719 .ctrlbit = (1 << 3),
720 }, {
721 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900722 .enable = exynos4_clk_ip_image_ctrl,
723 .ctrlbit = (1 << 4),
724 }, {
725 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900726 .enable = exynos4_clk_ip_tv_ctrl,
727 .ctrlbit = (1 << 4),
728 }, {
729 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900730 .enable = exynos4_clk_ip_mfc_ctrl,
731 .ctrlbit = (1 << 1),
732 }, {
733 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900734 .enable = exynos4_clk_ip_mfc_ctrl,
735 .ctrlbit = (1 << 2),
736 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900737};
738
Kukjin Kima8550392012-03-09 14:19:10 -0800739static struct clk exynos4_init_clocks_on[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900740 {
741 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900742 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900743 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900744 .ctrlbit = (1 << 0),
745 }, {
746 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900747 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900748 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900749 .ctrlbit = (1 << 1),
750 }, {
751 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900752 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900753 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900754 .ctrlbit = (1 << 2),
755 }, {
756 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900757 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900758 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900759 .ctrlbit = (1 << 3),
760 }, {
761 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900762 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900763 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900764 .ctrlbit = (1 << 4),
765 }, {
766 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900767 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900768 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900769 .ctrlbit = (1 << 5),
770 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900771};
772
Kukjin Kima8550392012-03-09 14:19:10 -0800773static struct clk exynos4_clk_pdma0 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200774 .name = "dma",
775 .devname = "dma-pl330.0",
776 .enable = exynos4_clk_ip_fsys_ctrl,
777 .ctrlbit = (1 << 0),
778};
779
Kukjin Kima8550392012-03-09 14:19:10 -0800780static struct clk exynos4_clk_pdma1 = {
Thomas Abraham66fdb292011-10-24 14:01:03 +0200781 .name = "dma",
782 .devname = "dma-pl330.1",
783 .enable = exynos4_clk_ip_fsys_ctrl,
784 .ctrlbit = (1 << 1),
785};
786
Boojin Kim9ed76e02012-02-15 13:15:12 +0900787static struct clk exynos4_clk_mdma1 = {
788 .name = "dma",
789 .devname = "dma-pl330.2",
790 .enable = exynos4_clk_ip_image_ctrl,
791 .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
792};
793
Tushar Behera79025462012-03-12 21:17:02 -0700794static struct clk exynos4_clk_fimd0 = {
795 .name = "fimd",
796 .devname = "exynos4-fb.0",
797 .enable = exynos4_clk_ip_lcd0_ctrl,
798 .ctrlbit = (1 << 0),
799};
800
Kukjin Kima8550392012-03-09 14:19:10 -0800801struct clk *exynos4_clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900802 [0] = &clk_ext_xtal_mux,
803 [1] = &clk_xusbxti,
Kukjin Kima8550392012-03-09 14:19:10 -0800804 [2] = &exynos4_clk_sclk_hdmi27m,
805 [3] = &exynos4_clk_sclk_usbphy0,
806 [4] = &exynos4_clk_sclk_usbphy1,
807 [5] = &exynos4_clk_sclk_hdmiphy,
808 [6] = &exynos4_clk_mout_mpll.clk,
809 [7] = &exynos4_clk_mout_epll.clk,
810 [8] = &exynos4_clk_sclk_vpll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900811};
812
Kukjin Kima8550392012-03-09 14:19:10 -0800813struct clksrc_sources exynos4_clkset_group = {
814 .sources = exynos4_clkset_group_list,
815 .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
Changhwan Younc8bef142010-07-27 17:52:39 +0900816};
817
Kukjin Kima8550392012-03-09 14:19:10 -0800818static struct clk *exynos4_clkset_mout_g2d0_list[] = {
819 [0] = &exynos4_clk_mout_mpll.clk,
820 [1] = &exynos4_clk_sclk_apll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900821};
822
Kukjin Kima8550392012-03-09 14:19:10 -0800823static struct clksrc_sources exynos4_clkset_mout_g2d0 = {
824 .sources = exynos4_clkset_mout_g2d0_list,
825 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900826};
827
Kukjin Kima8550392012-03-09 14:19:10 -0800828static struct clksrc_clk exynos4_clk_mout_g2d0 = {
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900829 .clk = {
830 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900831 },
Kukjin Kima8550392012-03-09 14:19:10 -0800832 .sources = &exynos4_clkset_mout_g2d0,
833 .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 0, .size = 1 },
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900834};
835
Kukjin Kima8550392012-03-09 14:19:10 -0800836static struct clk *exynos4_clkset_mout_g2d1_list[] = {
837 [0] = &exynos4_clk_mout_epll.clk,
838 [1] = &exynos4_clk_sclk_vpll.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900839};
840
Kukjin Kima8550392012-03-09 14:19:10 -0800841static struct clksrc_sources exynos4_clkset_mout_g2d1 = {
842 .sources = exynos4_clkset_mout_g2d1_list,
843 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900844};
845
Kukjin Kima8550392012-03-09 14:19:10 -0800846static struct clksrc_clk exynos4_clk_mout_g2d1 = {
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900847 .clk = {
848 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900849 },
Kukjin Kima8550392012-03-09 14:19:10 -0800850 .sources = &exynos4_clkset_mout_g2d1,
851 .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 4, .size = 1 },
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900852};
853
Kukjin Kima8550392012-03-09 14:19:10 -0800854static struct clk *exynos4_clkset_mout_g2d_list[] = {
855 [0] = &exynos4_clk_mout_g2d0.clk,
856 [1] = &exynos4_clk_mout_g2d1.clk,
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900857};
858
Kukjin Kima8550392012-03-09 14:19:10 -0800859static struct clksrc_sources exynos4_clkset_mout_g2d = {
860 .sources = exynos4_clkset_mout_g2d_list,
861 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d_list),
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900862};
863
Kukjin Kima8550392012-03-09 14:19:10 -0800864static struct clk *exynos4_clkset_mout_mfc0_list[] = {
865 [0] = &exynos4_clk_mout_mpll.clk,
866 [1] = &exynos4_clk_sclk_apll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900867};
868
Kukjin Kima8550392012-03-09 14:19:10 -0800869static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
870 .sources = exynos4_clkset_mout_mfc0_list,
871 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900872};
873
Kukjin Kima8550392012-03-09 14:19:10 -0800874static struct clksrc_clk exynos4_clk_mout_mfc0 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900875 .clk = {
876 .name = "mout_mfc0",
877 },
Kukjin Kima8550392012-03-09 14:19:10 -0800878 .sources = &exynos4_clkset_mout_mfc0,
879 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900880};
881
Kukjin Kima8550392012-03-09 14:19:10 -0800882static struct clk *exynos4_clkset_mout_mfc1_list[] = {
883 [0] = &exynos4_clk_mout_epll.clk,
884 [1] = &exynos4_clk_sclk_vpll.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900885};
886
Kukjin Kima8550392012-03-09 14:19:10 -0800887static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
888 .sources = exynos4_clkset_mout_mfc1_list,
889 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900890};
891
Kukjin Kima8550392012-03-09 14:19:10 -0800892static struct clksrc_clk exynos4_clk_mout_mfc1 = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900893 .clk = {
894 .name = "mout_mfc1",
895 },
Kukjin Kima8550392012-03-09 14:19:10 -0800896 .sources = &exynos4_clkset_mout_mfc1,
897 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
Kamil Debski0f75a962011-07-21 16:42:30 +0900898};
899
Kukjin Kima8550392012-03-09 14:19:10 -0800900static struct clk *exynos4_clkset_mout_mfc_list[] = {
901 [0] = &exynos4_clk_mout_mfc0.clk,
902 [1] = &exynos4_clk_mout_mfc1.clk,
Kamil Debski0f75a962011-07-21 16:42:30 +0900903};
904
Kukjin Kima8550392012-03-09 14:19:10 -0800905static struct clksrc_sources exynos4_clkset_mout_mfc = {
906 .sources = exynos4_clkset_mout_mfc_list,
907 .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
Kamil Debski0f75a962011-07-21 16:42:30 +0900908};
909
Kukjin Kima8550392012-03-09 14:19:10 -0800910static struct clk *exynos4_clkset_sclk_dac_list[] = {
911 [0] = &exynos4_clk_sclk_vpll.clk,
912 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900913};
914
Kukjin Kima8550392012-03-09 14:19:10 -0800915static struct clksrc_sources exynos4_clkset_sclk_dac = {
916 .sources = exynos4_clkset_sclk_dac_list,
917 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900918};
919
Kukjin Kima8550392012-03-09 14:19:10 -0800920static struct clksrc_clk exynos4_clk_sclk_dac = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900921 .clk = {
922 .name = "sclk_dac",
923 .enable = exynos4_clksrc_mask_tv_ctrl,
924 .ctrlbit = (1 << 8),
925 },
Kukjin Kima8550392012-03-09 14:19:10 -0800926 .sources = &exynos4_clkset_sclk_dac,
927 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900928};
929
Kukjin Kima8550392012-03-09 14:19:10 -0800930static struct clksrc_clk exynos4_clk_sclk_pixel = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900931 .clk = {
932 .name = "sclk_pixel",
Kukjin Kima8550392012-03-09 14:19:10 -0800933 .parent = &exynos4_clk_sclk_vpll.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900934 },
Kukjin Kima8550392012-03-09 14:19:10 -0800935 .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900936};
937
Kukjin Kima8550392012-03-09 14:19:10 -0800938static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
939 [0] = &exynos4_clk_sclk_pixel.clk,
940 [1] = &exynos4_clk_sclk_hdmiphy,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900941};
942
Kukjin Kima8550392012-03-09 14:19:10 -0800943static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
944 .sources = exynos4_clkset_sclk_hdmi_list,
945 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900946};
947
Kukjin Kima8550392012-03-09 14:19:10 -0800948static struct clksrc_clk exynos4_clk_sclk_hdmi = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900949 .clk = {
950 .name = "sclk_hdmi",
951 .enable = exynos4_clksrc_mask_tv_ctrl,
952 .ctrlbit = (1 << 0),
953 },
Kukjin Kima8550392012-03-09 14:19:10 -0800954 .sources = &exynos4_clkset_sclk_hdmi,
955 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900956};
957
Kukjin Kima8550392012-03-09 14:19:10 -0800958static struct clk *exynos4_clkset_sclk_mixer_list[] = {
959 [0] = &exynos4_clk_sclk_dac.clk,
960 [1] = &exynos4_clk_sclk_hdmi.clk,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900961};
962
Kukjin Kima8550392012-03-09 14:19:10 -0800963static struct clksrc_sources exynos4_clkset_sclk_mixer = {
964 .sources = exynos4_clkset_sclk_mixer_list,
965 .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900966};
967
Kukjin Kima8550392012-03-09 14:19:10 -0800968static struct clksrc_clk exynos4_clk_sclk_mixer = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800969 .clk = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900970 .name = "sclk_mixer",
971 .enable = exynos4_clksrc_mask_tv_ctrl,
972 .ctrlbit = (1 << 4),
973 },
Kukjin Kima8550392012-03-09 14:19:10 -0800974 .sources = &exynos4_clkset_sclk_mixer,
975 .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900976};
977
Kukjin Kima8550392012-03-09 14:19:10 -0800978static struct clksrc_clk *exynos4_sclk_tv[] = {
979 &exynos4_clk_sclk_dac,
980 &exynos4_clk_sclk_pixel,
981 &exynos4_clk_sclk_hdmi,
982 &exynos4_clk_sclk_mixer,
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900983};
984
Kukjin Kima8550392012-03-09 14:19:10 -0800985static struct clksrc_clk exynos4_clk_dout_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800986 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900987 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900988 },
Kukjin Kima8550392012-03-09 14:19:10 -0800989 .sources = &exynos4_clkset_group,
990 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
991 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900992};
993
Kukjin Kima8550392012-03-09 14:19:10 -0800994static struct clksrc_clk exynos4_clk_dout_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -0800995 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900996 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900997 },
Kukjin Kima8550392012-03-09 14:19:10 -0800998 .sources = &exynos4_clkset_group,
999 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
1000 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001001};
1002
Kukjin Kima8550392012-03-09 14:19:10 -08001003static struct clksrc_clk exynos4_clk_dout_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001004 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001005 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001006 },
Kukjin Kima8550392012-03-09 14:19:10 -08001007 .sources = &exynos4_clkset_group,
1008 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
1009 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001010};
1011
Kukjin Kima8550392012-03-09 14:19:10 -08001012static struct clksrc_clk exynos4_clk_dout_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001013 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001014 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001015 },
Kukjin Kima8550392012-03-09 14:19:10 -08001016 .sources = &exynos4_clkset_group,
1017 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
1018 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001019};
1020
Kukjin Kima8550392012-03-09 14:19:10 -08001021static struct clksrc_clk exynos4_clk_dout_mmc4 = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001022 .clk = {
1023 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001024 },
Kukjin Kima8550392012-03-09 14:19:10 -08001025 .sources = &exynos4_clkset_group,
1026 .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
1027 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001028};
1029
Kukjin Kima8550392012-03-09 14:19:10 -08001030static struct clksrc_clk exynos4_clksrcs[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001031 {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001032 .clk = {
Changhwan Younc8bef142010-07-27 17:52:39 +09001033 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001034 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001035 .ctrlbit = (1 << 24),
1036 },
Kukjin Kima8550392012-03-09 14:19:10 -08001037 .sources = &exynos4_clkset_group,
1038 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1039 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001040 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001041 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001042 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001043 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001044 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001045 .ctrlbit = (1 << 24),
1046 },
Kukjin Kima8550392012-03-09 14:19:10 -08001047 .sources = &exynos4_clkset_group,
1048 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
1049 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001050 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001051 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001052 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001053 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001054 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001055 .ctrlbit = (1 << 28),
1056 },
Kukjin Kima8550392012-03-09 14:19:10 -08001057 .sources = &exynos4_clkset_group,
1058 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
1059 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001060 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001061 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001062 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001063 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001064 .ctrlbit = (1 << 16),
1065 },
Kukjin Kima8550392012-03-09 14:19:10 -08001066 .sources = &exynos4_clkset_group,
1067 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
1068 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001069 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001070 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001071 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001072 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001073 .ctrlbit = (1 << 20),
1074 },
Kukjin Kima8550392012-03-09 14:19:10 -08001075 .sources = &exynos4_clkset_group,
1076 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
1077 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001078 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001079 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001080 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001081 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001082 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001083 .ctrlbit = (1 << 0),
1084 },
Kukjin Kima8550392012-03-09 14:19:10 -08001085 .sources = &exynos4_clkset_group,
1086 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
1087 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001088 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001089 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001090 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001091 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001092 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001093 .ctrlbit = (1 << 4),
1094 },
Kukjin Kima8550392012-03-09 14:19:10 -08001095 .sources = &exynos4_clkset_group,
1096 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
1097 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001098 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001099 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001100 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001101 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001102 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001103 .ctrlbit = (1 << 8),
1104 },
Kukjin Kima8550392012-03-09 14:19:10 -08001105 .sources = &exynos4_clkset_group,
1106 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
1107 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001108 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001109 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001110 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001111 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001112 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001113 .ctrlbit = (1 << 12),
1114 },
Kukjin Kima8550392012-03-09 14:19:10 -08001115 .sources = &exynos4_clkset_group,
1116 .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
1117 .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001118 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001119 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001120 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001121 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001122 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001123 .ctrlbit = (1 << 0),
1124 },
Kukjin Kima8550392012-03-09 14:19:10 -08001125 .sources = &exynos4_clkset_group,
1126 .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
1127 .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001128 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001129 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001130 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001131 },
Kukjin Kima8550392012-03-09 14:19:10 -08001132 .sources = &exynos4_clkset_mout_g2d,
1133 .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1134 .reg_div = { .reg = EXYNOS4_CLKDIV_IMAGE, .shift = 0, .size = 4 },
Jongpill Lee33f469d2010-08-18 22:54:48 +09001135 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001136 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001137 .name = "sclk_mfc",
1138 .devname = "s5p-mfc",
1139 },
Kukjin Kima8550392012-03-09 14:19:10 -08001140 .sources = &exynos4_clkset_mout_mfc,
1141 .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
1142 .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
Kamil Debski0f75a962011-07-21 16:42:30 +09001143 }, {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001144 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001145 .name = "sclk_dwmmc",
Kukjin Kima8550392012-03-09 14:19:10 -08001146 .parent = &exynos4_clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001147 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001148 .ctrlbit = (1 << 16),
1149 },
Kukjin Kima8550392012-03-09 14:19:10 -08001150 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001151 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001152};
1153
Kukjin Kima8550392012-03-09 14:19:10 -08001154static struct clksrc_clk exynos4_clk_sclk_uart0 = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001155 .clk = {
1156 .name = "uclk1",
1157 .devname = "exynos4210-uart.0",
1158 .enable = exynos4_clksrc_mask_peril0_ctrl,
1159 .ctrlbit = (1 << 0),
1160 },
Kukjin Kima8550392012-03-09 14:19:10 -08001161 .sources = &exynos4_clkset_group,
1162 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1163 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001164};
1165
Kukjin Kima8550392012-03-09 14:19:10 -08001166static struct clksrc_clk exynos4_clk_sclk_uart1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001167 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001168 .name = "uclk1",
1169 .devname = "exynos4210-uart.1",
1170 .enable = exynos4_clksrc_mask_peril0_ctrl,
1171 .ctrlbit = (1 << 4),
1172 },
Kukjin Kima8550392012-03-09 14:19:10 -08001173 .sources = &exynos4_clkset_group,
1174 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1175 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001176};
1177
Kukjin Kima8550392012-03-09 14:19:10 -08001178static struct clksrc_clk exynos4_clk_sclk_uart2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001179 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001180 .name = "uclk1",
1181 .devname = "exynos4210-uart.2",
1182 .enable = exynos4_clksrc_mask_peril0_ctrl,
1183 .ctrlbit = (1 << 8),
1184 },
Kukjin Kima8550392012-03-09 14:19:10 -08001185 .sources = &exynos4_clkset_group,
1186 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1187 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001188};
1189
Kukjin Kima8550392012-03-09 14:19:10 -08001190static struct clksrc_clk exynos4_clk_sclk_uart3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001191 .clk = {
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001192 .name = "uclk1",
1193 .devname = "exynos4210-uart.3",
1194 .enable = exynos4_clksrc_mask_peril0_ctrl,
1195 .ctrlbit = (1 << 12),
1196 },
Kukjin Kima8550392012-03-09 14:19:10 -08001197 .sources = &exynos4_clkset_group,
1198 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1199 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001200};
1201
Kukjin Kima8550392012-03-09 14:19:10 -08001202static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001203 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001204 .name = "sclk_mmc",
1205 .devname = "s3c-sdhci.0",
Kukjin Kima8550392012-03-09 14:19:10 -08001206 .parent = &exynos4_clk_dout_mmc0.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001207 .enable = exynos4_clksrc_mask_fsys_ctrl,
1208 .ctrlbit = (1 << 0),
1209 },
Kukjin Kima8550392012-03-09 14:19:10 -08001210 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001211};
1212
Kukjin Kima8550392012-03-09 14:19:10 -08001213static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001214 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001215 .name = "sclk_mmc",
1216 .devname = "s3c-sdhci.1",
Kukjin Kima8550392012-03-09 14:19:10 -08001217 .parent = &exynos4_clk_dout_mmc1.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001218 .enable = exynos4_clksrc_mask_fsys_ctrl,
1219 .ctrlbit = (1 << 4),
1220 },
Kukjin Kima8550392012-03-09 14:19:10 -08001221 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001222};
1223
Kukjin Kima8550392012-03-09 14:19:10 -08001224static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001225 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001226 .name = "sclk_mmc",
1227 .devname = "s3c-sdhci.2",
Kukjin Kima8550392012-03-09 14:19:10 -08001228 .parent = &exynos4_clk_dout_mmc2.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001229 .enable = exynos4_clksrc_mask_fsys_ctrl,
1230 .ctrlbit = (1 << 8),
1231 },
Kukjin Kima8550392012-03-09 14:19:10 -08001232 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001233};
1234
Kukjin Kima8550392012-03-09 14:19:10 -08001235static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001236 .clk = {
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001237 .name = "sclk_mmc",
1238 .devname = "s3c-sdhci.3",
Kukjin Kima8550392012-03-09 14:19:10 -08001239 .parent = &exynos4_clk_dout_mmc3.clk,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001240 .enable = exynos4_clksrc_mask_fsys_ctrl,
1241 .ctrlbit = (1 << 12),
1242 },
Kukjin Kima8550392012-03-09 14:19:10 -08001243 .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001244};
1245
Kukjin Kima8550392012-03-09 14:19:10 -08001246static struct clksrc_clk exynos4_clk_sclk_spi0 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001247 .clk = {
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001248 .name = "sclk_spi",
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001249 .devname = "s3c64xx-spi.0",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001250 .enable = exynos4_clksrc_mask_peril1_ctrl,
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001251 .ctrlbit = (1 << 16),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001252 },
Kukjin Kima8550392012-03-09 14:19:10 -08001253 .sources = &exynos4_clkset_group,
1254 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1255 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001256};
1257
Kukjin Kima8550392012-03-09 14:19:10 -08001258static struct clksrc_clk exynos4_clk_sclk_spi1 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001259 .clk = {
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001260 .name = "sclk_spi",
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001261 .devname = "s3c64xx-spi.1",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001262 .enable = exynos4_clksrc_mask_peril1_ctrl,
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001263 .ctrlbit = (1 << 20),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001264 },
Kukjin Kima8550392012-03-09 14:19:10 -08001265 .sources = &exynos4_clkset_group,
1266 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1267 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001268};
1269
Kukjin Kima8550392012-03-09 14:19:10 -08001270static struct clksrc_clk exynos4_clk_sclk_spi2 = {
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001271 .clk = {
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001272 .name = "sclk_spi",
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001273 .devname = "s3c64xx-spi.2",
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001274 .enable = exynos4_clksrc_mask_peril1_ctrl,
Kukjin Kimce9c00e2012-03-09 13:51:24 -08001275 .ctrlbit = (1 << 24),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001276 },
Kukjin Kima8550392012-03-09 14:19:10 -08001277 .sources = &exynos4_clkset_group,
1278 .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1279 .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001280};
1281
Changhwan Younc8bef142010-07-27 17:52:39 +09001282/* Clock initialization code */
Kukjin Kima8550392012-03-09 14:19:10 -08001283static struct clksrc_clk *exynos4_sysclks[] = {
1284 &exynos4_clk_mout_apll,
1285 &exynos4_clk_sclk_apll,
1286 &exynos4_clk_mout_epll,
1287 &exynos4_clk_mout_mpll,
1288 &exynos4_clk_moutcore,
1289 &exynos4_clk_coreclk,
1290 &exynos4_clk_armclk,
1291 &exynos4_clk_aclk_corem0,
1292 &exynos4_clk_aclk_cores,
1293 &exynos4_clk_aclk_corem1,
1294 &exynos4_clk_periphclk,
1295 &exynos4_clk_mout_corebus,
1296 &exynos4_clk_sclk_dmc,
1297 &exynos4_clk_aclk_cored,
1298 &exynos4_clk_aclk_corep,
1299 &exynos4_clk_aclk_acp,
1300 &exynos4_clk_pclk_acp,
1301 &exynos4_clk_vpllsrc,
1302 &exynos4_clk_sclk_vpll,
1303 &exynos4_clk_aclk_200,
1304 &exynos4_clk_aclk_100,
1305 &exynos4_clk_aclk_160,
1306 &exynos4_clk_aclk_133,
1307 &exynos4_clk_dout_mmc0,
1308 &exynos4_clk_dout_mmc1,
1309 &exynos4_clk_dout_mmc2,
1310 &exynos4_clk_dout_mmc3,
1311 &exynos4_clk_dout_mmc4,
1312 &exynos4_clk_mout_mfc0,
1313 &exynos4_clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001314};
1315
Kukjin Kima8550392012-03-09 14:19:10 -08001316static struct clk *exynos4_clk_cdev[] = {
1317 &exynos4_clk_pdma0,
1318 &exynos4_clk_pdma1,
Boojin Kim9ed76e02012-02-15 13:15:12 +09001319 &exynos4_clk_mdma1,
Tushar Behera79025462012-03-12 21:17:02 -07001320 &exynos4_clk_fimd0,
Thomas Abraham66fdb292011-10-24 14:01:03 +02001321};
1322
Kukjin Kima8550392012-03-09 14:19:10 -08001323static struct clksrc_clk *exynos4_clksrc_cdev[] = {
1324 &exynos4_clk_sclk_uart0,
1325 &exynos4_clk_sclk_uart1,
1326 &exynos4_clk_sclk_uart2,
1327 &exynos4_clk_sclk_uart3,
1328 &exynos4_clk_sclk_mmc0,
1329 &exynos4_clk_sclk_mmc1,
1330 &exynos4_clk_sclk_mmc2,
1331 &exynos4_clk_sclk_mmc3,
1332 &exynos4_clk_sclk_spi0,
1333 &exynos4_clk_sclk_spi1,
1334 &exynos4_clk_sclk_spi2,
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001335
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001336};
1337
1338static struct clk_lookup exynos4_clk_lookup[] = {
Kukjin Kima8550392012-03-09 14:19:10 -08001339 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
1340 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
1341 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
1342 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
1343 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
1344 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
1345 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
1346 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
Tushar Behera79025462012-03-12 21:17:02 -07001347 CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
Kukjin Kima8550392012-03-09 14:19:10 -08001348 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
1349 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
Tushar Behera8f7b1322011-12-27 14:42:50 +09001350 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
Kukjin Kima8550392012-03-09 14:19:10 -08001351 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
1352 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
1353 CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001354};
1355
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001356static int xtal_rate;
1357
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001358static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001359{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001360 if (soc_is_exynos4210())
Kukjin Kima8550392012-03-09 14:19:10 -08001361 return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001362 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001363 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kima8550392012-03-09 14:19:10 -08001364 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001365 else
1366 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001367}
1368
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001369static struct clk_ops exynos4_fout_apll_ops = {
1370 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001371};
1372
Kukjin Kima8550392012-03-09 14:19:10 -08001373static u32 exynos4_vpll_div[][8] = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001374 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1375 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1376};
1377
1378static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1379{
1380 return clk->rate;
1381}
1382
1383static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1384{
1385 unsigned int vpll_con0, vpll_con1 = 0;
1386 unsigned int i;
1387
1388 /* Return if nothing changed */
1389 if (clk->rate == rate)
1390 return 0;
1391
Kukjin Kima8550392012-03-09 14:19:10 -08001392 vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001393 vpll_con0 &= ~(0x1 << 27 | \
1394 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1395 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1396 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1397
Kukjin Kima8550392012-03-09 14:19:10 -08001398 vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001399 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1400 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1401 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1402
Kukjin Kima8550392012-03-09 14:19:10 -08001403 for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
1404 if (exynos4_vpll_div[i][0] == rate) {
1405 vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1406 vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1407 vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1408 vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1409 vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1410 vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1411 vpll_con0 |= exynos4_vpll_div[i][7] << 27;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001412 break;
1413 }
1414 }
1415
Kukjin Kima8550392012-03-09 14:19:10 -08001416 if (i == ARRAY_SIZE(exynos4_vpll_div)) {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001417 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1418 __func__);
1419 return -EINVAL;
1420 }
1421
Kukjin Kima8550392012-03-09 14:19:10 -08001422 __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
1423 __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001424
1425 /* Wait for VPLL lock */
Kukjin Kima8550392012-03-09 14:19:10 -08001426 while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001427 continue;
1428
1429 clk->rate = rate;
1430 return 0;
1431}
1432
1433static struct clk_ops exynos4_vpll_ops = {
1434 .get_rate = exynos4_vpll_get_rate,
1435 .set_rate = exynos4_vpll_set_rate,
1436};
1437
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001438void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001439{
1440 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001441 unsigned long apll = 0;
1442 unsigned long mpll = 0;
1443 unsigned long epll = 0;
1444 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001445 unsigned long vpllsrc;
1446 unsigned long xtal;
1447 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001448 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001449 unsigned long aclk_200;
1450 unsigned long aclk_100;
1451 unsigned long aclk_160;
1452 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001453 unsigned int ptr;
1454
1455 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1456
1457 xtal_clk = clk_get(NULL, "xtal");
1458 BUG_ON(IS_ERR(xtal_clk));
1459
1460 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001461
1462 xtal_rate = xtal;
1463
Changhwan Younc8bef142010-07-27 17:52:39 +09001464 clk_put(xtal_clk);
1465
1466 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1467
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001468 if (soc_is_exynos4210()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001469 apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001470 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001471 mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001472 pll_4508);
Kukjin Kima8550392012-03-09 14:19:10 -08001473 epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1474 __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001475
Kukjin Kima8550392012-03-09 14:19:10 -08001476 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1477 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1478 __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001479 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kima8550392012-03-09 14:19:10 -08001480 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
1481 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
1482 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
1483 __raw_readl(EXYNOS4_EPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001484
Kukjin Kima8550392012-03-09 14:19:10 -08001485 vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
1486 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
1487 __raw_readl(EXYNOS4_VPLL_CON1));
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001488 } else {
1489 /* nothing */
1490 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001491
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001492 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001493 clk_fout_mpll.rate = mpll;
1494 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001495 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001496 clk_fout_vpll.rate = vpll;
1497
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001498 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001499 apll, mpll, epll, vpll);
1500
Kukjin Kima8550392012-03-09 14:19:10 -08001501 armclk = clk_get_rate(&exynos4_clk_armclk.clk);
1502 sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001503
Kukjin Kima8550392012-03-09 14:19:10 -08001504 aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
1505 aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
1506 aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
1507 aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
Jongpill Lee228ef982010-08-18 22:24:53 +09001508
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001509 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001510 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1511 armclk, sclk_dmc, aclk_200,
1512 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001513
1514 clk_f.rate = armclk;
1515 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001516 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001517
Kukjin Kima8550392012-03-09 14:19:10 -08001518 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
1519 s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
Changhwan Younc8bef142010-07-27 17:52:39 +09001520}
1521
Kukjin Kima8550392012-03-09 14:19:10 -08001522static struct clk *exynos4_clks[] __initdata = {
1523 &exynos4_clk_sclk_hdmi27m,
1524 &exynos4_clk_sclk_hdmiphy,
1525 &exynos4_clk_sclk_usbphy0,
1526 &exynos4_clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001527};
1528
Jonghwan Choiacd35612011-08-24 21:52:45 +09001529#ifdef CONFIG_PM_SLEEP
1530static int exynos4_clock_suspend(void)
1531{
1532 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1533 return 0;
1534}
1535
1536static void exynos4_clock_resume(void)
1537{
1538 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1539}
1540
1541#else
1542#define exynos4_clock_suspend NULL
1543#define exynos4_clock_resume NULL
1544#endif
1545
Kukjin Kime745e062012-01-21 10:47:14 +09001546static struct syscore_ops exynos4_clock_syscore_ops = {
Jonghwan Choiacd35612011-08-24 21:52:45 +09001547 .suspend = exynos4_clock_suspend,
1548 .resume = exynos4_clock_resume,
1549};
1550
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001551void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001552{
Changhwan Younc8bef142010-07-27 17:52:39 +09001553 int ptr;
1554
Kukjin Kima8550392012-03-09 14:19:10 -08001555 s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001556
Kukjin Kima8550392012-03-09 14:19:10 -08001557 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
1558 s3c_register_clksrc(exynos4_sysclks[ptr], 1);
Changhwan Younc8bef142010-07-27 17:52:39 +09001559
Kukjin Kima8550392012-03-09 14:19:10 -08001560 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
1561 s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001562
Kukjin Kima8550392012-03-09 14:19:10 -08001563 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
1564 s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001565
Kukjin Kima8550392012-03-09 14:19:10 -08001566 s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
1567 s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
Changhwan Younc8bef142010-07-27 17:52:39 +09001568
Kukjin Kima8550392012-03-09 14:19:10 -08001569 s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
1570 for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
1571 s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
Thomas Abraham66fdb292011-10-24 14:01:03 +02001572
Kukjin Kima8550392012-03-09 14:19:10 -08001573 s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
1574 s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001575 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001576
Jonghwan Choiacd35612011-08-24 21:52:45 +09001577 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001578 s3c24xx_register_clock(&dummy_apb_pclk);
1579
Changhwan Younc8bef142010-07-27 17:52:39 +09001580 s3c_pwmclk_init();
1581}