blob: bfbb60a9298ca7d57e0ad030751fe61799ccc73e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
Dave Airlied6fece02006-06-24 17:04:07 +100041#define DRIVER_DATE "20060524"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100071 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110076 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100085 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100086 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100090 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110091 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110093 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Dave Airlied5ea7022006-03-19 19:37:55 +110094 * 1.23- Add new radeon memory map work from benh
Dave Airlieee4621f2006-03-19 19:45:26 +110095 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
Dave Airlied6fece02006-06-24 17:04:07 +100096 * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
97 * new packet type)
Dave Airlief2b04cd2007-05-08 15:19:23 +100098 * 1.26- Add support for variable size PCI(E) gart aperture
99 * 1.27- Add support for IGP GART
Dave Airlieddbee332007-07-11 12:16:01 +1000100 * 1.28- Add support for VBL on CRTC2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
102#define DRIVER_MAJOR 1
Dave Airlieddbee332007-07-11 12:16:01 +1000103#define DRIVER_MINOR 28
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#define DRIVER_PATCHLEVEL 0
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106/*
107 * Radeon chip families
108 */
109enum radeon_family {
110 CHIP_R100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 CHIP_RV100,
Dave Airliedfab1152006-03-19 20:01:37 +1100112 CHIP_RS100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 CHIP_RV200,
114 CHIP_RS200,
Dave Airliedfab1152006-03-19 20:01:37 +1100115 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 CHIP_RV250,
Dave Airliedfab1152006-03-19 20:01:37 +1100117 CHIP_RS300,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 CHIP_RV280,
119 CHIP_R300,
Dave Airlie414ed532005-08-16 20:43:16 +1000120 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 CHIP_RV350,
Dave Airliedfab1152006-03-19 20:01:37 +1100122 CHIP_RV380,
Dave Airlie414ed532005-08-16 20:43:16 +1000123 CHIP_R420,
Dave Airliedfab1152006-03-19 20:01:37 +1100124 CHIP_RV410,
125 CHIP_RS400,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 CHIP_LAST,
127};
128
129enum radeon_cp_microcode_version {
130 UCODE_R100,
131 UCODE_R200,
132 UCODE_R300,
133};
134
135/*
136 * Chip flags
137 */
138enum radeon_chip_flags {
Dave Airlie54a56ac2006-09-22 04:25:09 +1000139 RADEON_FAMILY_MASK = 0x0000ffffUL,
140 RADEON_FLAGS_MASK = 0xffff0000UL,
141 RADEON_IS_MOBILITY = 0x00010000UL,
142 RADEON_IS_IGP = 0x00020000UL,
143 RADEON_SINGLE_CRTC = 0x00040000UL,
144 RADEON_IS_AGP = 0x00080000UL,
145 RADEON_HAS_HIERZ = 0x00100000UL,
146 RADEON_IS_PCIE = 0x00200000UL,
147 RADEON_NEW_MEMMAP = 0x00400000UL,
148 RADEON_IS_PCI = 0x00800000UL,
Dave Airlief2b04cd2007-05-08 15:19:23 +1000149 RADEON_IS_IGPGART = 0x01000000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150};
151
Dave Airlied5ea7022006-03-19 19:37:55 +1100152#define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
153 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
Dave Airlied985c102006-01-02 21:32:48 +1100154#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000157 unsigned int age;
Dave Airlie056219e2007-07-11 16:17:42 +1000158 struct drm_buf *buf;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000159 struct drm_radeon_freelist *next;
160 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161} drm_radeon_freelist_t;
162
163typedef struct drm_radeon_ring_buffer {
164 u32 *start;
165 u32 *end;
166 int size;
167 int size_l2qw;
168
169 u32 tail;
170 u32 tail_mask;
171 int space;
172
173 int high_mark;
174} drm_radeon_ring_buffer_t;
175
176typedef struct drm_radeon_depth_clear_t {
177 u32 rb3d_cntl;
178 u32 rb3d_zstencilcntl;
179 u32 se_cntl;
180} drm_radeon_depth_clear_t;
181
182struct drm_radeon_driver_file_fields {
183 int64_t radeon_fb_delta;
184};
185
186struct mem_block {
187 struct mem_block *next;
188 struct mem_block *prev;
189 int start;
190 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000191 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192};
193
194struct radeon_surface {
195 int refcount;
196 u32 lower;
197 u32 upper;
198 u32 flags;
199};
200
201struct radeon_virt_surface {
202 int surface_index;
203 u32 lower;
204 u32 upper;
205 u32 flags;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000206 struct drm_file *file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
208
209typedef struct drm_radeon_private {
210 drm_radeon_ring_buffer_t ring;
211 drm_radeon_sarea_t *sarea_priv;
212
213 u32 fb_location;
Dave Airlied5ea7022006-03-19 19:37:55 +1100214 u32 fb_size;
215 int new_memmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 int gart_size;
218 u32 gart_vm_start;
219 unsigned long gart_buffers_offset;
220
221 int cp_mode;
222 int cp_running;
223
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000224 drm_radeon_freelist_t *head;
225 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 int last_buf;
227 volatile u32 *scratch;
228 int writeback_works;
229
230 int usec_timeout;
231
232 int microcode_version;
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 struct {
235 u32 boxes;
236 int freelist_timeouts;
237 int freelist_loops;
238 int requested_bufs;
239 int last_frame_reads;
240 int last_clear_reads;
241 int clears;
242 int texture_uploads;
243 } stats;
244
245 int do_boxes;
246 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248 u32 color_fmt;
249 unsigned int front_offset;
250 unsigned int front_pitch;
251 unsigned int back_offset;
252 unsigned int back_pitch;
253
254 u32 depth_fmt;
255 unsigned int depth_offset;
256 unsigned int depth_pitch;
257
258 u32 front_pitch_offset;
259 u32 back_pitch_offset;
260 u32 depth_pitch_offset;
261
262 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 unsigned long ring_offset;
265 unsigned long ring_rptr_offset;
266 unsigned long buffers_offset;
267 unsigned long gart_textures_offset;
268
269 drm_local_map_t *sarea;
270 drm_local_map_t *mmio;
271 drm_local_map_t *cp_ring;
272 drm_local_map_t *ring_rptr;
273 drm_local_map_t *gart_textures;
274
275 struct mem_block *gart_heap;
276 struct mem_block *fb_heap;
277
278 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000279 wait_queue_head_t swi_queue;
280 atomic_t swi_emitted;
Dave Airlieddbee332007-07-11 12:16:01 +1000281 int vblank_crtc;
282 uint32_t irq_enable_reg;
283 int irq_enabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
285 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000286 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000288 unsigned long pcigart_offset;
Dave Airlief2b04cd2007-05-08 15:19:23 +1000289 unsigned int pcigart_offset_set;
Dave Airlie55910512007-07-11 16:53:40 +1000290 struct drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000291
Dave Airlieee4621f2006-03-19 19:45:26 +1100292 u32 scratch_ages[5];
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 /* starting from here on, data is preserved accross an open */
295 uint32_t flags; /* see radeon_chip_flags */
Dave Airlie7fc86862007-11-05 10:45:27 +1000296 unsigned long fb_aper_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297} drm_radeon_private_t;
298
299typedef struct drm_radeon_buf_priv {
300 u32 age;
301} drm_radeon_buf_priv_t;
302
Dave Airlieb3a83632005-09-30 18:37:36 +1000303typedef struct drm_radeon_kcmd_buffer {
304 int bufsz;
305 char *buf;
306 int nbox;
Dave Airliec60ce622007-07-11 15:27:12 +1000307 struct drm_clip_rect __user *boxes;
Dave Airlieb3a83632005-09-30 18:37:36 +1000308} drm_radeon_kcmd_buffer_t;
309
Dave Airlie689b9d72005-09-30 17:09:07 +1000310extern int radeon_no_wb;
Eric Anholtc153f452007-09-03 12:06:45 +1000311extern struct drm_ioctl_desc radeon_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000312extern int radeon_max_ioctl;
313
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +1100314/* Check whether the given hardware address is inside the framebuffer or the
315 * GART area.
316 */
317static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
318 u64 off)
319{
320 u32 fb_start = dev_priv->fb_location;
321 u32 fb_end = fb_start + dev_priv->fb_size - 1;
322 u32 gart_start = dev_priv->gart_vm_start;
323 u32 gart_end = gart_start + dev_priv->gart_size - 1;
324
325 return ((off >= fb_start && off <= fb_end) ||
326 (off >= gart_start && off <= gart_end));
327}
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 /* radeon_cp.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000330extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
331extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
332extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
333extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
334extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
335extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
336extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
337extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
338extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Dave Airlie84b1fd12007-07-11 15:53:27 +1000340extern void radeon_freelist_reset(struct drm_device * dev);
Dave Airlie056219e2007-07-11 16:17:42 +1000341extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000343extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000345extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000348extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349extern int radeon_driver_postcleanup(struct drm_device *dev);
350
Eric Anholtc153f452007-09-03 12:06:45 +1000351extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
352extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
353extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000354extern void radeon_mem_takedown(struct mem_block **heap);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000355extern void radeon_mem_release(struct drm_file *file_priv,
356 struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 /* radeon_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000359extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
360extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Dave Airlie84b1fd12007-07-11 15:53:27 +1000362extern void radeon_do_release(struct drm_device * dev);
363extern int radeon_driver_vblank_wait(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000364 unsigned int *sequence);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000365extern int radeon_driver_vblank_wait2(struct drm_device * dev,
Dave Airlieddbee332007-07-11 12:16:01 +1000366 unsigned int *sequence);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000367extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000368extern void radeon_driver_irq_preinstall(struct drm_device * dev);
369extern void radeon_driver_irq_postinstall(struct drm_device * dev);
370extern void radeon_driver_irq_uninstall(struct drm_device * dev);
371extern int radeon_vblank_crtc_get(struct drm_device *dev);
372extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Dave Airlie22eae942005-11-10 22:16:34 +1100374extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
375extern int radeon_driver_unload(struct drm_device *dev);
376extern int radeon_driver_firstopen(struct drm_device *dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000377extern void radeon_driver_preclose(struct drm_device * dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000378extern void radeon_driver_postclose(struct drm_device * dev, struct drm_file * filp);
379extern void radeon_driver_lastclose(struct drm_device * dev);
380extern int radeon_driver_open(struct drm_device * dev, struct drm_file * filp_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000381extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
382 unsigned long arg);
383
Dave Airlie414ed532005-08-16 20:43:16 +1000384/* r300_cmdbuf.c */
385extern void r300_init_reg_flags(void);
386
Eric Anholt6c340ea2007-08-25 20:23:09 +1000387extern int r300_do_cp_cmdbuf(struct drm_device * dev,
388 struct drm_file *file_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +1000389 drm_radeon_kcmd_buffer_t * cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391/* Flags for stats.boxes
392 */
393#define RADEON_BOX_DMA_IDLE 0x1
394#define RADEON_BOX_RING_FULL 0x2
395#define RADEON_BOX_FLIP 0x4
396#define RADEON_BOX_WAIT_IDLE 0x8
397#define RADEON_BOX_TEXTURE_LOAD 0x10
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/* Register definitions, register access macros and drmAddMap constants
400 * for Radeon kernel driver.
401 */
402
403#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100404#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
405# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406#define RADEON_AUX_SCISSOR_CNTL 0x26f0
407# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
408# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
409# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
410# define RADEON_SCISSOR_0_ENABLE (1 << 28)
411# define RADEON_SCISSOR_1_ENABLE (1 << 29)
412# define RADEON_SCISSOR_2_ENABLE (1 << 30)
413
414#define RADEON_BUS_CNTL 0x0030
415# define RADEON_BUS_MASTER_DIS (1 << 6)
416
417#define RADEON_CLOCK_CNTL_DATA 0x000c
418# define RADEON_PLL_WR_EN (1 << 7)
419#define RADEON_CLOCK_CNTL_INDEX 0x0008
420#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100421#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422#define RADEON_CRTC_OFFSET 0x0224
423#define RADEON_CRTC_OFFSET_CNTL 0x0228
424# define RADEON_CRTC_TILE_EN (1 << 15)
425# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
426#define RADEON_CRTC2_OFFSET 0x0324
427#define RADEON_CRTC2_OFFSET_CNTL 0x0328
428
Dave Airlieea98a922005-09-11 20:28:11 +1000429#define RADEON_PCIE_INDEX 0x0030
430#define RADEON_PCIE_DATA 0x0034
431#define RADEON_PCIE_TX_GART_CNTL 0x10
432# define RADEON_PCIE_TX_GART_EN (1 << 0)
433# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
434# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
435# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
436# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
437# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
438# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
439# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
440#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
441#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
442#define RADEON_PCIE_TX_GART_BASE 0x13
443#define RADEON_PCIE_TX_GART_START_LO 0x14
444#define RADEON_PCIE_TX_GART_START_HI 0x15
445#define RADEON_PCIE_TX_GART_END_LO 0x16
446#define RADEON_PCIE_TX_GART_END_HI 0x17
447
Dave Airlief2b04cd2007-05-08 15:19:23 +1000448#define RADEON_IGPGART_INDEX 0x168
449#define RADEON_IGPGART_DATA 0x16c
450#define RADEON_IGPGART_UNK_18 0x18
451#define RADEON_IGPGART_CTRL 0x2b
452#define RADEON_IGPGART_BASE_ADDR 0x2c
453#define RADEON_IGPGART_FLUSH 0x2e
454#define RADEON_IGPGART_ENABLE 0x38
455#define RADEON_IGPGART_UNK_39 0x39
456
Dave Airlie414ed532005-08-16 20:43:16 +1000457#define RADEON_MPP_TB_CONFIG 0x01c0
458#define RADEON_MEM_CNTL 0x0140
459#define RADEON_MEM_SDRAM_MODE_REG 0x0158
460#define RADEON_AGP_BASE 0x0170
461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462#define RADEON_RB3D_COLOROFFSET 0x1c40
463#define RADEON_RB3D_COLORPITCH 0x1c48
464
Michel Daenzer3e14a282006-09-22 04:26:35 +1000465#define RADEON_SRC_X_Y 0x1590
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467#define RADEON_DP_GUI_MASTER_CNTL 0x146c
468# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
469# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
470# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
471# define RADEON_GMC_BRUSH_NONE (15 << 4)
472# define RADEON_GMC_DST_16BPP (4 << 8)
473# define RADEON_GMC_DST_24BPP (5 << 8)
474# define RADEON_GMC_DST_32BPP (6 << 8)
475# define RADEON_GMC_DST_DATATYPE_SHIFT 8
476# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
477# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
478# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
479# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
480# define RADEON_GMC_WR_MSK_DIS (1 << 30)
481# define RADEON_ROP3_S 0x00cc0000
482# define RADEON_ROP3_P 0x00f00000
483#define RADEON_DP_WRITE_MASK 0x16cc
Michel Daenzer3e14a282006-09-22 04:26:35 +1000484#define RADEON_SRC_PITCH_OFFSET 0x1428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485#define RADEON_DST_PITCH_OFFSET 0x142c
486#define RADEON_DST_PITCH_OFFSET_C 0x1c80
487# define RADEON_DST_TILE_LINEAR (0 << 30)
488# define RADEON_DST_TILE_MACRO (1 << 30)
489# define RADEON_DST_TILE_MICRO (2 << 30)
490# define RADEON_DST_TILE_BOTH (3 << 30)
491
492#define RADEON_SCRATCH_REG0 0x15e0
493#define RADEON_SCRATCH_REG1 0x15e4
494#define RADEON_SCRATCH_REG2 0x15e8
495#define RADEON_SCRATCH_REG3 0x15ec
496#define RADEON_SCRATCH_REG4 0x15f0
497#define RADEON_SCRATCH_REG5 0x15f4
498#define RADEON_SCRATCH_UMSK 0x0770
499#define RADEON_SCRATCH_ADDR 0x0774
500
501#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
502
503#define GET_SCRATCH( x ) (dev_priv->writeback_works \
504 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
505 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507#define RADEON_GEN_INT_CNTL 0x0040
508# define RADEON_CRTC_VBLANK_MASK (1 << 0)
Dave Airlieddbee332007-07-11 12:16:01 +1000509# define RADEON_CRTC2_VBLANK_MASK (1 << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
511# define RADEON_SW_INT_ENABLE (1 << 25)
512
513#define RADEON_GEN_INT_STATUS 0x0044
514# define RADEON_CRTC_VBLANK_STAT (1 << 0)
515# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
Dave Airlieddbee332007-07-11 12:16:01 +1000516# define RADEON_CRTC2_VBLANK_STAT (1 << 9)
517# define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
519# define RADEON_SW_INT_TEST (1 << 25)
520# define RADEON_SW_INT_TEST_ACK (1 << 25)
521# define RADEON_SW_INT_FIRE (1 << 26)
522
523#define RADEON_HOST_PATH_CNTL 0x0130
524# define RADEON_HDP_SOFT_RESET (1 << 26)
525# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
526# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
527
528#define RADEON_ISYNC_CNTL 0x1724
529# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
530# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
531# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
532# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
533# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
534# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
535
536#define RADEON_RBBM_GUICNTL 0x172c
537# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
538# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
539# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
540# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
541
542#define RADEON_MC_AGP_LOCATION 0x014c
543#define RADEON_MC_FB_LOCATION 0x0148
544#define RADEON_MCLK_CNTL 0x0012
545# define RADEON_FORCEON_MCLKA (1 << 16)
546# define RADEON_FORCEON_MCLKB (1 << 17)
547# define RADEON_FORCEON_YCLKA (1 << 18)
548# define RADEON_FORCEON_YCLKB (1 << 19)
549# define RADEON_FORCEON_MC (1 << 20)
550# define RADEON_FORCEON_AIC (1 << 21)
551
552#define RADEON_PP_BORDER_COLOR_0 0x1d40
553#define RADEON_PP_BORDER_COLOR_1 0x1d44
554#define RADEON_PP_BORDER_COLOR_2 0x1d48
555#define RADEON_PP_CNTL 0x1c38
556# define RADEON_SCISSOR_ENABLE (1 << 1)
557#define RADEON_PP_LUM_MATRIX 0x1d00
558#define RADEON_PP_MISC 0x1c14
559#define RADEON_PP_ROT_MATRIX_0 0x1d58
560#define RADEON_PP_TXFILTER_0 0x1c54
561#define RADEON_PP_TXOFFSET_0 0x1c5c
562#define RADEON_PP_TXFILTER_1 0x1c6c
563#define RADEON_PP_TXFILTER_2 0x1c84
564
565#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
566# define RADEON_RB2D_DC_FLUSH (3 << 0)
567# define RADEON_RB2D_DC_FREE (3 << 2)
568# define RADEON_RB2D_DC_FLUSH_ALL 0xf
569# define RADEON_RB2D_DC_BUSY (1 << 31)
570#define RADEON_RB3D_CNTL 0x1c3c
571# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
572# define RADEON_PLANE_MASK_ENABLE (1 << 1)
573# define RADEON_DITHER_ENABLE (1 << 2)
574# define RADEON_ROUND_ENABLE (1 << 3)
575# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
576# define RADEON_DITHER_INIT (1 << 5)
577# define RADEON_ROP_ENABLE (1 << 6)
578# define RADEON_STENCIL_ENABLE (1 << 7)
579# define RADEON_Z_ENABLE (1 << 8)
580# define RADEON_ZBLOCK16 (1 << 15)
581#define RADEON_RB3D_DEPTHOFFSET 0x1c24
582#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
583#define RADEON_RB3D_DEPTHPITCH 0x1c28
584#define RADEON_RB3D_PLANEMASK 0x1d84
585#define RADEON_RB3D_STENCILREFMASK 0x1d7c
586#define RADEON_RB3D_ZCACHE_MODE 0x3250
587#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
588# define RADEON_RB3D_ZC_FLUSH (1 << 0)
589# define RADEON_RB3D_ZC_FREE (1 << 2)
590# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
591# define RADEON_RB3D_ZC_BUSY (1 << 31)
Michel Dänzerb9b603d2006-08-07 20:41:53 +1000592#define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
593# define RADEON_RB3D_DC_FLUSH (3 << 0)
594# define RADEON_RB3D_DC_FREE (3 << 2)
595# define RADEON_RB3D_DC_FLUSH_ALL 0xf
596# define RADEON_RB3D_DC_BUSY (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
598# define RADEON_Z_TEST_MASK (7 << 4)
599# define RADEON_Z_TEST_ALWAYS (7 << 4)
600# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
601# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
602# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
603# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
604# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
605# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
606# define RADEON_FORCE_Z_DIRTY (1 << 29)
607# define RADEON_Z_WRITE_ENABLE (1 << 30)
608# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
609#define RADEON_RBBM_SOFT_RESET 0x00f0
610# define RADEON_SOFT_RESET_CP (1 << 0)
611# define RADEON_SOFT_RESET_HI (1 << 1)
612# define RADEON_SOFT_RESET_SE (1 << 2)
613# define RADEON_SOFT_RESET_RE (1 << 3)
614# define RADEON_SOFT_RESET_PP (1 << 4)
615# define RADEON_SOFT_RESET_E2 (1 << 5)
616# define RADEON_SOFT_RESET_RB (1 << 6)
617# define RADEON_SOFT_RESET_HDP (1 << 7)
618#define RADEON_RBBM_STATUS 0x0e40
619# define RADEON_RBBM_FIFOCNT_MASK 0x007f
620# define RADEON_RBBM_ACTIVE (1 << 31)
621#define RADEON_RE_LINE_PATTERN 0x1cd0
622#define RADEON_RE_MISC 0x26c4
623#define RADEON_RE_TOP_LEFT 0x26c0
624#define RADEON_RE_WIDTH_HEIGHT 0x1c44
625#define RADEON_RE_STIPPLE_ADDR 0x1cc8
626#define RADEON_RE_STIPPLE_DATA 0x1ccc
627
628#define RADEON_SCISSOR_TL_0 0x1cd8
629#define RADEON_SCISSOR_BR_0 0x1cdc
630#define RADEON_SCISSOR_TL_1 0x1ce0
631#define RADEON_SCISSOR_BR_1 0x1ce4
632#define RADEON_SCISSOR_TL_2 0x1ce8
633#define RADEON_SCISSOR_BR_2 0x1cec
634#define RADEON_SE_COORD_FMT 0x1c50
635#define RADEON_SE_CNTL 0x1c4c
636# define RADEON_FFACE_CULL_CW (0 << 0)
637# define RADEON_BFACE_SOLID (3 << 1)
638# define RADEON_FFACE_SOLID (3 << 3)
639# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
640# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
641# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
642# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
643# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
644# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
645# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
646# define RADEON_FOG_SHADE_FLAT (1 << 14)
647# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
648# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
649# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
650# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
651# define RADEON_ROUND_MODE_TRUNC (0 << 28)
652# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
653#define RADEON_SE_CNTL_STATUS 0x2140
654#define RADEON_SE_LINE_WIDTH 0x1db8
655#define RADEON_SE_VPORT_XSCALE 0x1d98
656#define RADEON_SE_ZBIAS_FACTOR 0x1db0
657#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
658#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
659#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
660# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
661# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
662#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
663#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
664# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
665#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
666#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
667#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
668#define RADEON_SURFACE_CNTL 0x0b00
669# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
670# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
671# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
672# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
673# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
674# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
675# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
676# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
677# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
678#define RADEON_SURFACE0_INFO 0x0b0c
679# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
680# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
681# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
682# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
683# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
684# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
685#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
686#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
687# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
688#define RADEON_SURFACE1_INFO 0x0b1c
689#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
690#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
691#define RADEON_SURFACE2_INFO 0x0b2c
692#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
693#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
694#define RADEON_SURFACE3_INFO 0x0b3c
695#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
696#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
697#define RADEON_SURFACE4_INFO 0x0b4c
698#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
699#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
700#define RADEON_SURFACE5_INFO 0x0b5c
701#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
702#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
703#define RADEON_SURFACE6_INFO 0x0b6c
704#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
705#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
706#define RADEON_SURFACE7_INFO 0x0b7c
707#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
708#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
709#define RADEON_SW_SEMAPHORE 0x013c
710
711#define RADEON_WAIT_UNTIL 0x1720
712# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +1100713# define RADEON_WAIT_2D_IDLE (1 << 14)
714# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
716# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
717# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
718
719#define RADEON_RB3D_ZMASKOFFSET 0x3234
720#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
721# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
722# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724/* CP registers */
725#define RADEON_CP_ME_RAM_ADDR 0x07d4
726#define RADEON_CP_ME_RAM_RADDR 0x07d8
727#define RADEON_CP_ME_RAM_DATAH 0x07dc
728#define RADEON_CP_ME_RAM_DATAL 0x07e0
729
730#define RADEON_CP_RB_BASE 0x0700
731#define RADEON_CP_RB_CNTL 0x0704
732# define RADEON_BUF_SWAP_32BIT (2 << 16)
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000733# define RADEON_RB_NO_UPDATE (1 << 27)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734#define RADEON_CP_RB_RPTR_ADDR 0x070c
735#define RADEON_CP_RB_RPTR 0x0710
736#define RADEON_CP_RB_WPTR 0x0714
737
738#define RADEON_CP_RB_WPTR_DELAY 0x0718
739# define RADEON_PRE_WRITE_TIMER_SHIFT 0
740# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
741
742#define RADEON_CP_IB_BASE 0x0738
743
744#define RADEON_CP_CSQ_CNTL 0x0740
745# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
746# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
747# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
748# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
749# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
750# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
751# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
752
753#define RADEON_AIC_CNTL 0x01d0
754# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
755#define RADEON_AIC_STAT 0x01d4
756#define RADEON_AIC_PT_BASE 0x01d8
757#define RADEON_AIC_LO_ADDR 0x01dc
758#define RADEON_AIC_HI_ADDR 0x01e0
759#define RADEON_AIC_TLB_ADDR 0x01e4
760#define RADEON_AIC_TLB_DATA 0x01e8
761
762/* CP command packets */
763#define RADEON_CP_PACKET0 0x00000000
764# define RADEON_ONE_REG_WR (1 << 15)
765#define RADEON_CP_PACKET1 0x40000000
766#define RADEON_CP_PACKET2 0x80000000
767#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +1000768# define RADEON_CP_NOP 0x00001000
769# define RADEON_CP_NEXT_CHAR 0x00001900
770# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
771# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000772 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
774# define RADEON_WAIT_FOR_IDLE 0x00002600
775# define RADEON_3D_DRAW_VBUF 0x00002800
776# define RADEON_3D_DRAW_IMMD 0x00002900
777# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +1000778# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779# define RADEON_3D_LOAD_VBPNTR 0x00002F00
780# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
781# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
782# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +1000783# define RADEON_CP_INDX_BUFFER 0x00003300
784# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
785# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
786# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +1000788# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
790# define RADEON_CNTL_PAINT_MULTI 0x00009A00
791# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
792# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
793
794#define RADEON_CP_PACKET_MASK 0xC0000000
795#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
796#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
797#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
798#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
799
800#define RADEON_VTX_Z_PRESENT (1 << 31)
801#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
802
803#define RADEON_PRIM_TYPE_NONE (0 << 0)
804#define RADEON_PRIM_TYPE_POINT (1 << 0)
805#define RADEON_PRIM_TYPE_LINE (2 << 0)
806#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
807#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
808#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
809#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
810#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
811#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
812#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
813#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
814#define RADEON_PRIM_TYPE_MASK 0xf
815#define RADEON_PRIM_WALK_IND (1 << 4)
816#define RADEON_PRIM_WALK_LIST (2 << 4)
817#define RADEON_PRIM_WALK_RING (3 << 4)
818#define RADEON_COLOR_ORDER_BGRA (0 << 6)
819#define RADEON_COLOR_ORDER_RGBA (1 << 6)
820#define RADEON_MAOS_ENABLE (1 << 7)
821#define RADEON_VTX_FMT_R128_MODE (0 << 8)
822#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
823#define RADEON_NUM_VERTICES_SHIFT 16
824
825#define RADEON_COLOR_FORMAT_CI8 2
826#define RADEON_COLOR_FORMAT_ARGB1555 3
827#define RADEON_COLOR_FORMAT_RGB565 4
828#define RADEON_COLOR_FORMAT_ARGB8888 6
829#define RADEON_COLOR_FORMAT_RGB332 7
830#define RADEON_COLOR_FORMAT_RGB8 9
831#define RADEON_COLOR_FORMAT_ARGB4444 15
832
833#define RADEON_TXFORMAT_I8 0
834#define RADEON_TXFORMAT_AI88 1
835#define RADEON_TXFORMAT_RGB332 2
836#define RADEON_TXFORMAT_ARGB1555 3
837#define RADEON_TXFORMAT_RGB565 4
838#define RADEON_TXFORMAT_ARGB4444 5
839#define RADEON_TXFORMAT_ARGB8888 6
840#define RADEON_TXFORMAT_RGBA8888 7
841#define RADEON_TXFORMAT_Y8 8
842#define RADEON_TXFORMAT_VYUY422 10
843#define RADEON_TXFORMAT_YVYU422 11
844#define RADEON_TXFORMAT_DXT1 12
845#define RADEON_TXFORMAT_DXT23 14
846#define RADEON_TXFORMAT_DXT45 15
847
848#define R200_PP_TXCBLEND_0 0x2f00
849#define R200_PP_TXCBLEND_1 0x2f10
850#define R200_PP_TXCBLEND_2 0x2f20
851#define R200_PP_TXCBLEND_3 0x2f30
852#define R200_PP_TXCBLEND_4 0x2f40
853#define R200_PP_TXCBLEND_5 0x2f50
854#define R200_PP_TXCBLEND_6 0x2f60
855#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000856#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857#define R200_PP_TFACTOR_0 0x2ee0
858#define R200_SE_VTX_FMT_0 0x2088
859#define R200_SE_VAP_CNTL 0x2080
860#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000861#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
862#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
863#define R200_PP_TXFILTER_5 0x2ca0
864#define R200_PP_TXFILTER_4 0x2c80
865#define R200_PP_TXFILTER_3 0x2c60
866#define R200_PP_TXFILTER_2 0x2c40
867#define R200_PP_TXFILTER_1 0x2c20
868#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869#define R200_PP_TXOFFSET_5 0x2d78
870#define R200_PP_TXOFFSET_4 0x2d60
871#define R200_PP_TXOFFSET_3 0x2d48
872#define R200_PP_TXOFFSET_2 0x2d30
873#define R200_PP_TXOFFSET_1 0x2d18
874#define R200_PP_TXOFFSET_0 0x2d00
875
876#define R200_PP_CUBIC_FACES_0 0x2c18
877#define R200_PP_CUBIC_FACES_1 0x2c38
878#define R200_PP_CUBIC_FACES_2 0x2c58
879#define R200_PP_CUBIC_FACES_3 0x2c78
880#define R200_PP_CUBIC_FACES_4 0x2c98
881#define R200_PP_CUBIC_FACES_5 0x2cb8
882#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
883#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
884#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
885#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
886#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
887#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
888#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
889#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
890#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
891#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
892#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
893#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
894#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
895#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
896#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
897#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
898#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
899#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
900#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
901#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
902#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
903#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
904#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
905#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
906#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
907#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
908#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
909#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
910#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
911#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
912
913#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
914#define R200_SE_VTE_CNTL 0x20b0
915#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
916#define R200_PP_TAM_DEBUG3 0x2d9c
917#define R200_PP_CNTL_X 0x2cc4
918#define R200_SE_VAP_CNTL_STATUS 0x2140
919#define R200_RE_SCISSOR_TL_0 0x1cd8
920#define R200_RE_SCISSOR_TL_1 0x1ce0
921#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000922#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
924#define R200_SE_VTX_STATE_CNTL 0x2180
925#define R200_RE_POINTSIZE 0x2648
926#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
927
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000928#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929#define RADEON_PP_TEX_SIZE_1 0x1d0c
930#define RADEON_PP_TEX_SIZE_2 0x1d14
931
932#define RADEON_PP_CUBIC_FACES_0 0x1d24
933#define RADEON_PP_CUBIC_FACES_1 0x1d28
934#define RADEON_PP_CUBIC_FACES_2 0x1d2c
935#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
936#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
937#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
938
Dave Airlief2a22792006-06-24 16:55:34 +1000939#define RADEON_SE_TCL_STATE_FLUSH 0x2284
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
942#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
943#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
944#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
945#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
946#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
947#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
948#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
949#define R200_3D_DRAW_IMMD_2 0xC0003500
950#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000951#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
953#define R200_RB3D_BLENDCOLOR 0x3218
954
955#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
956
957#define R200_PP_TRI_PERF 0x2cf8
958
Dave Airlie9d176012005-09-11 19:55:53 +1000959#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000960#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +1000961
Dave Airlied6fece02006-06-24 17:04:07 +1000962#define R200_VAP_PVS_CNTL_1 0x22D0
963
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964/* Constants */
965#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
966
967#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
968#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
969#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
970#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
971#define RADEON_LAST_DISPATCH 1
972
973#define RADEON_MAX_VB_AGE 0x7fffffff
974#define RADEON_MAX_VB_VERTS (0xffff)
975
976#define RADEON_RING_HIGH_MARK 128
977
Dave Airlieea98a922005-09-11 20:28:11 +1000978#define RADEON_PCIGART_TABLE_SIZE (32*1024)
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
981#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
982#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
983#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
984
985#define RADEON_WRITE_PLL( addr, val ) \
986do { \
987 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
988 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
989 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
990} while (0)
991
Dave Airlief2b04cd2007-05-08 15:19:23 +1000992#define RADEON_WRITE_IGPGART( addr, val ) \
993do { \
994 RADEON_WRITE( RADEON_IGPGART_INDEX, \
995 ((addr) & 0x7f) | (1 << 8)); \
996 RADEON_WRITE( RADEON_IGPGART_DATA, (val) ); \
997 RADEON_WRITE( RADEON_IGPGART_INDEX, 0x7f ); \
998} while (0)
999
Dave Airlieea98a922005-09-11 20:28:11 +10001000#define RADEON_WRITE_PCIE( addr, val ) \
1001do { \
1002 RADEON_WRITE8( RADEON_PCIE_INDEX, \
1003 ((addr) & 0xff)); \
1004 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
1005} while (0)
1006
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007#define CP_PACKET0( reg, n ) \
1008 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1009#define CP_PACKET0_TABLE( reg, n ) \
1010 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
1011#define CP_PACKET1( reg0, reg1 ) \
1012 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
1013#define CP_PACKET2() \
1014 (RADEON_CP_PACKET2)
1015#define CP_PACKET3( pkt, n ) \
1016 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018/* ================================================================
1019 * Engine control helper macros
1020 */
1021
1022#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
1023 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1024 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1025 RADEON_WAIT_HOST_IDLECLEAN) ); \
1026} while (0)
1027
1028#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
1029 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1030 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
1031 RADEON_WAIT_HOST_IDLECLEAN) ); \
1032} while (0)
1033
1034#define RADEON_WAIT_UNTIL_IDLE() do { \
1035 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1036 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1037 RADEON_WAIT_3D_IDLECLEAN | \
1038 RADEON_WAIT_HOST_IDLECLEAN) ); \
1039} while (0)
1040
1041#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
1042 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1043 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
1044} while (0)
1045
1046#define RADEON_FLUSH_CACHE() do { \
Michel Dänzerb9b603d2006-08-07 20:41:53 +10001047 OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
Dave Airlieb15ec362006-08-19 17:43:52 +10001048 OUT_RING( RADEON_RB3D_DC_FLUSH ); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049} while (0)
1050
1051#define RADEON_PURGE_CACHE() do { \
Michel Dänzerb9b603d2006-08-07 20:41:53 +10001052 OUT_RING( CP_PACKET0( RADEON_RB3D_DSTCACHE_CTLSTAT, 0 ) ); \
Dave Airlieb15ec362006-08-19 17:43:52 +10001053 OUT_RING( RADEON_RB3D_DC_FLUSH_ALL ); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054} while (0)
1055
1056#define RADEON_FLUSH_ZCACHE() do { \
1057 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1058 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
1059} while (0)
1060
1061#define RADEON_PURGE_ZCACHE() do { \
1062 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
1063 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
1064} while (0)
1065
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066/* ================================================================
1067 * Misc helper macros
1068 */
1069
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001070/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 */
1072#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1073do { \
1074 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1075 u32 head = GET_RING_HEAD( dev_priv ); \
1076 if (head == dev_priv->ring.tail) \
1077 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1078 } \
1079} while (0)
1080
1081#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1082do { \
1083 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1084 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1085 int __ret = radeon_do_cp_idle( dev_priv ); \
1086 if ( __ret ) return __ret; \
1087 sarea_priv->last_dispatch = 0; \
1088 radeon_freelist_reset( dev ); \
1089 } \
1090} while (0)
1091
1092#define RADEON_DISPATCH_AGE( age ) do { \
1093 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1094 OUT_RING( age ); \
1095} while (0)
1096
1097#define RADEON_FRAME_AGE( age ) do { \
1098 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1099 OUT_RING( age ); \
1100} while (0)
1101
1102#define RADEON_CLEAR_AGE( age ) do { \
1103 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1104 OUT_RING( age ); \
1105} while (0)
1106
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107/* ================================================================
1108 * Ring control
1109 */
1110
1111#define RADEON_VERBOSE 0
1112
1113#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1114
1115#define BEGIN_RING( n ) do { \
1116 if ( RADEON_VERBOSE ) { \
1117 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1118 n, __FUNCTION__ ); \
1119 } \
1120 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1121 COMMIT_RING(); \
1122 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1123 } \
1124 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1125 ring = dev_priv->ring.start; \
1126 write = dev_priv->ring.tail; \
1127 mask = dev_priv->ring.tail_mask; \
1128} while (0)
1129
1130#define ADVANCE_RING() do { \
1131 if ( RADEON_VERBOSE ) { \
1132 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1133 write, dev_priv->ring.tail ); \
1134 } \
1135 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1136 DRM_ERROR( \
1137 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1138 ((dev_priv->ring.tail + _nr) & mask), \
1139 write, __LINE__); \
1140 } else \
1141 dev_priv->ring.tail = write; \
1142} while (0)
1143
1144#define COMMIT_RING() do { \
1145 /* Flush writes to ring */ \
1146 DRM_MEMORYBARRIER(); \
1147 GET_RING_HEAD( dev_priv ); \
1148 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1149 /* read from PCI bus to ensure correct posting */ \
1150 RADEON_READ( RADEON_CP_RB_RPTR ); \
1151} while (0)
1152
1153#define OUT_RING( x ) do { \
1154 if ( RADEON_VERBOSE ) { \
1155 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1156 (unsigned int)(x), write ); \
1157 } \
1158 ring[write++] = (x); \
1159 write &= mask; \
1160} while (0)
1161
1162#define OUT_RING_REG( reg, val ) do { \
1163 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1164 OUT_RING( val ); \
1165} while (0)
1166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167#define OUT_RING_TABLE( tab, sz ) do { \
1168 int _size = (sz); \
1169 int *_tab = (int *)(tab); \
1170 \
1171 if (write + _size > mask) { \
1172 int _i = (mask+1) - write; \
1173 _size -= _i; \
1174 while (_i > 0 ) { \
1175 *(int *)(ring + write) = *_tab++; \
1176 write++; \
1177 _i--; \
1178 } \
1179 write = 0; \
1180 _tab += _i; \
1181 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 while (_size > 0) { \
1183 *(ring + write) = *_tab++; \
1184 write++; \
1185 _size--; \
1186 } \
1187 write &= mask; \
1188} while (0)
1189
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001190#endif /* __RADEON_DRV_H__ */