blob: 5ecc86cb74c81f3194732ea6469b4e813a206bf5 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Marek Szyprowski740a01e2016-02-18 15:12:58 +010057/*
58 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
59 * v5.0 introduced support for 36bit physical address space by shifting
60 * all page entry values by 4 bits.
61 * All SYSMMU controllers in the system support the address spaces of the same
62 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
63 * value (0 or 4).
64 */
65static short PG_ENT_SHIFT = -1;
66#define SYSMMU_PG_ENT_SHIFT 0
67#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090068
Marek Szyprowski740a01e2016-02-18 15:12:58 +010069#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
70#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
71#define section_offs(iova) (iova & (SECT_SIZE - 1))
72#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
73#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
74#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
75#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090076
77#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +053078#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090079
Cho KyongHod09d78f2014-05-12 11:44:58 +053080static u32 lv1ent_offset(sysmmu_iova_t iova)
81{
82 return iova >> SECT_ORDER;
83}
84
85static u32 lv2ent_offset(sysmmu_iova_t iova)
86{
87 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
88}
89
Marek Szyprowski5e3435e2016-02-18 15:12:50 +010090#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +053091#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +090092
93#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +010094#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +090095
Marek Szyprowski740a01e2016-02-18 15:12:58 +010096#define mk_lv1ent_sect(pa) ((pa >> PG_ENT_SHIFT) | 2)
97#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
98#define mk_lv2ent_lpage(pa) ((pa >> PG_ENT_SHIFT) | 1)
99#define mk_lv2ent_spage(pa) ((pa >> PG_ENT_SHIFT) | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900100
101#define CTRL_ENABLE 0x5
102#define CTRL_BLOCK 0x7
103#define CTRL_DISABLE 0x0
104
Cho KyongHoeeb51842014-05-12 11:45:03 +0530105#define CFG_LRU 0x1
106#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530107#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
108#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
109#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
110
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100111/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900112#define REG_MMU_CTRL 0x000
113#define REG_MMU_CFG 0x004
114#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100115#define REG_MMU_VERSION 0x034
116
117#define MMU_MAJ_VER(val) ((val) >> 7)
118#define MMU_MIN_VER(val) ((val) & 0x7F)
119#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
120
121#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
122
123/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900124#define REG_MMU_FLUSH 0x00C
125#define REG_MMU_FLUSH_ENTRY 0x010
126#define REG_PT_BASE_ADDR 0x014
127#define REG_INT_STATUS 0x018
128#define REG_INT_CLEAR 0x01C
129
130#define REG_PAGE_FAULT_ADDR 0x024
131#define REG_AW_FAULT_ADDR 0x028
132#define REG_AR_FAULT_ADDR 0x02C
133#define REG_DEFAULT_SLAVE_ADDR 0x030
134
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100135/* v5.x registers */
136#define REG_V5_PT_BASE_PFN 0x00C
137#define REG_V5_MMU_FLUSH_ALL 0x010
138#define REG_V5_MMU_FLUSH_ENTRY 0x014
139#define REG_V5_INT_STATUS 0x060
140#define REG_V5_INT_CLEAR 0x064
141#define REG_V5_FAULT_AR_VA 0x070
142#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900143
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530144#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
145
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100146static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530147static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530148static sysmmu_pte_t *zero_lv2_table;
149#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530150
Cho KyongHod09d78f2014-05-12 11:44:58 +0530151static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900152{
153 return pgtable + lv1ent_offset(iova);
154}
155
Cho KyongHod09d78f2014-05-12 11:44:58 +0530156static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900157{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530158 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530159 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900160}
161
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100162/*
163 * IOMMU fault information register
164 */
165struct sysmmu_fault_info {
166 unsigned int bit; /* bit number in STATUS register */
167 unsigned short addr_reg; /* register to read VA fault address */
168 const char *name; /* human readable fault name */
169 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900170};
171
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100172static const struct sysmmu_fault_info sysmmu_faults[] = {
173 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
174 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
175 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
176 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
177 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
178 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
179 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
180 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900181};
182
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100183static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
184 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
185 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
186 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
187 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
188 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
189 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
190 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
191 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
192 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
193 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
194};
195
Marek Szyprowski2860af32015-05-19 15:20:31 +0200196/*
197 * This structure is attached to dev.archdata.iommu of the master device
198 * on device add, contains a list of SYSMMU controllers defined by device tree,
199 * which are bound to given master device. It is usually referenced by 'owner'
200 * pointer.
201*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530202struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200203 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100204 struct iommu_domain *domain; /* domain this device is attached */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530205};
206
Marek Szyprowski2860af32015-05-19 15:20:31 +0200207/*
208 * This structure exynos specific generalization of struct iommu_domain.
209 * It contains list of SYSMMU controllers from all master devices, which has
210 * been attached to this domain and page tables of IO address space defined by
211 * it. It is usually referenced by 'domain' pointer.
212 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900213struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200214 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
215 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
216 short *lv2entcnt; /* free lv2 entry counter for each section */
217 spinlock_t lock; /* lock for modyfying list of clients */
218 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100219 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900220};
221
Marek Szyprowski2860af32015-05-19 15:20:31 +0200222/*
223 * This structure hold all data of a single SYSMMU controller, this includes
224 * hw resources like registers and clocks, pointers and list nodes to connect
225 * it to all other structures, internal state and parameters read from device
226 * tree. It is usually referenced by 'data' pointer.
227 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900228struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200229 struct device *sysmmu; /* SYSMMU controller device */
230 struct device *master; /* master device (owner) */
231 void __iomem *sfrbase; /* our registers */
232 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100233 struct clk *aclk; /* SYSMMU's aclk clock */
234 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200235 struct clk *clk_master; /* master's device clock */
236 int activations; /* number of calls to sysmmu_enable */
237 spinlock_t lock; /* lock for modyfying state */
238 struct exynos_iommu_domain *domain; /* domain we belong to */
239 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200240 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200241 phys_addr_t pgtable; /* assigned page table structure */
242 unsigned int version; /* our version */
KyongHo Cho2a965362012-05-12 05:56:09 +0900243};
244
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100245static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
246{
247 return container_of(dom, struct exynos_iommu_domain, domain);
248}
249
KyongHo Cho2a965362012-05-12 05:56:09 +0900250static bool set_sysmmu_active(struct sysmmu_drvdata *data)
251{
252 /* return true if the System MMU was not active previously
253 and it needs to be initialized */
254 return ++data->activations == 1;
255}
256
257static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
258{
259 /* return true if the System MMU is needed to be disabled */
260 BUG_ON(data->activations < 1);
261 return --data->activations == 0;
262}
263
264static bool is_sysmmu_active(struct sysmmu_drvdata *data)
265{
266 return data->activations > 0;
267}
268
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100269static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900270{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100271 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900272}
273
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100274static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900275{
276 int i = 120;
277
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100278 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
279 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900280 --i;
281
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100282 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100283 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900284 return false;
285 }
286
287 return true;
288}
289
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100290static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900291{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100292 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100293 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100294 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100295 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900296}
297
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100298static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530299 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900300{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530301 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530302
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530303 for (i = 0; i < num_inv; i++) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100304 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100305 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100306 data->sfrbase + REG_MMU_FLUSH_ENTRY);
307 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100308 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100309 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530310 iova += SPAGE_SIZE;
311 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900312}
313
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100314static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900315{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100316 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100317 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100318 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100319 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100320 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900321
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100322 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900323}
324
Marek Szyprowski850d3132016-02-18 15:12:56 +0100325static void __sysmmu_get_version(struct sysmmu_drvdata *data)
326{
327 u32 ver;
328
329 clk_enable(data->clk_master);
330 clk_enable(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100331 clk_enable(data->pclk);
332 clk_enable(data->aclk);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100333
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100334 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100335
336 /* controllers on some SoCs don't report proper version */
337 if (ver == 0x80000001u)
338 data->version = MAKE_MMU_VER(1, 0);
339 else
340 data->version = MMU_RAW_VER(ver);
341
342 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
343 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
344
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100345 clk_disable(data->aclk);
346 clk_disable(data->pclk);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100347 clk_disable(data->clk);
348 clk_disable(data->clk_master);
349}
350
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100351static void show_fault_information(struct sysmmu_drvdata *data,
352 const struct sysmmu_fault_info *finfo,
353 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900354{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530355 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900356
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100357 dev_err(data->sysmmu, "%s FAULT occurred at %#x (page table base: %pa)\n",
358 finfo->name, fault_addr, &data->pgtable);
359 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
360 dev_err(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900361 if (lv1ent_page(ent)) {
362 ent = page_entry(ent, fault_addr);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100363 dev_err(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900364 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900365}
366
367static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
368{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530369 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900370 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100371 const struct sysmmu_fault_info *finfo;
372 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100373 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100374 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530375 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900376
KyongHo Cho2a965362012-05-12 05:56:09 +0900377 WARN_ON(!is_sysmmu_active(data));
378
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100379 if (MMU_MAJ_VER(data->version) < 5) {
380 reg_status = REG_INT_STATUS;
381 reg_clear = REG_INT_CLEAR;
382 finfo = sysmmu_faults;
383 n = ARRAY_SIZE(sysmmu_faults);
384 } else {
385 reg_status = REG_V5_INT_STATUS;
386 reg_clear = REG_V5_INT_CLEAR;
387 finfo = sysmmu_v5_faults;
388 n = ARRAY_SIZE(sysmmu_v5_faults);
389 }
390
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530391 spin_lock(&data->lock);
392
Marek Szyprowskib398af22016-02-18 15:12:51 +0100393 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530394
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100395 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100396 for (i = 0; i < n; i++, finfo++)
397 if (finfo->bit == itype)
398 break;
399 /* unknown/unsupported fault */
400 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900401
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100402 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100403 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100404 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900405
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100406 if (data->domain)
407 ret = report_iommu_fault(&data->domain->domain,
408 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530409 /* fault is not recovered by fault handler */
410 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900411
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100412 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530413
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100414 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900415
Marek Szyprowskib398af22016-02-18 15:12:51 +0100416 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530417
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530418 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900419
420 return IRQ_HANDLED;
421}
422
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530423static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900424{
Marek Szyprowskib398af22016-02-18 15:12:51 +0100425 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530426
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100427 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
428 writel(0, data->sfrbase + REG_MMU_CFG);
KyongHo Cho2a965362012-05-12 05:56:09 +0900429
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100430 clk_disable(data->aclk);
431 clk_disable(data->pclk);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530432 clk_disable(data->clk);
Marek Szyprowskib398af22016-02-18 15:12:51 +0100433 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530434}
KyongHo Cho2a965362012-05-12 05:56:09 +0900435
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530436static bool __sysmmu_disable(struct sysmmu_drvdata *data)
437{
438 bool disabled;
439 unsigned long flags;
440
441 spin_lock_irqsave(&data->lock, flags);
442
443 disabled = set_sysmmu_inactive(data);
444
445 if (disabled) {
446 data->pgtable = 0;
447 data->domain = NULL;
448
449 __sysmmu_disable_nocount(data);
450
451 dev_dbg(data->sysmmu, "Disabled\n");
452 } else {
453 dev_dbg(data->sysmmu, "%d times left to disable\n",
454 data->activations);
455 }
456
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530457 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900458
KyongHo Cho2a965362012-05-12 05:56:09 +0900459 return disabled;
460}
461
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530462static void __sysmmu_init_config(struct sysmmu_drvdata *data)
463{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100464 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530465
Marek Szyprowski83addec2016-02-18 15:12:54 +0100466 if (data->version <= MAKE_MMU_VER(3, 1))
467 cfg = CFG_LRU | CFG_QOS(15);
468 else if (data->version <= MAKE_MMU_VER(3, 2))
469 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
470 else
471 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530472
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100473 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530474}
475
476static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
477{
Marek Szyprowskib398af22016-02-18 15:12:51 +0100478 clk_enable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530479 clk_enable(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100480 clk_enable(data->pclk);
481 clk_enable(data->aclk);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530482
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100483 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530484
485 __sysmmu_init_config(data);
486
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100487 __sysmmu_set_ptbase(data, data->pgtable);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530488
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100489 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530490
Marek Szyprowskib398af22016-02-18 15:12:51 +0100491 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530492}
493
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200494static int __sysmmu_enable(struct sysmmu_drvdata *data, phys_addr_t pgtable,
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200495 struct exynos_iommu_domain *domain)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530496{
497 int ret = 0;
498 unsigned long flags;
499
500 spin_lock_irqsave(&data->lock, flags);
501 if (set_sysmmu_active(data)) {
502 data->pgtable = pgtable;
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200503 data->domain = domain;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530504
505 __sysmmu_enable_nocount(data);
506
507 dev_dbg(data->sysmmu, "Enabled\n");
508 } else {
509 ret = (pgtable == data->pgtable) ? 1 : -EBUSY;
510
511 dev_dbg(data->sysmmu, "already enabled\n");
512 }
513
514 if (WARN_ON(ret < 0))
515 set_sysmmu_inactive(data); /* decrement count */
516
517 spin_unlock_irqrestore(&data->lock, flags);
518
519 return ret;
520}
521
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200522static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530523 sysmmu_iova_t iova)
524{
525 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530526
Marek Szyprowskib398af22016-02-18 15:12:51 +0100527 clk_enable(data->clk_master);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530528
529 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100530 if (is_sysmmu_active(data)) {
531 if (data->version >= MAKE_MMU_VER(3, 3))
532 __sysmmu_tlb_invalidate_entry(data, iova, 1);
533 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530534 spin_unlock_irqrestore(&data->lock, flags);
535
Marek Szyprowskib398af22016-02-18 15:12:51 +0100536 clk_disable(data->clk_master);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530537}
538
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200539static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
540 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900541{
542 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900543
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530544 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900545 if (is_sysmmu_active(data)) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530546 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530547
Marek Szyprowskib398af22016-02-18 15:12:51 +0100548 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530549
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530550 /*
551 * L2TLB invalidation required
552 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530553 * 64KB page: 16 invalidations
554 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530555 * because it is set-associative TLB
556 * with 8-way and 64 sets.
557 * 1MB page can be cached in one of all sets.
558 * 64KB page can be one of 16 consecutive sets.
559 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200560 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530561 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
562
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100563 if (sysmmu_block(data)) {
564 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
565 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900566 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100567 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900568 } else {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200569 dev_dbg(data->master,
570 "disabled. Skipping TLB invalidation @ %#x\n", iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900571 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530572 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900573}
574
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530575static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900576{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530577 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530578 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900579 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530580 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900581
Cho KyongHo46c16d12014-05-12 11:44:54 +0530582 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
583 if (!data)
584 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900585
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530586 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530587 data->sfrbase = devm_ioremap_resource(dev, res);
588 if (IS_ERR(data->sfrbase))
589 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530590
Cho KyongHo46c16d12014-05-12 11:44:54 +0530591 irq = platform_get_irq(pdev, 0);
592 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530593 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530594 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530595 }
596
Cho KyongHo46c16d12014-05-12 11:44:54 +0530597 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530598 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900599 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530600 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
601 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900602 }
603
Cho KyongHo46c16d12014-05-12 11:44:54 +0530604 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100605 if (!IS_ERR(data->clk)) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530606 ret = clk_prepare(data->clk);
607 if (ret) {
608 dev_err(dev, "Failed to prepare clk\n");
609 return ret;
610 }
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100611 } else {
612 data->clk = NULL;
613 }
614
615 data->aclk = devm_clk_get(dev, "aclk");
616 if (!IS_ERR(data->aclk)) {
617 ret = clk_prepare(data->aclk);
618 if (ret) {
619 dev_err(dev, "Failed to prepare aclk\n");
620 return ret;
621 }
622 } else {
623 data->aclk = NULL;
624 }
625
626 data->pclk = devm_clk_get(dev, "pclk");
627 if (!IS_ERR(data->pclk)) {
628 ret = clk_prepare(data->pclk);
629 if (ret) {
630 dev_err(dev, "Failed to prepare pclk\n");
631 return ret;
632 }
633 } else {
634 data->pclk = NULL;
635 }
636
637 if (!data->clk && (!data->aclk || !data->pclk)) {
638 dev_err(dev, "Failed to get device clock(s)!\n");
639 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900640 }
641
Cho KyongHo70605872014-05-12 11:44:55 +0530642 data->clk_master = devm_clk_get(dev, "master");
643 if (!IS_ERR(data->clk_master)) {
644 ret = clk_prepare(data->clk_master);
645 if (ret) {
Cho KyongHo70605872014-05-12 11:44:55 +0530646 dev_err(dev, "Failed to prepare master's clk\n");
647 return ret;
648 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100649 } else {
650 data->clk_master = NULL;
Cho KyongHo70605872014-05-12 11:44:55 +0530651 }
652
KyongHo Cho2a965362012-05-12 05:56:09 +0900653 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530654 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900655
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530656 platform_set_drvdata(pdev, data);
657
Marek Szyprowski850d3132016-02-18 15:12:56 +0100658 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100659 if (PG_ENT_SHIFT < 0) {
660 if (MMU_MAJ_VER(data->version) < 5)
661 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
662 else
663 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
664 }
665
Cho KyongHof4723ec2014-05-12 11:44:52 +0530666 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900667
KyongHo Cho2a965362012-05-12 05:56:09 +0900668 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900669}
670
Marek Szyprowski622015e2015-05-19 15:20:35 +0200671#ifdef CONFIG_PM_SLEEP
672static int exynos_sysmmu_suspend(struct device *dev)
673{
674 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
675
676 dev_dbg(dev, "suspend\n");
677 if (is_sysmmu_active(data)) {
678 __sysmmu_disable_nocount(data);
679 pm_runtime_put(dev);
680 }
681 return 0;
682}
683
684static int exynos_sysmmu_resume(struct device *dev)
685{
686 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
687
688 dev_dbg(dev, "resume\n");
689 if (is_sysmmu_active(data)) {
690 pm_runtime_get_sync(dev);
691 __sysmmu_enable_nocount(data);
692 }
693 return 0;
694}
695#endif
696
697static const struct dev_pm_ops sysmmu_pm_ops = {
698 SET_LATE_SYSTEM_SLEEP_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume)
699};
700
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530701static const struct of_device_id sysmmu_of_match[] __initconst = {
702 { .compatible = "samsung,exynos-sysmmu", },
703 { },
704};
705
706static struct platform_driver exynos_sysmmu_driver __refdata = {
707 .probe = exynos_sysmmu_probe,
708 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900709 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530710 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200711 .pm = &sysmmu_pm_ops,
KyongHo Cho2a965362012-05-12 05:56:09 +0900712 }
713};
714
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100715static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900716{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100717 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
718 DMA_TO_DEVICE);
719 *ent = val;
720 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
721 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900722}
723
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100724static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900725{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200726 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100727 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530728 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900729
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100730 /* Check if correct PTE offsets are initialized */
731 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900732
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200733 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
734 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100735 return NULL;
736
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100737 if (type == IOMMU_DOMAIN_DMA) {
738 if (iommu_get_dma_cookie(&domain->domain) != 0)
739 goto err_pgtable;
740 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
741 goto err_pgtable;
742 }
743
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200744 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
745 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100746 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900747
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200748 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
749 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900750 goto err_counter;
751
Sachin Kamatf171aba2014-08-04 10:06:28 +0530752 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530753 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200754 domain->pgtable[i + 0] = ZERO_LV2LINK;
755 domain->pgtable[i + 1] = ZERO_LV2LINK;
756 domain->pgtable[i + 2] = ZERO_LV2LINK;
757 domain->pgtable[i + 3] = ZERO_LV2LINK;
758 domain->pgtable[i + 4] = ZERO_LV2LINK;
759 domain->pgtable[i + 5] = ZERO_LV2LINK;
760 domain->pgtable[i + 6] = ZERO_LV2LINK;
761 domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530762 }
763
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100764 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
765 DMA_TO_DEVICE);
766 /* For mapping page table entries we rely on dma == phys */
767 BUG_ON(handle != virt_to_phys(domain->pgtable));
KyongHo Cho2a965362012-05-12 05:56:09 +0900768
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200769 spin_lock_init(&domain->lock);
770 spin_lock_init(&domain->pgtablelock);
771 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900772
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200773 domain->domain.geometry.aperture_start = 0;
774 domain->domain.geometry.aperture_end = ~0UL;
775 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200776
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200777 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900778
779err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200780 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100781err_dma_cookie:
782 if (type == IOMMU_DOMAIN_DMA)
783 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900784err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200785 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100786 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900787}
788
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200789static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900790{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200791 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200792 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900793 unsigned long flags;
794 int i;
795
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200796 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900797
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200798 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900799
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200800 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200801 if (__sysmmu_disable(data))
802 data->master = NULL;
803 list_del_init(&data->domain_node);
KyongHo Cho2a965362012-05-12 05:56:09 +0900804 }
805
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200806 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900807
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100808 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
809 iommu_put_dma_cookie(iommu_domain);
810
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100811 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
812 DMA_TO_DEVICE);
813
KyongHo Cho2a965362012-05-12 05:56:09 +0900814 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100815 if (lv1ent_page(domain->pgtable + i)) {
816 phys_addr_t base = lv2table_base(domain->pgtable + i);
817
818 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
819 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530820 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100821 phys_to_virt(base));
822 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900823
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200824 free_pages((unsigned long)domain->pgtable, 2);
825 free_pages((unsigned long)domain->lv2entcnt, 1);
826 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900827}
828
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100829static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
830 struct device *dev)
831{
832 struct exynos_iommu_owner *owner = dev->archdata.iommu;
833 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
834 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
835 struct sysmmu_drvdata *data, *next;
836 unsigned long flags;
837 bool found = false;
838
839 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
840 return;
841
842 spin_lock_irqsave(&domain->lock, flags);
843 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
844 if (data->master == dev) {
845 if (__sysmmu_disable(data)) {
846 data->master = NULL;
847 list_del_init(&data->domain_node);
848 }
849 pm_runtime_put(data->sysmmu);
850 found = true;
851 }
852 }
853 spin_unlock_irqrestore(&domain->lock, flags);
854
855 owner->domain = NULL;
856
857 if (found)
858 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
859 __func__, &pagetable);
860 else
861 dev_err(dev, "%s: No IOMMU is attached\n", __func__);
862}
863
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200864static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900865 struct device *dev)
866{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530867 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200868 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200869 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200870 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900871 unsigned long flags;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200872 int ret = -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900873
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200874 if (!has_sysmmu(dev))
875 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900876
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100877 if (owner->domain)
878 exynos_iommu_detach_device(owner->domain, dev);
879
Marek Szyprowski1b092052015-05-19 15:20:33 +0200880 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskice70ca52015-05-19 15:20:34 +0200881 pm_runtime_get_sync(data->sysmmu);
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200882 ret = __sysmmu_enable(data, pagetable, domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200883 if (ret >= 0) {
884 data->master = dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900885
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200886 spin_lock_irqsave(&domain->lock, flags);
887 list_add_tail(&data->domain_node, &domain->clients);
888 spin_unlock_irqrestore(&domain->lock, flags);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200889 }
890 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900891
892 if (ret < 0) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530893 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
894 __func__, &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530895 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900896 }
897
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100898 owner->domain = iommu_domain;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530899 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
900 __func__, &pagetable, (ret == 0) ? "" : ", again");
901
KyongHo Cho2a965362012-05-12 05:56:09 +0900902 return ret;
903}
904
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200905static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530906 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900907{
Cho KyongHo61128f02014-05-12 11:44:47 +0530908 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530909 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530910 return ERR_PTR(-EADDRINUSE);
911 }
912
KyongHo Cho2a965362012-05-12 05:56:09 +0900913 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530914 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530915 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900916
Cho KyongHo734c3c72014-05-12 11:44:48 +0530917 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100918 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900919 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530920 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900921
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100922 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700923 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900924 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100925 dma_map_single(dma_dev, pent, LV2TABLE_SIZE, DMA_TO_DEVICE);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530926
927 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530928 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
929 * FLPD cache may cache the address of zero_l2_table. This
930 * function replaces the zero_l2_table with new L2 page table
931 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530932 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530933 * cache may still cache zero_l2_table for the valid area
934 * instead of new L2 page table that has the mapping
935 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530936 * Thus any replacement of zero_l2_table with other valid L2
937 * page table must involve FLPD cache invalidation for System
938 * MMU v3.3.
939 * FLPD cache invalidation is performed with TLB invalidation
940 * by VPN without blocking. It is safe to invalidate TLB without
941 * blocking because the target address of TLB invalidation is
942 * not currently mapped.
943 */
944 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200945 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530946
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200947 spin_lock(&domain->lock);
948 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200949 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200950 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530951 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900952 }
953
954 return page_entry(sent, iova);
955}
956
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200957static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530958 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Cho KyongHo61128f02014-05-12 11:44:47 +0530959 phys_addr_t paddr, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900960{
Cho KyongHo61128f02014-05-12 11:44:47 +0530961 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530962 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530963 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900964 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530965 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900966
967 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530968 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530969 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530970 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900971 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530972 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900973
Cho KyongHo734c3c72014-05-12 11:44:48 +0530974 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900975 *pgcnt = 0;
976 }
977
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100978 update_pte(sent, mk_lv1ent_sect(paddr));
KyongHo Cho2a965362012-05-12 05:56:09 +0900979
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200980 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530981 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200982 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530983 /*
984 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
985 * entry by speculative prefetch of SLPD which has no mapping.
986 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200987 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200988 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530989 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200990 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530991
KyongHo Cho2a965362012-05-12 05:56:09 +0900992 return 0;
993}
994
Cho KyongHod09d78f2014-05-12 11:44:58 +0530995static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
KyongHo Cho2a965362012-05-12 05:56:09 +0900996 short *pgcnt)
997{
998 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530999 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +09001000 return -EADDRINUSE;
1001
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001002 update_pte(pent, mk_lv2ent_spage(paddr));
KyongHo Cho2a965362012-05-12 05:56:09 +09001003 *pgcnt -= 1;
1004 } else { /* size == LPAGE_SIZE */
1005 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001006 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301007
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001008 dma_sync_single_for_cpu(dma_dev, pent_base,
1009 sizeof(*pent) * SPAGES_PER_LPAGE,
1010 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001011 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301012 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301013 if (i > 0)
1014 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001015 return -EADDRINUSE;
1016 }
1017
1018 *pent = mk_lv2ent_lpage(paddr);
1019 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001020 dma_sync_single_for_device(dma_dev, pent_base,
1021 sizeof(*pent) * SPAGES_PER_LPAGE,
1022 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001023 *pgcnt -= SPAGES_PER_LPAGE;
1024 }
1025
1026 return 0;
1027}
1028
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301029/*
1030 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1031 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301032 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301033 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301034 * However, the logic has a bug that while caching faulty page table entries,
1035 * System MMU reports page fault if the cached fault entry is hit even though
1036 * the fault entry is updated to a valid entry after the entry is cached.
1037 * To prevent caching faulty page table entries which may be updated to valid
1038 * entries later, the virtual memory manager should care about the workaround
1039 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301040 *
1041 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301042 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301043 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301044 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301045 * the following sizes for System MMU v3.1 and v3.2.
1046 * System MMU v3.1: 128KiB
1047 * System MMU v3.2: 256KiB
1048 *
1049 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301050 * more workarounds.
1051 * - Any two consecutive I/O virtual regions must have a hole of size larger
1052 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301053 * - Start address of an I/O virtual region must be aligned by 128KiB.
1054 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001055static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1056 unsigned long l_iova, phys_addr_t paddr, size_t size,
1057 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001058{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001059 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301060 sysmmu_pte_t *entry;
1061 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001062 unsigned long flags;
1063 int ret = -ENOMEM;
1064
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001065 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001066
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001067 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001068
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001069 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001070
1071 if (size == SECT_SIZE) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001072 ret = lv1set_section(domain, entry, iova, paddr,
1073 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001074 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301075 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001076
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001077 pent = alloc_lv2entry(domain, entry, iova,
1078 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001079
Cho KyongHo61128f02014-05-12 11:44:47 +05301080 if (IS_ERR(pent))
1081 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001082 else
1083 ret = lv2set_page(pent, paddr, size,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001084 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001085 }
1086
Cho KyongHo61128f02014-05-12 11:44:47 +05301087 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301088 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1089 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001090
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001091 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001092
1093 return ret;
1094}
1095
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001096static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1097 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301098{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001099 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301100 unsigned long flags;
1101
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001102 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301103
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001104 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001105 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301106
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001107 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301108}
1109
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001110static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1111 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001112{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001113 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301114 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1115 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301116 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301117 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001118
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001119 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001120
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001121 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001122
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001123 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001124
1125 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301126 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301127 err_pgsize = SECT_SIZE;
1128 goto err;
1129 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001130
Sachin Kamatf171aba2014-08-04 10:06:28 +05301131 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001132 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001133 size = SECT_SIZE;
1134 goto done;
1135 }
1136
1137 if (unlikely(lv1ent_fault(ent))) {
1138 if (size > SECT_SIZE)
1139 size = SECT_SIZE;
1140 goto done;
1141 }
1142
1143 /* lv1ent_page(sent) == true here */
1144
1145 ent = page_entry(ent, iova);
1146
1147 if (unlikely(lv2ent_fault(ent))) {
1148 size = SPAGE_SIZE;
1149 goto done;
1150 }
1151
1152 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001153 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001154 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001155 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001156 goto done;
1157 }
1158
1159 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301160 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301161 err_pgsize = LPAGE_SIZE;
1162 goto err;
1163 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001164
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001165 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1166 sizeof(*ent) * SPAGES_PER_LPAGE,
1167 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001168 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001169 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1170 sizeof(*ent) * SPAGES_PER_LPAGE,
1171 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001172 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001173 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001174done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001175 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001176
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001177 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001178
KyongHo Cho2a965362012-05-12 05:56:09 +09001179 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301180err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001181 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301182
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301183 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1184 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301185
1186 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001187}
1188
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001189static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05301190 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001191{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001192 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301193 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001194 unsigned long flags;
1195 phys_addr_t phys = 0;
1196
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001197 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001198
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001199 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001200
1201 if (lv1ent_section(entry)) {
1202 phys = section_phys(entry) + section_offs(iova);
1203 } else if (lv1ent_page(entry)) {
1204 entry = page_entry(entry, iova);
1205
1206 if (lv2ent_large(entry))
1207 phys = lpage_phys(entry) + lpage_offs(iova);
1208 else if (lv2ent_small(entry))
1209 phys = spage_phys(entry) + spage_offs(iova);
1210 }
1211
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001212 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001213
1214 return phys;
1215}
1216
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001217static struct iommu_group *get_device_iommu_group(struct device *dev)
1218{
1219 struct iommu_group *group;
1220
1221 group = iommu_group_get(dev);
1222 if (!group)
1223 group = iommu_group_alloc();
1224
1225 return group;
1226}
1227
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301228static int exynos_iommu_add_device(struct device *dev)
1229{
1230 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301231
Marek Szyprowski06801db2015-05-19 15:20:32 +02001232 if (!has_sysmmu(dev))
1233 return -ENODEV;
1234
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001235 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301236
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001237 if (IS_ERR(group))
1238 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301239
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301240 iommu_group_put(group);
1241
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001242 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301243}
1244
1245static void exynos_iommu_remove_device(struct device *dev)
1246{
Marek Szyprowski06801db2015-05-19 15:20:32 +02001247 if (!has_sysmmu(dev))
1248 return;
1249
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301250 iommu_group_remove_device(dev);
1251}
1252
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001253static int exynos_iommu_of_xlate(struct device *dev,
1254 struct of_phandle_args *spec)
1255{
1256 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1257 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
1258 struct sysmmu_drvdata *data;
1259
1260 if (!sysmmu)
1261 return -ENODEV;
1262
1263 data = platform_get_drvdata(sysmmu);
1264 if (!data)
1265 return -ENODEV;
1266
1267 if (!owner) {
1268 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1269 if (!owner)
1270 return -ENOMEM;
1271
1272 INIT_LIST_HEAD(&owner->controllers);
1273 dev->archdata.iommu = owner;
1274 }
1275
1276 list_add_tail(&data->owner_node, &owner->controllers);
1277 return 0;
1278}
1279
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001280static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001281 .domain_alloc = exynos_iommu_domain_alloc,
1282 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001283 .attach_dev = exynos_iommu_attach_device,
1284 .detach_dev = exynos_iommu_detach_device,
1285 .map = exynos_iommu_map,
1286 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001287 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001288 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001289 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001290 .add_device = exynos_iommu_add_device,
1291 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001292 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001293 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001294};
1295
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001296static bool init_done;
1297
KyongHo Cho2a965362012-05-12 05:56:09 +09001298static int __init exynos_iommu_init(void)
1299{
1300 int ret;
1301
Cho KyongHo734c3c72014-05-12 11:44:48 +05301302 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1303 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1304 if (!lv2table_kmem_cache) {
1305 pr_err("%s: Failed to create kmem cache\n", __func__);
1306 return -ENOMEM;
1307 }
1308
KyongHo Cho2a965362012-05-12 05:56:09 +09001309 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301310 if (ret) {
1311 pr_err("%s: Failed to register driver\n", __func__);
1312 goto err_reg_driver;
1313 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001314
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301315 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1316 if (zero_lv2_table == NULL) {
1317 pr_err("%s: Failed to allocate zero level2 page table\n",
1318 __func__);
1319 ret = -ENOMEM;
1320 goto err_zero_lv2;
1321 }
1322
Cho KyongHo734c3c72014-05-12 11:44:48 +05301323 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1324 if (ret) {
1325 pr_err("%s: Failed to register exynos-iommu driver.\n",
1326 __func__);
1327 goto err_set_iommu;
1328 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001329
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001330 init_done = true;
1331
Cho KyongHo734c3c72014-05-12 11:44:48 +05301332 return 0;
1333err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301334 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1335err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301336 platform_driver_unregister(&exynos_sysmmu_driver);
1337err_reg_driver:
1338 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001339 return ret;
1340}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001341
1342static int __init exynos_iommu_of_setup(struct device_node *np)
1343{
1344 struct platform_device *pdev;
1345
1346 if (!init_done)
1347 exynos_iommu_init();
1348
1349 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
1350 if (IS_ERR(pdev))
1351 return PTR_ERR(pdev);
1352
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001353 /*
1354 * use the first registered sysmmu device for performing
1355 * dma mapping operations on iommu page tables (cpu cache flush)
1356 */
1357 if (!dma_dev)
1358 dma_dev = &pdev->dev;
1359
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001360 of_iommu_set_ops(np, &exynos_iommu_ops);
1361 return 0;
1362}
1363
1364IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1365 exynos_iommu_of_setup);