blob: 9c0174a8f46c16db0180903b331e45e45408442a [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/delay.h>
41#include <linux/slab.h>
42#include <linux/spinlock.h>
43#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/interrupt.h>
46#include <linux/io.h>
47#include <linux/list.h>
48#include <linux/dma-mapping.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
57#define DMA_ADDR_INVALID (~(dma_addr_t)0)
58
59void dwc3_map_buffer_to_dma(struct dwc3_request *req)
60{
61 struct dwc3 *dwc = req->dep->dwc;
62
Sebastian Andrzej Siewior78c58a52011-08-31 17:12:02 +020063 if (req->request.length == 0) {
64 /* req->request.dma = dwc->setup_buf_addr; */
65 return;
66 }
67
Felipe Balbi72246da2011-08-19 18:10:58 +030068 if (req->request.dma == DMA_ADDR_INVALID) {
69 req->request.dma = dma_map_single(dwc->dev, req->request.buf,
70 req->request.length, req->direction
71 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
72 req->mapped = true;
Felipe Balbi72246da2011-08-19 18:10:58 +030073 }
74}
75
76void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
77{
78 struct dwc3 *dwc = req->dep->dwc;
79
Sebastian Andrzej Siewior78c58a52011-08-31 17:12:02 +020080 if (req->request.length == 0) {
81 req->request.dma = DMA_ADDR_INVALID;
82 return;
83 }
84
Felipe Balbi72246da2011-08-19 18:10:58 +030085 if (req->mapped) {
86 dma_unmap_single(dwc->dev, req->request.dma,
87 req->request.length, req->direction
88 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
89 req->mapped = 0;
Felipe Balbif198ead2011-08-27 15:10:09 +030090 req->request.dma = DMA_ADDR_INVALID;
Felipe Balbi72246da2011-08-19 18:10:58 +030091 }
92}
93
94void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
95 int status)
96{
97 struct dwc3 *dwc = dep->dwc;
98
99 if (req->queued) {
100 dep->busy_slot++;
101 /*
102 * Skip LINK TRB. We can't use req->trb and check for
103 * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
104 * completed (not the LINK TRB).
105 */
106 if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
107 usb_endpoint_xfer_isoc(dep->desc))
108 dep->busy_slot++;
109 }
110 list_del(&req->list);
111
112 if (req->request.status == -EINPROGRESS)
113 req->request.status = status;
114
115 dwc3_unmap_buffer_from_dma(req);
116
117 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
118 req, dep->name, req->request.actual,
119 req->request.length, status);
120
121 spin_unlock(&dwc->lock);
122 req->request.complete(&req->dep->endpoint, &req->request);
123 spin_lock(&dwc->lock);
124}
125
126static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
127{
128 switch (cmd) {
129 case DWC3_DEPCMD_DEPSTARTCFG:
130 return "Start New Configuration";
131 case DWC3_DEPCMD_ENDTRANSFER:
132 return "End Transfer";
133 case DWC3_DEPCMD_UPDATETRANSFER:
134 return "Update Transfer";
135 case DWC3_DEPCMD_STARTTRANSFER:
136 return "Start Transfer";
137 case DWC3_DEPCMD_CLEARSTALL:
138 return "Clear Stall";
139 case DWC3_DEPCMD_SETSTALL:
140 return "Set Stall";
141 case DWC3_DEPCMD_GETSEQNUMBER:
142 return "Get Data Sequence Number";
143 case DWC3_DEPCMD_SETTRANSFRESOURCE:
144 return "Set Endpoint Transfer Resource";
145 case DWC3_DEPCMD_SETEPCONFIG:
146 return "Set Endpoint Configuration";
147 default:
148 return "UNKNOWN command";
149 }
150}
151
152int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
153 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
154{
155 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200156 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300157 u32 reg;
158
159 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
160 dep->name,
161 dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
162 params->param1.raw, params->param2.raw);
163
164 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
165 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
166 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
167
168 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
169 do {
170 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
171 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300172 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
173 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 return 0;
175 }
176
177 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300178 * We can't sleep here, because it is also called from
179 * interrupt context.
180 */
181 timeout--;
182 if (!timeout)
183 return -ETIMEDOUT;
184
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200185 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 } while (1);
187}
188
189static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
190 struct dwc3_trb_hw *trb)
191{
192 u32 offset = trb - dep->trb_pool;
193
194 return dep->trb_pool_dma + offset;
195}
196
197static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
198{
199 struct dwc3 *dwc = dep->dwc;
200
201 if (dep->trb_pool)
202 return 0;
203
204 if (dep->number == 0 || dep->number == 1)
205 return 0;
206
207 dep->trb_pool = dma_alloc_coherent(dwc->dev,
208 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
209 &dep->trb_pool_dma, GFP_KERNEL);
210 if (!dep->trb_pool) {
211 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
212 dep->name);
213 return -ENOMEM;
214 }
215
216 return 0;
217}
218
219static void dwc3_free_trb_pool(struct dwc3_ep *dep)
220{
221 struct dwc3 *dwc = dep->dwc;
222
223 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
224 dep->trb_pool, dep->trb_pool_dma);
225
226 dep->trb_pool = NULL;
227 dep->trb_pool_dma = 0;
228}
229
230static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
231{
232 struct dwc3_gadget_ep_cmd_params params;
233 u32 cmd;
234
235 memset(&params, 0x00, sizeof(params));
236
237 if (dep->number != 1) {
238 cmd = DWC3_DEPCMD_DEPSTARTCFG;
239 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300240 if (dep->number > 1) {
241 if (dwc->start_config_issued)
242 return 0;
243 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300245 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300246
247 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
248 }
249
250 return 0;
251}
252
253static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
254 const struct usb_endpoint_descriptor *desc)
255{
256 struct dwc3_gadget_ep_cmd_params params;
257
258 memset(&params, 0x00, sizeof(params));
259
260 params.param0.depcfg.ep_type = usb_endpoint_type(desc);
Kuninori Morimoto29cc8892011-08-23 03:12:03 -0700261 params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300262
263 params.param1.depcfg.xfer_complete_enable = true;
264 params.param1.depcfg.xfer_not_ready_enable = true;
265
266 if (usb_endpoint_xfer_isoc(desc))
267 params.param1.depcfg.xfer_in_progress_enable = true;
268
269 /*
270 * We are doing 1:1 mapping for endpoints, meaning
271 * Physical Endpoints 2 maps to Logical Endpoint 2 and
272 * so on. We consider the direction bit as part of the physical
273 * endpoint number. So USB endpoint 0x81 is 0x03.
274 */
275 params.param1.depcfg.ep_number = dep->number;
276
277 /*
278 * We must use the lower 16 TX FIFOs even though
279 * HW might have more
280 */
281 if (dep->direction)
282 params.param0.depcfg.fifo_number = dep->number >> 1;
283
284 if (desc->bInterval) {
285 params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
286 dep->interval = 1 << (desc->bInterval - 1);
287 }
288
289 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
290 DWC3_DEPCMD_SETEPCONFIG, &params);
291}
292
293static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
294{
295 struct dwc3_gadget_ep_cmd_params params;
296
297 memset(&params, 0x00, sizeof(params));
298
299 params.param0.depxfercfg.number_xfer_resources = 1;
300
301 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
302 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
303}
304
305/**
306 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
307 * @dep: endpoint to be initialized
308 * @desc: USB Endpoint Descriptor
309 *
310 * Caller should take care of locking
311 */
312static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
313 const struct usb_endpoint_descriptor *desc)
314{
315 struct dwc3 *dwc = dep->dwc;
316 u32 reg;
317 int ret = -ENOMEM;
318
319 if (!(dep->flags & DWC3_EP_ENABLED)) {
320 ret = dwc3_gadget_start_config(dwc, dep);
321 if (ret)
322 return ret;
323 }
324
325 ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
326 if (ret)
327 return ret;
328
329 if (!(dep->flags & DWC3_EP_ENABLED)) {
330 struct dwc3_trb_hw *trb_st_hw;
331 struct dwc3_trb_hw *trb_link_hw;
332 struct dwc3_trb trb_link;
333
334 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
335 if (ret)
336 return ret;
337
338 dep->desc = desc;
339 dep->type = usb_endpoint_type(desc);
340 dep->flags |= DWC3_EP_ENABLED;
341
342 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
343 reg |= DWC3_DALEPENA_EP(dep->number);
344 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
345
346 if (!usb_endpoint_xfer_isoc(desc))
347 return 0;
348
349 memset(&trb_link, 0, sizeof(trb_link));
350
351 /* Link TRB for ISOC. The HWO but is never reset */
352 trb_st_hw = &dep->trb_pool[0];
353
354 trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
355 trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
356 trb_link.hwo = true;
357
358 trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
359 dwc3_trb_to_hw(&trb_link, trb_link_hw);
360 }
361
362 return 0;
363}
364
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200365static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
366static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300367{
368 struct dwc3_request *req;
369
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200370 if (!list_empty(&dep->req_queued))
371 dwc3_stop_active_transfer(dwc, dep->number);
372
Felipe Balbi72246da2011-08-19 18:10:58 +0300373 while (!list_empty(&dep->request_list)) {
374 req = next_request(&dep->request_list);
375
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200376 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300377 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300378}
379
380/**
381 * __dwc3_gadget_ep_disable - Disables a HW endpoint
382 * @dep: the endpoint to disable
383 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200384 * This function also removes requests which are currently processed ny the
385 * hardware and those which are not yet scheduled.
386 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300387 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300388static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
389{
390 struct dwc3 *dwc = dep->dwc;
391 u32 reg;
392
393 dep->flags &= ~DWC3_EP_ENABLED;
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200394 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300395
396 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
397 reg &= ~DWC3_DALEPENA_EP(dep->number);
398 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
399
400 dep->desc = NULL;
401 dep->type = 0;
402
403 return 0;
404}
405
406/* -------------------------------------------------------------------------- */
407
408static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
409 const struct usb_endpoint_descriptor *desc)
410{
411 return -EINVAL;
412}
413
414static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
415{
416 return -EINVAL;
417}
418
419/* -------------------------------------------------------------------------- */
420
421static int dwc3_gadget_ep_enable(struct usb_ep *ep,
422 const struct usb_endpoint_descriptor *desc)
423{
424 struct dwc3_ep *dep;
425 struct dwc3 *dwc;
426 unsigned long flags;
427 int ret;
428
429 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
430 pr_debug("dwc3: invalid parameters\n");
431 return -EINVAL;
432 }
433
434 if (!desc->wMaxPacketSize) {
435 pr_debug("dwc3: missing wMaxPacketSize\n");
436 return -EINVAL;
437 }
438
439 dep = to_dwc3_ep(ep);
440 dwc = dep->dwc;
441
442 switch (usb_endpoint_type(desc)) {
443 case USB_ENDPOINT_XFER_CONTROL:
444 strncat(dep->name, "-control", sizeof(dep->name));
445 break;
446 case USB_ENDPOINT_XFER_ISOC:
447 strncat(dep->name, "-isoc", sizeof(dep->name));
448 break;
449 case USB_ENDPOINT_XFER_BULK:
450 strncat(dep->name, "-bulk", sizeof(dep->name));
451 break;
452 case USB_ENDPOINT_XFER_INT:
453 strncat(dep->name, "-int", sizeof(dep->name));
454 break;
455 default:
456 dev_err(dwc->dev, "invalid endpoint transfer type\n");
457 }
458
459 if (dep->flags & DWC3_EP_ENABLED) {
460 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
461 dep->name);
462 return 0;
463 }
464
465 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
466
467 spin_lock_irqsave(&dwc->lock, flags);
468 ret = __dwc3_gadget_ep_enable(dep, desc);
469 spin_unlock_irqrestore(&dwc->lock, flags);
470
471 return ret;
472}
473
474static int dwc3_gadget_ep_disable(struct usb_ep *ep)
475{
476 struct dwc3_ep *dep;
477 struct dwc3 *dwc;
478 unsigned long flags;
479 int ret;
480
481 if (!ep) {
482 pr_debug("dwc3: invalid parameters\n");
483 return -EINVAL;
484 }
485
486 dep = to_dwc3_ep(ep);
487 dwc = dep->dwc;
488
489 if (!(dep->flags & DWC3_EP_ENABLED)) {
490 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
491 dep->name);
492 return 0;
493 }
494
495 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
496 dep->number >> 1,
497 (dep->number & 1) ? "in" : "out");
498
499 spin_lock_irqsave(&dwc->lock, flags);
500 ret = __dwc3_gadget_ep_disable(dep);
501 spin_unlock_irqrestore(&dwc->lock, flags);
502
503 return ret;
504}
505
506static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
507 gfp_t gfp_flags)
508{
509 struct dwc3_request *req;
510 struct dwc3_ep *dep = to_dwc3_ep(ep);
511 struct dwc3 *dwc = dep->dwc;
512
513 req = kzalloc(sizeof(*req), gfp_flags);
514 if (!req) {
515 dev_err(dwc->dev, "not enough memory\n");
516 return NULL;
517 }
518
519 req->epnum = dep->number;
520 req->dep = dep;
521 req->request.dma = DMA_ADDR_INVALID;
522
523 return &req->request;
524}
525
526static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
527 struct usb_request *request)
528{
529 struct dwc3_request *req = to_dwc3_request(request);
530
531 kfree(req);
532}
533
534/*
535 * dwc3_prepare_trbs - setup TRBs from requests
536 * @dep: endpoint for which requests are being prepared
537 * @starting: true if the endpoint is idle and no requests are queued.
538 *
539 * The functions goes through the requests list and setups TRBs for the
540 * transfers. The functions returns once there are not more TRBs available or
541 * it run out of requests.
542 */
543static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
544 bool starting)
545{
546 struct dwc3_request *req, *n, *ret = NULL;
547 struct dwc3_trb_hw *trb_hw;
548 struct dwc3_trb trb;
549 u32 trbs_left;
550
551 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
552
553 /* the first request must not be queued */
554 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
555 /*
556 * if busy & slot are equal than it is either full or empty. If we are
557 * starting to proceed requests then we are empty. Otherwise we ar
558 * full and don't do anything
559 */
560 if (!trbs_left) {
561 if (!starting)
562 return NULL;
563 trbs_left = DWC3_TRB_NUM;
564 /*
565 * In case we start from scratch, we queue the ISOC requests
566 * starting from slot 1. This is done because we use ring
567 * buffer and have no LST bit to stop us. Instead, we place
568 * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
569 * after the first request so we start at slot 1 and have
570 * 7 requests proceed before we hit the first IOC.
571 * Other transfer types don't use the ring buffer and are
572 * processed from the first TRB until the last one. Since we
573 * don't wrap around we have to start at the beginning.
574 */
575 if (usb_endpoint_xfer_isoc(dep->desc)) {
576 dep->busy_slot = 1;
577 dep->free_slot = 1;
578 } else {
579 dep->busy_slot = 0;
580 dep->free_slot = 0;
581 }
582 }
583
584 /* The last TRB is a link TRB, not used for xfer */
585 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
586 return NULL;
587
588 list_for_each_entry_safe(req, n, &dep->request_list, list) {
589 unsigned int last_one = 0;
590 unsigned int cur_slot;
591
592 trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
593 cur_slot = dep->free_slot;
594 dep->free_slot++;
595
596 /* Skip the LINK-TRB on ISOC */
597 if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
598 usb_endpoint_xfer_isoc(dep->desc))
599 continue;
600
601 dwc3_gadget_move_request_queued(req);
602 memset(&trb, 0, sizeof(trb));
603 trbs_left--;
604
605 /* Is our TRB pool empty? */
606 if (!trbs_left)
607 last_one = 1;
608 /* Is this the last request? */
609 if (list_empty(&dep->request_list))
610 last_one = 1;
611
612 /*
613 * FIXME we shouldn't need to set LST bit always but we are
614 * facing some weird problem with the Hardware where it doesn't
615 * complete even though it has been previously started.
616 *
617 * While we're debugging the problem, as a workaround to
618 * multiple TRBs handling, use only one TRB at a time.
619 */
620 last_one = 1;
621
622 req->trb = trb_hw;
623 if (!ret)
624 ret = req;
625
626 trb.bplh = req->request.dma;
627
628 if (usb_endpoint_xfer_isoc(dep->desc)) {
629 trb.isp_imi = true;
630 trb.csp = true;
631 } else {
632 trb.lst = last_one;
633 }
634
635 switch (usb_endpoint_type(dep->desc)) {
636 case USB_ENDPOINT_XFER_CONTROL:
637 trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
638 break;
639
640 case USB_ENDPOINT_XFER_ISOC:
Sebastian Andrzej Siewior5a189992011-08-22 17:42:19 +0200641 trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi72246da2011-08-19 18:10:58 +0300642
643 /* IOC every DWC3_TRB_NUM / 4 so we can refill */
644 if (!(cur_slot % (DWC3_TRB_NUM / 4)))
645 trb.ioc = last_one;
646 break;
647
648 case USB_ENDPOINT_XFER_BULK:
649 case USB_ENDPOINT_XFER_INT:
650 trb.trbctl = DWC3_TRBCTL_NORMAL;
651 break;
652 default:
653 /*
654 * This is only possible with faulty memory because we
655 * checked it already :)
656 */
657 BUG();
658 }
659
660 trb.length = req->request.length;
661 trb.hwo = true;
662
663 dwc3_trb_to_hw(&trb, trb_hw);
664 req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
665
666 if (last_one)
667 break;
668 }
669
670 return ret;
671}
672
673static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
674 int start_new)
675{
676 struct dwc3_gadget_ep_cmd_params params;
677 struct dwc3_request *req;
678 struct dwc3 *dwc = dep->dwc;
679 int ret;
680 u32 cmd;
681
682 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
683 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
684 return -EBUSY;
685 }
686 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
687
688 /*
689 * If we are getting here after a short-out-packet we don't enqueue any
690 * new requests as we try to set the IOC bit only on the last request.
691 */
692 if (start_new) {
693 if (list_empty(&dep->req_queued))
694 dwc3_prepare_trbs(dep, start_new);
695
696 /* req points to the first request which will be sent */
697 req = next_request(&dep->req_queued);
698 } else {
699 /*
700 * req points to the first request where HWO changed
701 * from 0 to 1
702 */
703 req = dwc3_prepare_trbs(dep, start_new);
704 }
705 if (!req) {
706 dep->flags |= DWC3_EP_PENDING_REQUEST;
707 return 0;
708 }
709
710 memset(&params, 0, sizeof(params));
711 params.param0.depstrtxfer.transfer_desc_addr_high =
712 upper_32_bits(req->trb_dma);
713 params.param1.depstrtxfer.transfer_desc_addr_low =
714 lower_32_bits(req->trb_dma);
715
716 if (start_new)
717 cmd = DWC3_DEPCMD_STARTTRANSFER;
718 else
719 cmd = DWC3_DEPCMD_UPDATETRANSFER;
720
721 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
722 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
723 if (ret < 0) {
724 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
725
726 /*
727 * FIXME we need to iterate over the list of requests
728 * here and stop, unmap, free and del each of the linked
729 * requests instead of we do now.
730 */
731 dwc3_unmap_buffer_from_dma(req);
732 list_del(&req->list);
733 return ret;
734 }
735
736 dep->flags |= DWC3_EP_BUSY;
737 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
738 dep->number);
739 if (!dep->res_trans_idx)
740 printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
741 return 0;
742}
743
744static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
745{
746 req->request.actual = 0;
747 req->request.status = -EINPROGRESS;
748 req->direction = dep->direction;
749 req->epnum = dep->number;
750
751 /*
752 * We only add to our list of requests now and
753 * start consuming the list once we get XferNotReady
754 * IRQ.
755 *
756 * That way, we avoid doing anything that we don't need
757 * to do now and defer it until the point we receive a
758 * particular token from the Host side.
759 *
760 * This will also avoid Host cancelling URBs due to too
761 * many NACKs.
762 */
763 dwc3_map_buffer_to_dma(req);
764 list_add_tail(&req->list, &dep->request_list);
765
766 /*
767 * There is one special case: XferNotReady with
768 * empty list of requests. We need to kick the
769 * transfer here in that situation, otherwise
770 * we will be NAKing forever.
771 *
772 * If we get XferNotReady before gadget driver
773 * has a chance to queue a request, we will ACK
774 * the IRQ but won't be able to receive the data
775 * until the next request is queued. The following
776 * code is handling exactly that.
777 */
778 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
779 int ret;
780 int start_trans;
781
782 start_trans = 1;
783 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
784 dep->flags & DWC3_EP_BUSY)
785 start_trans = 0;
786
787 ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
788 if (ret && ret != -EBUSY) {
789 struct dwc3 *dwc = dep->dwc;
790
791 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
792 dep->name);
793 }
794 };
795
796 return 0;
797}
798
799static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
800 gfp_t gfp_flags)
801{
802 struct dwc3_request *req = to_dwc3_request(request);
803 struct dwc3_ep *dep = to_dwc3_ep(ep);
804 struct dwc3 *dwc = dep->dwc;
805
806 unsigned long flags;
807
808 int ret;
809
810 if (!dep->desc) {
811 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
812 request, ep->name);
813 return -ESHUTDOWN;
814 }
815
816 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
817 request, ep->name, request->length);
818
819 spin_lock_irqsave(&dwc->lock, flags);
820 ret = __dwc3_gadget_ep_queue(dep, req);
821 spin_unlock_irqrestore(&dwc->lock, flags);
822
823 return ret;
824}
825
826static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
827 struct usb_request *request)
828{
829 struct dwc3_request *req = to_dwc3_request(request);
830 struct dwc3_request *r = NULL;
831
832 struct dwc3_ep *dep = to_dwc3_ep(ep);
833 struct dwc3 *dwc = dep->dwc;
834
835 unsigned long flags;
836 int ret = 0;
837
838 spin_lock_irqsave(&dwc->lock, flags);
839
840 list_for_each_entry(r, &dep->request_list, list) {
841 if (r == req)
842 break;
843 }
844
845 if (r != req) {
846 list_for_each_entry(r, &dep->req_queued, list) {
847 if (r == req)
848 break;
849 }
850 if (r == req) {
851 /* wait until it is processed */
852 dwc3_stop_active_transfer(dwc, dep->number);
853 goto out0;
854 }
855 dev_err(dwc->dev, "request %p was not queued to %s\n",
856 request, ep->name);
857 ret = -EINVAL;
858 goto out0;
859 }
860
861 /* giveback the request */
862 dwc3_gadget_giveback(dep, req, -ECONNRESET);
863
864out0:
865 spin_unlock_irqrestore(&dwc->lock, flags);
866
867 return ret;
868}
869
870int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
871{
872 struct dwc3_gadget_ep_cmd_params params;
873 struct dwc3 *dwc = dep->dwc;
874 int ret;
875
876 memset(&params, 0x00, sizeof(params));
877
878 if (value) {
Felipe Balbi0b7836a2011-08-30 15:48:08 +0300879 if (dep->number == 0 || dep->number == 1) {
880 /*
881 * Whenever EP0 is stalled, we will restart
882 * the state machine, thus moving back to
883 * Setup Phase
884 */
885 dwc->ep0state = EP0_SETUP_PHASE;
886 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300887
888 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
889 DWC3_DEPCMD_SETSTALL, &params);
890 if (ret)
891 dev_err(dwc->dev, "failed to %s STALL on %s\n",
892 value ? "set" : "clear",
893 dep->name);
894 else
895 dep->flags |= DWC3_EP_STALL;
896 } else {
897 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
898 DWC3_DEPCMD_CLEARSTALL, &params);
899 if (ret)
900 dev_err(dwc->dev, "failed to %s STALL on %s\n",
901 value ? "set" : "clear",
902 dep->name);
903 else
904 dep->flags &= ~DWC3_EP_STALL;
905 }
906 return ret;
907}
908
909static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
910{
911 struct dwc3_ep *dep = to_dwc3_ep(ep);
912 struct dwc3 *dwc = dep->dwc;
913
914 unsigned long flags;
915
916 int ret;
917
918 spin_lock_irqsave(&dwc->lock, flags);
919
920 if (usb_endpoint_xfer_isoc(dep->desc)) {
921 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
922 ret = -EINVAL;
923 goto out;
924 }
925
926 ret = __dwc3_gadget_ep_set_halt(dep, value);
927out:
928 spin_unlock_irqrestore(&dwc->lock, flags);
929
930 return ret;
931}
932
933static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
934{
935 struct dwc3_ep *dep = to_dwc3_ep(ep);
936
937 dep->flags |= DWC3_EP_WEDGE;
938
939 return usb_ep_set_halt(ep);
940}
941
942/* -------------------------------------------------------------------------- */
943
944static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
945 .bLength = USB_DT_ENDPOINT_SIZE,
946 .bDescriptorType = USB_DT_ENDPOINT,
947 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
948};
949
950static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
951 .enable = dwc3_gadget_ep0_enable,
952 .disable = dwc3_gadget_ep0_disable,
953 .alloc_request = dwc3_gadget_ep_alloc_request,
954 .free_request = dwc3_gadget_ep_free_request,
955 .queue = dwc3_gadget_ep0_queue,
956 .dequeue = dwc3_gadget_ep_dequeue,
957 .set_halt = dwc3_gadget_ep_set_halt,
958 .set_wedge = dwc3_gadget_ep_set_wedge,
959};
960
961static const struct usb_ep_ops dwc3_gadget_ep_ops = {
962 .enable = dwc3_gadget_ep_enable,
963 .disable = dwc3_gadget_ep_disable,
964 .alloc_request = dwc3_gadget_ep_alloc_request,
965 .free_request = dwc3_gadget_ep_free_request,
966 .queue = dwc3_gadget_ep_queue,
967 .dequeue = dwc3_gadget_ep_dequeue,
968 .set_halt = dwc3_gadget_ep_set_halt,
969 .set_wedge = dwc3_gadget_ep_set_wedge,
970};
971
972/* -------------------------------------------------------------------------- */
973
974static int dwc3_gadget_get_frame(struct usb_gadget *g)
975{
976 struct dwc3 *dwc = gadget_to_dwc(g);
977 u32 reg;
978
979 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
980 return DWC3_DSTS_SOFFN(reg);
981}
982
983static int dwc3_gadget_wakeup(struct usb_gadget *g)
984{
985 struct dwc3 *dwc = gadget_to_dwc(g);
986
987 unsigned long timeout;
988 unsigned long flags;
989
990 u32 reg;
991
992 int ret = 0;
993
994 u8 link_state;
995 u8 speed;
996
997 spin_lock_irqsave(&dwc->lock, flags);
998
999 /*
1000 * According to the Databook Remote wakeup request should
1001 * be issued only when the device is in early suspend state.
1002 *
1003 * We can check that via USB Link State bits in DSTS register.
1004 */
1005 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1006
1007 speed = reg & DWC3_DSTS_CONNECTSPD;
1008 if (speed == DWC3_DSTS_SUPERSPEED) {
1009 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1010 ret = -EINVAL;
1011 goto out;
1012 }
1013
1014 link_state = DWC3_DSTS_USBLNKST(reg);
1015
1016 switch (link_state) {
1017 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1018 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1019 break;
1020 default:
1021 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1022 link_state);
1023 ret = -EINVAL;
1024 goto out;
1025 }
1026
1027 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1028
1029 /*
1030 * Switch link state to Recovery. In HS/FS/LS this means
1031 * RemoteWakeup Request
1032 */
1033 reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
1034 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1035
1036 /* wait for at least 2000us */
1037 usleep_range(2000, 2500);
1038
1039 /* write zeroes to Link Change Request */
1040 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1041 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1042
1043 /* pool until Link State change to ON */
1044 timeout = jiffies + msecs_to_jiffies(100);
1045
1046 while (!(time_after(jiffies, timeout))) {
1047 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1048
1049 /* in HS, means ON */
1050 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1051 break;
1052 }
1053
1054 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1055 dev_err(dwc->dev, "failed to send remote wakeup\n");
1056 ret = -EINVAL;
1057 }
1058
1059out:
1060 spin_unlock_irqrestore(&dwc->lock, flags);
1061
1062 return ret;
1063}
1064
1065static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1066 int is_selfpowered)
1067{
1068 struct dwc3 *dwc = gadget_to_dwc(g);
1069
1070 dwc->is_selfpowered = !!is_selfpowered;
1071
1072 return 0;
1073}
1074
1075static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
1076{
1077 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001078 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001079
1080 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1081 if (is_on)
1082 reg |= DWC3_DCTL_RUN_STOP;
1083 else
1084 reg &= ~DWC3_DCTL_RUN_STOP;
1085
1086 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1087
1088 do {
1089 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1090 if (is_on) {
1091 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1092 break;
1093 } else {
1094 if (reg & DWC3_DSTS_DEVCTRLHLT)
1095 break;
1096 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001097 timeout--;
1098 if (!timeout)
1099 break;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001100 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001101 } while (1);
1102
1103 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1104 dwc->gadget_driver
1105 ? dwc->gadget_driver->function : "no-function",
1106 is_on ? "connect" : "disconnect");
1107}
1108
1109static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1110{
1111 struct dwc3 *dwc = gadget_to_dwc(g);
1112 unsigned long flags;
1113
1114 is_on = !!is_on;
1115
1116 spin_lock_irqsave(&dwc->lock, flags);
1117 dwc3_gadget_run_stop(dwc, is_on);
1118 spin_unlock_irqrestore(&dwc->lock, flags);
1119
1120 return 0;
1121}
1122
1123static int dwc3_gadget_start(struct usb_gadget *g,
1124 struct usb_gadget_driver *driver)
1125{
1126 struct dwc3 *dwc = gadget_to_dwc(g);
1127 struct dwc3_ep *dep;
1128 unsigned long flags;
1129 int ret = 0;
1130 u32 reg;
1131
1132 spin_lock_irqsave(&dwc->lock, flags);
1133
1134 if (dwc->gadget_driver) {
1135 dev_err(dwc->dev, "%s is already bound to %s\n",
1136 dwc->gadget.name,
1137 dwc->gadget_driver->driver.name);
1138 ret = -EBUSY;
1139 goto err0;
1140 }
1141
1142 dwc->gadget_driver = driver;
1143 dwc->gadget.dev.driver = &driver->driver;
1144
1145 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
1146
Felipe Balbi771f1842011-09-08 17:42:11 +03001147 reg &= ~DWC3_GCTL_SCALEDOWN(3);
1148 reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
Felipe Balbi72246da2011-08-19 18:10:58 +03001149 reg &= ~DWC3_GCTL_DISSCRAMBLE;
Felipe Balbi771f1842011-09-08 17:42:11 +03001150 reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001151
1152 /*
1153 * WORKAROUND: DWC3 revisions <1.90a have a bug
1154 * when The device fails to connect at SuperSpeed
1155 * and falls back to high-speed mode which causes
1156 * the device to enter in a Connect/Disconnect loop
1157 */
1158 if (dwc->revision < DWC3_REVISION_190A)
1159 reg |= DWC3_GCTL_U2RSTECN;
1160
1161 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
1162
1163 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1164 reg &= ~(DWC3_DCFG_SPEED_MASK);
1165 reg |= DWC3_DCFG_SUPERSPEED;
1166 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1167
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001168 dwc->start_config_issued = false;
1169
Felipe Balbi72246da2011-08-19 18:10:58 +03001170 /* Start with SuperSpeed Default */
1171 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1172
1173 dep = dwc->eps[0];
1174 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1175 if (ret) {
1176 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1177 goto err0;
1178 }
1179
1180 dep = dwc->eps[1];
1181 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1182 if (ret) {
1183 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1184 goto err1;
1185 }
1186
1187 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001188 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001189 dwc3_ep0_out_start(dwc);
1190
1191 spin_unlock_irqrestore(&dwc->lock, flags);
1192
1193 return 0;
1194
1195err1:
1196 __dwc3_gadget_ep_disable(dwc->eps[0]);
1197
1198err0:
1199 spin_unlock_irqrestore(&dwc->lock, flags);
1200
1201 return ret;
1202}
1203
1204static int dwc3_gadget_stop(struct usb_gadget *g,
1205 struct usb_gadget_driver *driver)
1206{
1207 struct dwc3 *dwc = gadget_to_dwc(g);
1208 unsigned long flags;
1209
1210 spin_lock_irqsave(&dwc->lock, flags);
1211
1212 __dwc3_gadget_ep_disable(dwc->eps[0]);
1213 __dwc3_gadget_ep_disable(dwc->eps[1]);
1214
1215 dwc->gadget_driver = NULL;
1216 dwc->gadget.dev.driver = NULL;
1217
1218 spin_unlock_irqrestore(&dwc->lock, flags);
1219
1220 return 0;
1221}
1222static const struct usb_gadget_ops dwc3_gadget_ops = {
1223 .get_frame = dwc3_gadget_get_frame,
1224 .wakeup = dwc3_gadget_wakeup,
1225 .set_selfpowered = dwc3_gadget_set_selfpowered,
1226 .pullup = dwc3_gadget_pullup,
1227 .udc_start = dwc3_gadget_start,
1228 .udc_stop = dwc3_gadget_stop,
1229};
1230
1231/* -------------------------------------------------------------------------- */
1232
1233static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1234{
1235 struct dwc3_ep *dep;
1236 u8 epnum;
1237
1238 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1239
1240 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1241 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1242 if (!dep) {
1243 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1244 epnum);
1245 return -ENOMEM;
1246 }
1247
1248 dep->dwc = dwc;
1249 dep->number = epnum;
1250 dwc->eps[epnum] = dep;
1251
1252 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1253 (epnum & 1) ? "in" : "out");
1254 dep->endpoint.name = dep->name;
1255 dep->direction = (epnum & 1);
1256
1257 if (epnum == 0 || epnum == 1) {
1258 dep->endpoint.maxpacket = 512;
1259 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1260 if (!epnum)
1261 dwc->gadget.ep0 = &dep->endpoint;
1262 } else {
1263 int ret;
1264
1265 dep->endpoint.maxpacket = 1024;
1266 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1267 list_add_tail(&dep->endpoint.ep_list,
1268 &dwc->gadget.ep_list);
1269
1270 ret = dwc3_alloc_trb_pool(dep);
1271 if (ret) {
1272 dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
1273 return ret;
1274 }
1275 }
1276 INIT_LIST_HEAD(&dep->request_list);
1277 INIT_LIST_HEAD(&dep->req_queued);
1278 }
1279
1280 return 0;
1281}
1282
1283static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1284{
1285 struct dwc3_ep *dep;
1286 u8 epnum;
1287
1288 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1289 dep = dwc->eps[epnum];
1290 dwc3_free_trb_pool(dep);
1291
1292 if (epnum != 0 && epnum != 1)
1293 list_del(&dep->endpoint.ep_list);
1294
1295 kfree(dep);
1296 }
1297}
1298
1299static void dwc3_gadget_release(struct device *dev)
1300{
1301 dev_dbg(dev, "%s\n", __func__);
1302}
1303
1304/* -------------------------------------------------------------------------- */
1305static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1306 const struct dwc3_event_depevt *event, int status)
1307{
1308 struct dwc3_request *req;
1309 struct dwc3_trb trb;
1310 unsigned int count;
1311 unsigned int s_pkt = 0;
1312
1313 do {
1314 req = next_request(&dep->req_queued);
1315 if (!req)
1316 break;
1317
1318 dwc3_trb_to_nat(req->trb, &trb);
1319
Sebastian Andrzej Siewior0d2f4752011-08-19 19:59:12 +02001320 if (trb.hwo && status != -ESHUTDOWN)
1321 /*
1322 * We continue despite the error. There is not much we
1323 * can do. If we don't clean in up we loop for ever. If
1324 * we skip the TRB than it gets overwritten reused after
1325 * a while since we use them in a ring buffer. a BUG()
1326 * would help. Lets hope that if this occures, someone
1327 * fixes the root cause instead of looking away :)
1328 */
Felipe Balbi72246da2011-08-19 18:10:58 +03001329 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1330 dep->name, req->trb);
Felipe Balbi72246da2011-08-19 18:10:58 +03001331 count = trb.length;
1332
1333 if (dep->direction) {
1334 if (count) {
1335 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1336 dep->name);
1337 status = -ECONNRESET;
1338 }
1339 } else {
1340 if (count && (event->status & DEPEVT_STATUS_SHORT))
1341 s_pkt = 1;
1342 }
1343
1344 /*
1345 * We assume here we will always receive the entire data block
1346 * which we should receive. Meaning, if we program RX to
1347 * receive 4K but we receive only 2K, we assume that's all we
1348 * should receive and we simply bounce the request back to the
1349 * gadget driver for further processing.
1350 */
1351 req->request.actual += req->request.length - count;
1352 dwc3_gadget_giveback(dep, req, status);
1353 if (s_pkt)
1354 break;
1355 if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
1356 break;
1357 if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
1358 break;
1359 } while (1);
1360
1361 if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
1362 return 0;
1363 return 1;
1364}
1365
1366static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1367 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1368 int start_new)
1369{
1370 unsigned status = 0;
1371 int clean_busy;
1372
1373 if (event->status & DEPEVT_STATUS_BUSERR)
1374 status = -ECONNRESET;
1375
1376 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001377 if (clean_busy) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001378 dep->flags &= ~DWC3_EP_BUSY;
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001379 dep->res_trans_idx = 0;
1380 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001381}
1382
1383static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1384 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1385{
1386 u32 uf;
1387
1388 if (list_empty(&dep->request_list)) {
1389 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1390 dep->name);
1391 return;
1392 }
1393
1394 if (event->parameters) {
1395 u32 mask;
1396
1397 mask = ~(dep->interval - 1);
1398 uf = event->parameters & mask;
1399 /* 4 micro frames in the future */
1400 uf += dep->interval * 4;
1401 } else {
1402 uf = 0;
1403 }
1404
1405 __dwc3_gadget_kick_transfer(dep, uf, 1);
1406}
1407
1408static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
1409 const struct dwc3_event_depevt *event)
1410{
1411 struct dwc3 *dwc = dep->dwc;
1412 struct dwc3_event_depevt mod_ev = *event;
1413
1414 /*
1415 * We were asked to remove one requests. It is possible that this
1416 * request and a few other were started together and have the same
1417 * transfer index. Since we stopped the complete endpoint we don't
1418 * know how many requests were already completed (and not yet)
1419 * reported and how could be done (later). We purge them all until
1420 * the end of the list.
1421 */
1422 mod_ev.status = DEPEVT_STATUS_LST;
1423 dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
1424 dep->flags &= ~DWC3_EP_BUSY;
1425 /* pending requets are ignored and are queued on XferNotReady */
Felipe Balbi72246da2011-08-19 18:10:58 +03001426}
1427
1428static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
1429 const struct dwc3_event_depevt *event)
1430{
1431 u32 param = event->parameters;
1432 u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
1433
1434 switch (cmd_type) {
1435 case DWC3_DEPCMD_ENDTRANSFER:
1436 dwc3_process_ep_cmd_complete(dep, event);
1437 break;
1438 case DWC3_DEPCMD_STARTTRANSFER:
1439 dep->res_trans_idx = param & 0x7f;
1440 break;
1441 default:
1442 printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
1443 __func__, cmd_type);
1444 break;
1445 };
1446}
1447
1448static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1449 const struct dwc3_event_depevt *event)
1450{
1451 struct dwc3_ep *dep;
1452 u8 epnum = event->endpoint_number;
1453
1454 dep = dwc->eps[epnum];
1455
1456 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1457 dwc3_ep_event_string(event->endpoint_event));
1458
1459 if (epnum == 0 || epnum == 1) {
1460 dwc3_ep0_interrupt(dwc, event);
1461 return;
1462 }
1463
1464 switch (event->endpoint_event) {
1465 case DWC3_DEPEVT_XFERCOMPLETE:
1466 if (usb_endpoint_xfer_isoc(dep->desc)) {
1467 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1468 dep->name);
1469 return;
1470 }
1471
1472 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1473 break;
1474 case DWC3_DEPEVT_XFERINPROGRESS:
1475 if (!usb_endpoint_xfer_isoc(dep->desc)) {
1476 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1477 dep->name);
1478 return;
1479 }
1480
1481 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1482 break;
1483 case DWC3_DEPEVT_XFERNOTREADY:
1484 if (usb_endpoint_xfer_isoc(dep->desc)) {
1485 dwc3_gadget_start_isoc(dwc, dep, event);
1486 } else {
1487 int ret;
1488
1489 dev_vdbg(dwc->dev, "%s: reason %s\n",
1490 dep->name, event->status
1491 ? "Transfer Active"
1492 : "Transfer Not Active");
1493
1494 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1495 if (!ret || ret == -EBUSY)
1496 return;
1497
1498 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1499 dep->name);
1500 }
1501
1502 break;
1503 case DWC3_DEPEVT_RXTXFIFOEVT:
1504 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
1505 break;
1506 case DWC3_DEPEVT_STREAMEVT:
1507 dev_dbg(dwc->dev, "%s Stream Event\n", dep->name);
1508 break;
1509 case DWC3_DEPEVT_EPCMDCMPLT:
1510 dwc3_ep_cmd_compl(dep, event);
1511 break;
1512 }
1513}
1514
1515static void dwc3_disconnect_gadget(struct dwc3 *dwc)
1516{
1517 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
1518 spin_unlock(&dwc->lock);
1519 dwc->gadget_driver->disconnect(&dwc->gadget);
1520 spin_lock(&dwc->lock);
1521 }
1522}
1523
1524static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
1525{
1526 struct dwc3_ep *dep;
1527 struct dwc3_gadget_ep_cmd_params params;
1528 u32 cmd;
1529 int ret;
1530
1531 dep = dwc->eps[epnum];
1532
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001533 WARN_ON(!dep->res_trans_idx);
Felipe Balbi72246da2011-08-19 18:10:58 +03001534 if (dep->res_trans_idx) {
1535 cmd = DWC3_DEPCMD_ENDTRANSFER;
1536 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
1537 cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
1538 memset(&params, 0, sizeof(params));
1539 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1540 WARN_ON_ONCE(ret);
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001541 dep->res_trans_idx = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001542 }
1543}
1544
1545static void dwc3_stop_active_transfers(struct dwc3 *dwc)
1546{
1547 u32 epnum;
1548
1549 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1550 struct dwc3_ep *dep;
1551
1552 dep = dwc->eps[epnum];
1553 if (!(dep->flags & DWC3_EP_ENABLED))
1554 continue;
1555
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001556 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001557 }
1558}
1559
1560static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
1561{
1562 u32 epnum;
1563
1564 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1565 struct dwc3_ep *dep;
1566 struct dwc3_gadget_ep_cmd_params params;
1567 int ret;
1568
1569 dep = dwc->eps[epnum];
1570
1571 if (!(dep->flags & DWC3_EP_STALL))
1572 continue;
1573
1574 dep->flags &= ~DWC3_EP_STALL;
1575
1576 memset(&params, 0, sizeof(params));
1577 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1578 DWC3_DEPCMD_CLEARSTALL, &params);
1579 WARN_ON_ONCE(ret);
1580 }
1581}
1582
1583static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
1584{
1585 dev_vdbg(dwc->dev, "%s\n", __func__);
1586#if 0
1587 XXX
1588 U1/U2 is powersave optimization. Skip it for now. Anyway we need to
1589 enable it before we can disable it.
1590
1591 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1592 reg &= ~DWC3_DCTL_INITU1ENA;
1593 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1594
1595 reg &= ~DWC3_DCTL_INITU2ENA;
1596 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1597#endif
1598
1599 dwc3_stop_active_transfers(dwc);
1600 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001601 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03001602
1603 dwc->gadget.speed = USB_SPEED_UNKNOWN;
1604}
1605
1606static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
1607{
1608 u32 reg;
1609
1610 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1611
1612 if (on)
1613 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
1614 else
1615 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
1616
1617 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1618}
1619
1620static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
1621{
1622 u32 reg;
1623
1624 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1625
1626 if (on)
1627 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1628 else
1629 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
1630
1631 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1632}
1633
1634static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
1635{
1636 u32 reg;
1637
1638 dev_vdbg(dwc->dev, "%s\n", __func__);
1639
1640 /* Enable PHYs */
1641 dwc3_gadget_usb2_phy_power(dwc, true);
1642 dwc3_gadget_usb3_phy_power(dwc, true);
1643
1644 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
1645 dwc3_disconnect_gadget(dwc);
1646
1647 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1648 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
1649 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1650
1651 dwc3_stop_active_transfers(dwc);
1652 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001653 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03001654
1655 /* Reset device address to zero */
1656 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1657 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
1658 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1659
1660 /*
1661 * Wait for RxFifo to drain
1662 *
1663 * REVISIT probably shouldn't wait forever.
1664 * In case Hardware ends up in a screwed up
1665 * case, we error out, notify the user and,
1666 * maybe, WARN() or BUG() but leave the rest
1667 * of the kernel working fine.
1668 *
1669 * REVISIT the below is rather CPU intensive,
1670 * maybe we should read and if it doesn't work
1671 * sleep (not busy wait) for a few useconds.
1672 *
1673 * REVISIT why wait until the RXFIFO is empty anyway?
1674 */
1675 while (!(dwc3_readl(dwc->regs, DWC3_DSTS)
1676 & DWC3_DSTS_RXFIFOEMPTY))
1677 cpu_relax();
1678}
1679
1680static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
1681{
1682 u32 reg;
1683 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
1684
1685 /*
1686 * We change the clock only at SS but I dunno why I would want to do
1687 * this. Maybe it becomes part of the power saving plan.
1688 */
1689
1690 if (speed != DWC3_DSTS_SUPERSPEED)
1691 return;
1692
1693 /*
1694 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
1695 * each time on Connect Done.
1696 */
1697 if (!usb30_clock)
1698 return;
1699
1700 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
1701 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
1702 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
1703}
1704
1705static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
1706{
1707 switch (speed) {
1708 case USB_SPEED_SUPER:
1709 dwc3_gadget_usb2_phy_power(dwc, false);
1710 break;
1711 case USB_SPEED_HIGH:
1712 case USB_SPEED_FULL:
1713 case USB_SPEED_LOW:
1714 dwc3_gadget_usb3_phy_power(dwc, false);
1715 break;
1716 }
1717}
1718
1719static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
1720{
1721 struct dwc3_gadget_ep_cmd_params params;
1722 struct dwc3_ep *dep;
1723 int ret;
1724 u32 reg;
1725 u8 speed;
1726
1727 dev_vdbg(dwc->dev, "%s\n", __func__);
1728
1729 memset(&params, 0x00, sizeof(params));
1730
Felipe Balbi72246da2011-08-19 18:10:58 +03001731 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1732 speed = reg & DWC3_DSTS_CONNECTSPD;
1733 dwc->speed = speed;
1734
1735 dwc3_update_ram_clk_sel(dwc, speed);
1736
1737 switch (speed) {
1738 case DWC3_DCFG_SUPERSPEED:
1739 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1740 dwc->gadget.ep0->maxpacket = 512;
1741 dwc->gadget.speed = USB_SPEED_SUPER;
1742 break;
1743 case DWC3_DCFG_HIGHSPEED:
1744 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
1745 dwc->gadget.ep0->maxpacket = 64;
1746 dwc->gadget.speed = USB_SPEED_HIGH;
1747 break;
1748 case DWC3_DCFG_FULLSPEED2:
1749 case DWC3_DCFG_FULLSPEED1:
1750 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
1751 dwc->gadget.ep0->maxpacket = 64;
1752 dwc->gadget.speed = USB_SPEED_FULL;
1753 break;
1754 case DWC3_DCFG_LOWSPEED:
1755 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
1756 dwc->gadget.ep0->maxpacket = 8;
1757 dwc->gadget.speed = USB_SPEED_LOW;
1758 break;
1759 }
1760
1761 /* Disable unneded PHY */
1762 dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
1763
1764 dep = dwc->eps[0];
1765 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1766 if (ret) {
1767 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1768 return;
1769 }
1770
1771 dep = dwc->eps[1];
1772 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1773 if (ret) {
1774 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1775 return;
1776 }
1777
1778 /*
1779 * Configure PHY via GUSB3PIPECTLn if required.
1780 *
1781 * Update GTXFIFOSIZn
1782 *
1783 * In both cases reset values should be sufficient.
1784 */
1785}
1786
1787static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
1788{
1789 dev_vdbg(dwc->dev, "%s\n", __func__);
1790
1791 /*
1792 * TODO take core out of low power mode when that's
1793 * implemented.
1794 */
1795
1796 dwc->gadget_driver->resume(&dwc->gadget);
1797}
1798
1799static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
1800 unsigned int evtinfo)
1801{
Felipe Balbi72246da2011-08-19 18:10:58 +03001802 /* The fith bit says SuperSpeed yes or no. */
1803 dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi019ac832011-09-08 21:18:47 +03001804
1805 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
Felipe Balbi72246da2011-08-19 18:10:58 +03001806}
1807
1808static void dwc3_gadget_interrupt(struct dwc3 *dwc,
1809 const struct dwc3_event_devt *event)
1810{
1811 switch (event->type) {
1812 case DWC3_DEVICE_EVENT_DISCONNECT:
1813 dwc3_gadget_disconnect_interrupt(dwc);
1814 break;
1815 case DWC3_DEVICE_EVENT_RESET:
1816 dwc3_gadget_reset_interrupt(dwc);
1817 break;
1818 case DWC3_DEVICE_EVENT_CONNECT_DONE:
1819 dwc3_gadget_conndone_interrupt(dwc);
1820 break;
1821 case DWC3_DEVICE_EVENT_WAKEUP:
1822 dwc3_gadget_wakeup_interrupt(dwc);
1823 break;
1824 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
1825 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
1826 break;
1827 case DWC3_DEVICE_EVENT_EOPF:
1828 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
1829 break;
1830 case DWC3_DEVICE_EVENT_SOF:
1831 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
1832 break;
1833 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
1834 dev_vdbg(dwc->dev, "Erratic Error\n");
1835 break;
1836 case DWC3_DEVICE_EVENT_CMD_CMPL:
1837 dev_vdbg(dwc->dev, "Command Complete\n");
1838 break;
1839 case DWC3_DEVICE_EVENT_OVERFLOW:
1840 dev_vdbg(dwc->dev, "Overflow\n");
1841 break;
1842 default:
1843 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
1844 }
1845}
1846
1847static void dwc3_process_event_entry(struct dwc3 *dwc,
1848 const union dwc3_event *event)
1849{
1850 /* Endpoint IRQ, handle it and return early */
1851 if (event->type.is_devspec == 0) {
1852 /* depevt */
1853 return dwc3_endpoint_interrupt(dwc, &event->depevt);
1854 }
1855
1856 switch (event->type.type) {
1857 case DWC3_EVENT_TYPE_DEV:
1858 dwc3_gadget_interrupt(dwc, &event->devt);
1859 break;
1860 /* REVISIT what to do with Carkit and I2C events ? */
1861 default:
1862 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
1863 }
1864}
1865
1866static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
1867{
1868 struct dwc3_event_buffer *evt;
1869 int left;
1870 u32 count;
1871
1872 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
1873 count &= DWC3_GEVNTCOUNT_MASK;
1874 if (!count)
1875 return IRQ_NONE;
1876
1877 evt = dwc->ev_buffs[buf];
1878 left = count;
1879
1880 while (left > 0) {
1881 union dwc3_event event;
1882
1883 memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
1884 dwc3_process_event_entry(dwc, &event);
1885 /*
1886 * XXX we wrap around correctly to the next entry as almost all
1887 * entries are 4 bytes in size. There is one entry which has 12
1888 * bytes which is a regular entry followed by 8 bytes data. ATM
1889 * I don't know how things are organized if were get next to the
1890 * a boundary so I worry about that once we try to handle that.
1891 */
1892 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
1893 left -= 4;
1894
1895 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
1896 }
1897
1898 return IRQ_HANDLED;
1899}
1900
1901static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
1902{
1903 struct dwc3 *dwc = _dwc;
1904 int i;
1905 irqreturn_t ret = IRQ_NONE;
1906
1907 spin_lock(&dwc->lock);
1908
1909 for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
1910 irqreturn_t status;
1911
1912 status = dwc3_process_event_buf(dwc, i);
1913 if (status == IRQ_HANDLED)
1914 ret = status;
1915 }
1916
1917 spin_unlock(&dwc->lock);
1918
1919 return ret;
1920}
1921
1922/**
1923 * dwc3_gadget_init - Initializes gadget related registers
1924 * @dwc: Pointer to out controller context structure
1925 *
1926 * Returns 0 on success otherwise negative errno.
1927 */
1928int __devinit dwc3_gadget_init(struct dwc3 *dwc)
1929{
1930 u32 reg;
1931 int ret;
1932 int irq;
1933
1934 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
1935 &dwc->ctrl_req_addr, GFP_KERNEL);
1936 if (!dwc->ctrl_req) {
1937 dev_err(dwc->dev, "failed to allocate ctrl request\n");
1938 ret = -ENOMEM;
1939 goto err0;
1940 }
1941
1942 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
1943 &dwc->ep0_trb_addr, GFP_KERNEL);
1944 if (!dwc->ep0_trb) {
1945 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
1946 ret = -ENOMEM;
1947 goto err1;
1948 }
1949
1950 dwc->setup_buf = dma_alloc_coherent(dwc->dev,
1951 sizeof(*dwc->setup_buf) * 2,
1952 &dwc->setup_buf_addr, GFP_KERNEL);
1953 if (!dwc->setup_buf) {
1954 dev_err(dwc->dev, "failed to allocate setup buffer\n");
1955 ret = -ENOMEM;
1956 goto err2;
1957 }
1958
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001959 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
1960 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
1961 if (!dwc->ep0_bounce) {
1962 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
1963 ret = -ENOMEM;
1964 goto err3;
1965 }
1966
Felipe Balbi72246da2011-08-19 18:10:58 +03001967 dev_set_name(&dwc->gadget.dev, "gadget");
1968
1969 dwc->gadget.ops = &dwc3_gadget_ops;
1970 dwc->gadget.is_dualspeed = true;
1971 dwc->gadget.speed = USB_SPEED_UNKNOWN;
1972 dwc->gadget.dev.parent = dwc->dev;
1973
1974 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
1975
1976 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
1977 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
1978 dwc->gadget.dev.release = dwc3_gadget_release;
1979 dwc->gadget.name = "dwc3-gadget";
1980
1981 /*
1982 * REVISIT: Here we should clear all pending IRQs to be
1983 * sure we're starting from a well known location.
1984 */
1985
1986 ret = dwc3_gadget_init_endpoints(dwc);
1987 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001988 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001989
1990 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1991
1992 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
1993 "dwc3", dwc);
1994 if (ret) {
1995 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1996 irq, ret);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001997 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001998 }
1999
2000 /* Enable all but Start and End of Frame IRQs */
2001 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2002 DWC3_DEVTEN_EVNTOVERFLOWEN |
2003 DWC3_DEVTEN_CMDCMPLTEN |
2004 DWC3_DEVTEN_ERRTICERREN |
2005 DWC3_DEVTEN_WKUPEVTEN |
2006 DWC3_DEVTEN_ULSTCNGEN |
2007 DWC3_DEVTEN_CONNECTDONEEN |
2008 DWC3_DEVTEN_USBRSTEN |
2009 DWC3_DEVTEN_DISCONNEVTEN);
2010 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2011
2012 ret = device_register(&dwc->gadget.dev);
2013 if (ret) {
2014 dev_err(dwc->dev, "failed to register gadget device\n");
2015 put_device(&dwc->gadget.dev);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002016 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03002017 }
2018
2019 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2020 if (ret) {
2021 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002022 goto err7;
Felipe Balbi72246da2011-08-19 18:10:58 +03002023 }
2024
2025 return 0;
2026
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002027err7:
Felipe Balbi72246da2011-08-19 18:10:58 +03002028 device_unregister(&dwc->gadget.dev);
2029
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002030err6:
Felipe Balbi72246da2011-08-19 18:10:58 +03002031 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2032 free_irq(irq, dwc);
2033
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002034err5:
Felipe Balbi72246da2011-08-19 18:10:58 +03002035 dwc3_gadget_free_endpoints(dwc);
2036
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002037err4:
2038 dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
2039 dwc->ep0_bounce_addr);
2040
Felipe Balbi72246da2011-08-19 18:10:58 +03002041err3:
2042 dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
2043 dwc->setup_buf, dwc->setup_buf_addr);
2044
2045err2:
2046 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2047 dwc->ep0_trb, dwc->ep0_trb_addr);
2048
2049err1:
2050 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2051 dwc->ctrl_req, dwc->ctrl_req_addr);
2052
2053err0:
2054 return ret;
2055}
2056
2057void dwc3_gadget_exit(struct dwc3 *dwc)
2058{
2059 int irq;
2060 int i;
2061
2062 usb_del_gadget_udc(&dwc->gadget);
2063 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2064
2065 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2066 free_irq(irq, dwc);
2067
2068 for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
2069 __dwc3_gadget_ep_disable(dwc->eps[i]);
2070
2071 dwc3_gadget_free_endpoints(dwc);
2072
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002073 dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
2074 dwc->ep0_bounce_addr);
2075
Felipe Balbi72246da2011-08-19 18:10:58 +03002076 dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
2077 dwc->setup_buf, dwc->setup_buf_addr);
2078
2079 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2080 dwc->ep0_trb, dwc->ep0_trb_addr);
2081
2082 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2083 dwc->ctrl_req, dwc->ctrl_req_addr);
2084
2085 device_unregister(&dwc->gadget.dev);
2086}