blob: 024f3b08db29b0046a58457120259e7b5366a1ca [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
R Sricharan05e152c2012-06-05 16:21:32 +05309 * Copyright (C) 2009-2012 Texas Instruments
10 * Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Santosh Shilimkar44169072009-05-28 14:16:04 -070011 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033
Tony Lindgrenee0839c2012-02-24 10:34:35 -080034/* XXX These "sideways" includes will disappear when sram.c becomes a driver */
35#include "../mach-omap2/iomap.h"
36#include "../mach-omap2/prm2xxx_3xxx.h"
37#include "../mach-omap2/sdrc.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030038
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000039#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010040#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010041#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070042#ifdef CONFIG_OMAP4_ERRATA_I688
43#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
44#else
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080045#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070046#endif
R Sricharan05e152c2012-06-05 16:21:32 +053047#define OMAP5_SRAM_PA 0x40300000
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000048
Vikram Panditaf47d8c62010-09-16 18:19:25 +053049#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010050#define SRAM_BOOTLOADER_SZ 0x00
51#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010052#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010053#endif
54
Santosh Shilimkar233fd642009-10-19 15:25:31 -070055#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
56#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
57#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030058
Santosh Shilimkar233fd642009-10-19 15:25:31 -070059#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
60#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
61#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
62#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
63#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030064
Tony Lindgren670c1042006-04-02 17:46:25 +010065#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010066
67#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010068
Tony Lindgrenc40fae952006-12-07 13:58:10 -080069static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070070static void __iomem *omap_sram_base;
Aaro Koskinenb2856732012-08-29 18:24:31 +030071static unsigned long omap_sram_skip;
Tony Lindgren92105bb2005-09-07 17:20:26 +010072static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070073static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010074
Imre Deakb7cc6d42007-03-06 03:16:36 -080075/*
76 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010077 * SRAM varies. The default accessible size for all device types is 2k. A GP
78 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010079 * functionality seems ok until some nice security API happens.
80 */
81static int is_sram_locked(void)
82{
Vikram Pandita2a277532010-09-16 18:19:24 +053083 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010084 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010085 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030086 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
87 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
88 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
89 }
Vaibhav Hiremath1c213ba2012-07-05 08:05:15 -070090 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030091 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
92 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
93 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
94 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
95 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010096 }
97 return 0;
98 } else
99 return 1; /* assume locked with no PPA or security driver */
100}
101
Tony Lindgren92105bb2005-09-07 17:20:26 +0100102/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000103 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100104 * Note that we cannot try to test for SRAM here because writes
105 * to secure SRAM will hang the system. Also the SRAM is not
106 * yet mapped at this point.
107 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700108static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109{
Aaro Koskinenb2856732012-08-29 18:24:31 +0300110 omap_sram_skip = SRAM_BOOTLOADER_SZ;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300111 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100112 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300113 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300114 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300115 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
116 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
117 omap_sram_size = 0x7000; /* 28K */
Aaro Koskinenb2856732012-08-29 18:24:31 +0300118 omap_sram_skip += SZ_16K;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300119 } else {
120 omap_sram_size = 0x8000; /* 32K */
121 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800122 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800123 omap_sram_start = OMAP4_SRAM_PUB_PA;
124 omap_sram_size = 0xa000; /* 40K */
R Sricharan05e152c2012-06-05 16:21:32 +0530125 } else if (soc_is_omap54xx()) {
126 omap_sram_start = OMAP5_SRAM_PA;
127 omap_sram_size = SZ_128K; /* 128KB */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300128 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300129 omap_sram_start = OMAP2_SRAM_PUB_PA;
130 omap_sram_size = 0x800; /* 2K */
131 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100132 } else {
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700133 if (soc_is_am33xx()) {
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800134 omap_sram_start = AM33XX_SRAM_PA;
135 omap_sram_size = 0x10000; /* 64K */
136 } else if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300137 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100138 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700139 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700140 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800141 omap_sram_size = 0xe000; /* 56K */
R Sricharan05e152c2012-06-05 16:21:32 +0530142 } else if (soc_is_omap54xx()) {
143 omap_sram_start = OMAP5_SRAM_PA;
144 omap_sram_size = SZ_128K; /* 128KB */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300145 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300146 omap_sram_start = OMAP2_SRAM_PA;
147 if (cpu_is_omap242x())
148 omap_sram_size = 0xa0000; /* 640K */
149 else if (cpu_is_omap243x())
150 omap_sram_size = 0x10000; /* 64K */
151 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100152 }
153 } else {
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800154 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100155
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700156 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100157 omap_sram_size = 0x32000; /* 200K */
158 else if (cpu_is_omap15xx())
159 omap_sram_size = 0x30000; /* 192K */
Tony Lindgrenee62e932011-12-08 14:58:38 -0800160 else if (cpu_is_omap1610() || cpu_is_omap1611() ||
161 cpu_is_omap1621() || cpu_is_omap1710())
Tony Lindgren670c1042006-04-02 17:46:25 +0100162 omap_sram_size = 0x4000; /* 16K */
Tony Lindgren670c1042006-04-02 17:46:25 +0100163 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530164 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100165 omap_sram_size = 0x4000;
166 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100167 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100168}
169
Tony Lindgren92105bb2005-09-07 17:20:26 +0100170/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700171 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100172 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700173static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100174{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700175 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100176
Tony Lindgren92105bb2005-09-07 17:20:26 +0100177 if (omap_sram_size == 0)
178 return;
179
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700180#ifdef CONFIG_OMAP4_ERRATA_I688
Aaro Koskinen528c28f2012-08-29 18:24:30 +0300181 if (cpu_is_omap44xx()) {
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700182 omap_sram_start += PAGE_SIZE;
183 omap_sram_size -= SZ_16K;
Aaro Koskinen528c28f2012-08-29 18:24:30 +0300184 }
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700185#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300186 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600187 /*
188 * SRAM must be marked as non-cached on OMAP3 since the
189 * CORE DPLL M2 divider change code (in SRAM) runs with the
190 * SDRAM controller disabled, and if it is marked cached,
191 * the ARM may attempt to write cache lines back to SDRAM
192 * which will cause the system to hang.
193 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700194 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300195 }
196
Tony Lindgrena66cb342011-10-04 13:52:57 -0700197 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
198 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
199 cached);
200 if (!omap_sram_base) {
201 pr_err("SRAM: Could not map\n");
202 return;
203 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100204
Tony Lindgrena66cb342011-10-04 13:52:57 -0700205 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000206
207 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100208 * Looks like we need to preserve some bootloader code at the
209 * beginning of SRAM for jumping to flash for reboot to work...
210 */
Aaro Koskinenb2856732012-08-29 18:24:31 +0300211 memset_io(omap_sram_base + omap_sram_skip, 0,
212 omap_sram_size - omap_sram_skip);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100213}
214
Jean Pihetb6338bd2011-02-02 16:38:06 +0100215/*
216 * Memory allocator for SRAM: calculates the new ceiling address
217 * for pushing a function using the fncpy API.
218 *
219 * Note that fncpy requires the returned address to be aligned
220 * to an 8-byte boundary.
221 */
222void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100223{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700224 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
225
Aaro Koskinenb2856732012-08-29 18:24:31 +0300226 available = omap_sram_ceil - (omap_sram_base + omap_sram_skip);
Tony Lindgrena66cb342011-10-04 13:52:57 -0700227
228 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530229 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100230 return NULL;
231 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100232
Tony Lindgrena66cb342011-10-04 13:52:57 -0700233 new_ceil -= size;
234 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
235 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100236
237 return (void *)omap_sram_ceil;
238}
239
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000240#ifdef CONFIG_ARCH_OMAP1
241
242static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
243
244void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
245{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700246 BUG_ON(!_omap_sram_reprogram_clock);
Janusz Krzysztofikf9e59082011-12-01 22:16:26 +0100247 /* On 730, bit 13 must always be 1 */
248 if (cpu_is_omap7xx())
249 ckctl |= 0x2000;
Russell King020f9702008-12-01 17:40:54 +0000250 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000251}
252
Aaro Koskinene6f16822010-11-18 19:59:47 +0200253static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000254{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300255 _omap_sram_reprogram_clock =
256 omap_sram_push(omap1_sram_reprogram_clock,
257 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000258
259 return 0;
260}
261
262#else
263#define omap1_sram_init() do {} while (0)
264#endif
265
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300266#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000267
268static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
269 u32 base_cs, u32 force_unlock);
270
271void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
272 u32 base_cs, u32 force_unlock)
273{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700274 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000275 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
276 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000277}
278
279static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
280 u32 mem_type);
281
282void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
283{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700284 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000285 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000286}
287
288static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
289
290u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
291{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700292 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000293 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
294}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300295#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000296
Tony Lindgren59b479e2011-01-27 16:39:40 -0800297#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700298static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000299{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300300 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
301 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000302
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300303 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
304 omap242x_sram_reprogram_sdrc_sz);
305
306 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
307 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000308
309 return 0;
310}
311#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300312static inline int omap242x_sram_init(void)
313{
314 return 0;
315}
316#endif
317
Tony Lindgren59b479e2011-01-27 16:39:40 -0800318#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700319static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300320{
321 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
322 omap243x_sram_ddr_init_sz);
323
324 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
325 omap243x_sram_reprogram_sdrc_sz);
326
327 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
328 omap243x_sram_set_prcm_sz);
329
330 return 0;
331}
332#else
333static inline int omap243x_sram_init(void)
334{
335 return 0;
336}
337#endif
338
339#ifdef CONFIG_ARCH_OMAP3
340
Jean Pihet58cda882009-07-24 19:43:25 -0600341static u32 (*_omap3_sram_configure_core_dpll)(
342 u32 m2, u32 unlock_dll, u32 f, u32 inc,
343 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
344 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
345 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
346 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
347
348u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
349 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
350 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
351 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
352 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300353{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700354 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600355 return _omap3_sram_configure_core_dpll(
356 m2, unlock_dll, f, inc,
357 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
358 sdrc_actim_ctrl_b_0, sdrc_mr_0,
359 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
360 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300361}
362
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530363void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300364{
365 omap_sram_ceil = omap_sram_base + omap_sram_size;
366
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300367 _omap3_sram_configure_core_dpll =
368 omap_sram_push(omap3_sram_configure_core_dpll,
369 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530370 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300371}
Jean Pihet46e130d2011-06-29 18:40:23 +0200372
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300373static inline int omap34xx_sram_init(void)
374{
Jean Pihet46e130d2011-06-29 18:40:23 +0200375 omap3_sram_restore_context();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300376 return 0;
377}
Grazvydas Ignotas63878ac2012-04-07 00:53:21 +0300378#else
379static inline int omap34xx_sram_init(void)
380{
381 return 0;
382}
383#endif /* CONFIG_ARCH_OMAP3 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000384
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800385static inline int am33xx_sram_init(void)
386{
387 return 0;
388}
389
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000390int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100391{
392 omap_detect_sram();
393 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000394
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300395 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000396 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300397 else if (cpu_is_omap242x())
398 omap242x_sram_init();
399 else if (cpu_is_omap2430())
400 omap243x_sram_init();
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700401 else if (soc_is_am33xx())
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800402 am33xx_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300403 else if (cpu_is_omap34xx())
404 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000405
406 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100407}