blob: 7a97b5a28b4bdbde8df8b60654d4cea3e4468bd4 [file] [log] [blame]
Adrian Bunkb00dc832008-05-19 16:52:27 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * arch/sparc64/mm/init.c
3 *
4 * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
5 * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
6 */
7
David S. Millerc4bce902006-02-11 21:57:54 -08008#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/kernel.h>
10#include <linux/sched.h>
11#include <linux/string.h>
12#include <linux/init.h>
13#include <linux/bootmem.h>
14#include <linux/mm.h>
15#include <linux/hugetlb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/initrd.h>
17#include <linux/swap.h>
18#include <linux/pagemap.h>
Randy Dunlapc9cf5522006-06-27 02:53:52 -070019#include <linux/poison.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/fs.h>
21#include <linux/seq_file.h>
Prasanna S Panchamukhi05e14cb2005-09-06 15:19:30 -070022#include <linux/kprobes.h>
David S. Miller1ac4f5e2005-09-21 21:49:32 -070023#include <linux/cache.h>
David S. Miller13edad72005-09-29 17:58:26 -070024#include <linux/sort.h>
David S. Miller5cbc3072007-05-25 15:49:59 -070025#include <linux/percpu.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100026#include <linux/memblock.h>
David S. Miller919ee672008-04-23 05:40:25 -070027#include <linux/mmzone.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#include <asm/head.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/page.h>
32#include <asm/pgalloc.h>
33#include <asm/pgtable.h>
34#include <asm/oplib.h>
35#include <asm/iommu.h>
36#include <asm/io.h>
37#include <asm/uaccess.h>
38#include <asm/mmu_context.h>
39#include <asm/tlbflush.h>
40#include <asm/dma.h>
41#include <asm/starfire.h>
42#include <asm/tlb.h>
43#include <asm/spitfire.h>
44#include <asm/sections.h>
David S. Miller517af332006-02-01 15:55:21 -080045#include <asm/tsb.h>
David S. Miller481295f2006-02-07 21:51:08 -080046#include <asm/hypervisor.h>
David S. Miller372b07b2006-06-21 15:35:28 -070047#include <asm/prom.h>
David S. Miller5cbc3072007-05-25 15:49:59 -070048#include <asm/mdesc.h>
David S. Miller3d5ae6b2008-03-25 21:51:40 -070049#include <asm/cpudata.h>
David S. Miller4f70f7a2008-08-12 18:33:56 -070050#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Sam Ravnborg27137e52008-11-16 20:08:45 -080052#include "init_64.h"
David S. Miller9cc3a1a2006-02-21 20:51:13 -080053
David S. Miller4f93d212012-09-06 18:13:58 -070054unsigned long kern_linear_pte_xor[4] __read_mostly;
David S. Miller9cc3a1a2006-02-21 20:51:13 -080055
David S. Miller4f93d212012-09-06 18:13:58 -070056/* A bitmap, two bits for every 256MB of physical memory. These two
57 * bits determine what page size we use for kernel linear
58 * translations. They form an index into kern_linear_pte_xor[]. The
59 * value in the indexed slot is XOR'd with the TLB miss virtual
60 * address to form the resulting TTE. The mapping is:
61 *
62 * 0 ==> 4MB
63 * 1 ==> 256MB
64 * 2 ==> 2GB
65 * 3 ==> 16GB
66 *
67 * All sun4v chips support 256MB pages. Only SPARC-T4 and later
68 * support 2GB pages, and hopefully future cpus will support the 16GB
69 * pages as well. For slots 2 and 3, we encode a 256MB TTE xor there
70 * if these larger page sizes are not supported by the cpu.
71 *
72 * It would be nice to determine this from the machine description
73 * 'cpu' properties, but we need to have this table setup before the
74 * MDESC is initialized.
David S. Miller9cc3a1a2006-02-21 20:51:13 -080075 */
76unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)];
77
David S. Millerd1acb422007-03-16 17:20:28 -070078#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Miller4f93d212012-09-06 18:13:58 -070079/* A special kernel TSB for 4MB, 256MB, 2GB and 16GB linear mappings.
80 * Space is allocated for this right after the trap table in
81 * arch/sparc64/kernel/head.S
David S. Miller2d9e2762007-05-29 01:58:31 -070082 */
83extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
David S. Millerd1acb422007-03-16 17:20:28 -070084#endif
David S. Millerd7744a02006-02-21 22:31:11 -080085
David S. Millerce33fdc2012-09-06 19:01:25 -070086static unsigned long cpu_pgsz_mask;
87
David S. Miller13edad72005-09-29 17:58:26 -070088#define MAX_BANKS 32
David S. Miller10147572005-09-28 21:46:43 -070089
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -080090static struct linux_prom64_registers pavail[MAX_BANKS];
91static int pavail_ents;
David S. Miller10147572005-09-28 21:46:43 -070092
David S. Miller13edad72005-09-29 17:58:26 -070093static int cmp_p64(const void *a, const void *b)
94{
95 const struct linux_prom64_registers *x = a, *y = b;
96
97 if (x->phys_addr > y->phys_addr)
98 return 1;
99 if (x->phys_addr < y->phys_addr)
100 return -1;
101 return 0;
102}
103
104static void __init read_obp_memory(const char *property,
105 struct linux_prom64_registers *regs,
106 int *num_ents)
107{
Andres Salomon8d125562010-10-08 14:18:11 -0700108 phandle node = prom_finddevice("/memory");
David S. Miller13edad72005-09-29 17:58:26 -0700109 int prop_size = prom_getproplen(node, property);
110 int ents, ret, i;
111
112 ents = prop_size / sizeof(struct linux_prom64_registers);
113 if (ents > MAX_BANKS) {
114 prom_printf("The machine has more %s property entries than "
115 "this kernel can support (%d).\n",
116 property, MAX_BANKS);
117 prom_halt();
118 }
119
120 ret = prom_getproperty(node, property, (char *) regs, prop_size);
121 if (ret == -1) {
Akinobu Mita5da444a2012-09-29 03:14:49 +0000122 prom_printf("Couldn't get %s property from /memory.\n",
123 property);
David S. Miller13edad72005-09-29 17:58:26 -0700124 prom_halt();
125 }
126
David S. Miller13edad72005-09-29 17:58:26 -0700127 /* Sanitize what we got from the firmware, by page aligning
128 * everything.
129 */
130 for (i = 0; i < ents; i++) {
131 unsigned long base, size;
132
133 base = regs[i].phys_addr;
134 size = regs[i].reg_size;
135
136 size &= PAGE_MASK;
137 if (base & ~PAGE_MASK) {
138 unsigned long new_base = PAGE_ALIGN(base);
139
140 size -= new_base - base;
141 if ((long) size < 0L)
142 size = 0UL;
143 base = new_base;
144 }
David S. Miller0015d3d2007-03-15 00:06:34 -0700145 if (size == 0UL) {
146 /* If it is empty, simply get rid of it.
147 * This simplifies the logic of the other
148 * functions that process these arrays.
149 */
150 memmove(&regs[i], &regs[i + 1],
151 (ents - i - 1) * sizeof(regs[0]));
152 i--;
153 ents--;
154 continue;
155 }
David S. Miller13edad72005-09-29 17:58:26 -0700156 regs[i].phys_addr = base;
157 regs[i].reg_size = size;
158 }
David S. Miller486ad102006-06-22 00:00:00 -0700159
David S. Miller486ad102006-06-22 00:00:00 -0700160 *num_ents = ents;
161
David S. Millerc9c10832005-10-12 12:22:46 -0700162 sort(regs, ents, sizeof(struct linux_prom64_registers),
David S. Miller13edad72005-09-29 17:58:26 -0700163 cmp_p64, NULL);
164}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
David S. Millerd8ed1d42009-08-25 16:47:46 -0700166unsigned long sparc64_valid_addr_bitmap[VALID_ADDR_BITMAP_BYTES /
167 sizeof(unsigned long)];
Sam Ravnborg917c3662009-01-08 16:58:20 -0800168EXPORT_SYMBOL(sparc64_valid_addr_bitmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
David S. Millerd1112012006-03-08 02:16:07 -0800170/* Kernel physical address base and size in bytes. */
David S. Miller1ac4f5e2005-09-21 21:49:32 -0700171unsigned long kern_base __read_mostly;
172unsigned long kern_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174/* Initial ramdisk setup */
175extern unsigned long sparc_ramdisk_image64;
176extern unsigned int sparc_ramdisk_image;
177extern unsigned int sparc_ramdisk_size;
178
David S. Miller1ac4f5e2005-09-21 21:49:32 -0700179struct page *mem_map_zero __read_mostly;
Aneesh Kumar K.V35802c02008-04-29 08:11:12 -0400180EXPORT_SYMBOL(mem_map_zero);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
David S. Miller0835ae02005-10-04 15:23:20 -0700182unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
183
184unsigned long sparc64_kern_pri_context __read_mostly;
185unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
186unsigned long sparc64_kern_sec_context __read_mostly;
187
David S. Miller64658742008-03-21 17:01:38 -0700188int num_kernel_image_mappings;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#ifdef CONFIG_DEBUG_DCFLUSH
191atomic_t dcpage_flushes = ATOMIC_INIT(0);
192#ifdef CONFIG_SMP
193atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
194#endif
195#endif
196
David S. Miller7a591cf2006-02-26 19:44:50 -0800197inline void flush_dcache_page_impl(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198{
David S. Miller7a591cf2006-02-26 19:44:50 -0800199 BUG_ON(tlb_type == hypervisor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#ifdef CONFIG_DEBUG_DCFLUSH
201 atomic_inc(&dcpage_flushes);
202#endif
203
204#ifdef DCACHE_ALIASING_POSSIBLE
205 __flush_dcache_page(page_address(page),
206 ((tlb_type == spitfire) &&
207 page_mapping(page) != NULL));
208#else
209 if (page_mapping(page) != NULL &&
210 tlb_type == spitfire)
211 __flush_icache_page(__pa(page_address(page)));
212#endif
213}
214
215#define PG_dcache_dirty PG_arch_1
David S. Miller22adb352007-05-26 01:14:43 -0700216#define PG_dcache_cpu_shift 32UL
217#define PG_dcache_cpu_mask \
218 ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220#define dcache_dirty_cpu(page) \
David S. Miller48b0e542005-07-27 16:08:44 -0700221 (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
David S. Millerd979f172007-10-27 00:13:04 -0700223static inline void set_dcache_dirty(struct page *page, int this_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
225 unsigned long mask = this_cpu;
David S. Miller48b0e542005-07-27 16:08:44 -0700226 unsigned long non_cpu_bits;
227
228 non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
229 mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 __asm__ __volatile__("1:\n\t"
232 "ldx [%2], %%g7\n\t"
233 "and %%g7, %1, %%g1\n\t"
234 "or %%g1, %0, %%g1\n\t"
235 "casx [%2], %%g7, %%g1\n\t"
236 "cmp %%g7, %%g1\n\t"
237 "bne,pn %%xcc, 1b\n\t"
David S. Millerb445e262005-06-27 15:42:04 -0700238 " nop"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 : /* no outputs */
240 : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
241 : "g1", "g7");
242}
243
David S. Millerd979f172007-10-27 00:13:04 -0700244static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 unsigned long mask = (1UL << PG_dcache_dirty);
247
248 __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
249 "1:\n\t"
250 "ldx [%2], %%g7\n\t"
David S. Miller48b0e542005-07-27 16:08:44 -0700251 "srlx %%g7, %4, %%g1\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 "and %%g1, %3, %%g1\n\t"
253 "cmp %%g1, %0\n\t"
254 "bne,pn %%icc, 2f\n\t"
255 " andn %%g7, %1, %%g1\n\t"
256 "casx [%2], %%g7, %%g1\n\t"
257 "cmp %%g7, %%g1\n\t"
258 "bne,pn %%xcc, 1b\n\t"
David S. Millerb445e262005-06-27 15:42:04 -0700259 " nop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 "2:"
261 : /* no outputs */
262 : "r" (cpu), "r" (mask), "r" (&page->flags),
David S. Miller48b0e542005-07-27 16:08:44 -0700263 "i" (PG_dcache_cpu_mask),
264 "i" (PG_dcache_cpu_shift)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 : "g1", "g7");
266}
267
David S. Miller517af332006-02-01 15:55:21 -0800268static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
269{
270 unsigned long tsb_addr = (unsigned long) ent;
271
David S. Miller3b3ab2e2006-02-17 09:54:42 -0800272 if (tlb_type == cheetah_plus || tlb_type == hypervisor)
David S. Miller517af332006-02-01 15:55:21 -0800273 tsb_addr = __pa(tsb_addr);
274
275 __tsb_insert(tsb_addr, tag, pte);
276}
277
David S. Millerc4bce902006-02-11 21:57:54 -0800278unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
David S. Millerc4bce902006-02-11 21:57:54 -0800279
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800280static void flush_dcache(unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281{
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800282 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800284 page = pfn_to_page(pfn);
David S. Miller1a78ced2009-10-12 03:20:57 -0700285 if (page) {
David S. Miller7a591cf2006-02-26 19:44:50 -0800286 unsigned long pg_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800288 pg_flags = page->flags;
289 if (pg_flags & (1UL << PG_dcache_dirty)) {
David S. Miller7a591cf2006-02-26 19:44:50 -0800290 int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
291 PG_dcache_cpu_mask);
292 int this_cpu = get_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
David S. Miller7a591cf2006-02-26 19:44:50 -0800294 /* This is just to optimize away some function calls
295 * in the SMP case.
296 */
297 if (cpu == this_cpu)
298 flush_dcache_page_impl(page);
299 else
300 smp_flush_dcache_page_impl(page, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
David S. Miller7a591cf2006-02-26 19:44:50 -0800302 clear_dcache_dirty_cpu(page, cpu);
303
304 put_cpu();
305 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 }
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800307}
308
David Miller9e695d22012-10-08 16:34:29 -0700309/* mm->context.lock must be held */
310static void __update_mmu_tsb_insert(struct mm_struct *mm, unsigned long tsb_index,
311 unsigned long tsb_hash_shift, unsigned long address,
312 unsigned long tte)
313{
314 struct tsb *tsb = mm->context.tsb_block[tsb_index].tsb;
315 unsigned long tag;
316
David S. Millerbcd896b2013-02-19 13:20:08 -0800317 if (unlikely(!tsb))
318 return;
319
David Miller9e695d22012-10-08 16:34:29 -0700320 tsb += ((address >> tsb_hash_shift) &
321 (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
322 tag = (address >> 22UL);
323 tsb_insert(tsb, tag, tte);
324}
325
David S. Millerbcd896b2013-02-19 13:20:08 -0800326#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
327static inline bool is_hugetlb_pte(pte_t pte)
328{
329 if ((tlb_type == hypervisor &&
330 (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
331 (tlb_type != hypervisor &&
332 (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U))
333 return true;
334 return false;
335}
336#endif
337
Russell King4b3073e2009-12-18 16:40:18 +0000338void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800339{
340 struct mm_struct *mm;
David S. Millerbcd896b2013-02-19 13:20:08 -0800341 unsigned long flags;
Russell King4b3073e2009-12-18 16:40:18 +0000342 pte_t pte = *ptep;
Sam Ravnborgff9aefb2009-01-06 12:51:26 -0800343
344 if (tlb_type != hypervisor) {
345 unsigned long pfn = pte_pfn(pte);
346
347 if (pfn_valid(pfn))
348 flush_dcache(pfn);
349 }
David S. Millerbd407912006-01-31 18:31:38 -0800350
351 mm = vma->vm_mm;
David S. Miller7a1ac522006-03-16 02:02:32 -0800352
353 spin_lock_irqsave(&mm->context.lock, flags);
354
David Miller9e695d22012-10-08 16:34:29 -0700355#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
David S. Millerbcd896b2013-02-19 13:20:08 -0800356 if (mm->context.huge_pte_count && is_hugetlb_pte(pte))
357 __update_mmu_tsb_insert(mm, MM_TSB_HUGE, HPAGE_SHIFT,
358 address, pte_val(pte));
359 else
David S. Millerdcc1e8d2006-03-22 00:49:59 -0800360#endif
David S. Millerbcd896b2013-02-19 13:20:08 -0800361 __update_mmu_tsb_insert(mm, MM_TSB_BASE, PAGE_SHIFT,
362 address, pte_val(pte));
David S. Miller7a1ac522006-03-16 02:02:32 -0800363
364 spin_unlock_irqrestore(&mm->context.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
367void flush_dcache_page(struct page *page)
368{
David S. Millera9546f52005-04-17 18:03:09 -0700369 struct address_space *mapping;
370 int this_cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
David S. Miller7a591cf2006-02-26 19:44:50 -0800372 if (tlb_type == hypervisor)
373 return;
374
David S. Millera9546f52005-04-17 18:03:09 -0700375 /* Do not bother with the expensive D-cache flush if it
376 * is merely the zero page. The 'bigcore' testcase in GDB
377 * causes this case to run millions of times.
378 */
379 if (page == ZERO_PAGE(0))
380 return;
381
382 this_cpu = get_cpu();
383
384 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 if (mapping && !mapping_mapped(mapping)) {
David S. Millera9546f52005-04-17 18:03:09 -0700386 int dirty = test_bit(PG_dcache_dirty, &page->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 if (dirty) {
David S. Millera9546f52005-04-17 18:03:09 -0700388 int dirty_cpu = dcache_dirty_cpu(page);
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 if (dirty_cpu == this_cpu)
391 goto out;
392 smp_flush_dcache_page_impl(page, dirty_cpu);
393 }
394 set_dcache_dirty(page, this_cpu);
395 } else {
396 /* We could delay the flush for the !page_mapping
397 * case too. But that case is for exec env/arg
398 * pages and those are %99 certainly going to get
399 * faulted into the tlb (and thus flushed) anyways.
400 */
401 flush_dcache_page_impl(page);
402 }
403
404out:
405 put_cpu();
406}
Sam Ravnborg917c3662009-01-08 16:58:20 -0800407EXPORT_SYMBOL(flush_dcache_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Prasanna S Panchamukhi05e14cb2005-09-06 15:19:30 -0700409void __kprobes flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410{
David S. Millera43fe0e2006-02-04 03:10:53 -0800411 /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 if (tlb_type == spitfire) {
413 unsigned long kaddr;
414
David S. Millera94aa252007-03-15 15:50:11 -0700415 /* This code only runs on Spitfire cpus so this is
416 * why we can assume _PAGE_PADDR_4U.
417 */
418 for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) {
419 unsigned long paddr, mask = _PAGE_PADDR_4U;
420
421 if (kaddr >= PAGE_OFFSET)
422 paddr = kaddr & mask;
423 else {
424 pgd_t *pgdp = pgd_offset_k(kaddr);
425 pud_t *pudp = pud_offset(pgdp, kaddr);
426 pmd_t *pmdp = pmd_offset(pudp, kaddr);
427 pte_t *ptep = pte_offset_kernel(pmdp, kaddr);
428
429 paddr = pte_val(*ptep) & mask;
430 }
431 __flush_icache_page(paddr);
432 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434}
Sam Ravnborg917c3662009-01-08 16:58:20 -0800435EXPORT_SYMBOL(flush_icache_range);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437void mmu_info(struct seq_file *m)
438{
David S. Millerce33fdc2012-09-06 19:01:25 -0700439 static const char *pgsz_strings[] = {
440 "8K", "64K", "512K", "4MB", "32MB",
441 "256MB", "2GB", "16GB",
442 };
443 int i, printed;
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 if (tlb_type == cheetah)
446 seq_printf(m, "MMU Type\t: Cheetah\n");
447 else if (tlb_type == cheetah_plus)
448 seq_printf(m, "MMU Type\t: Cheetah+\n");
449 else if (tlb_type == spitfire)
450 seq_printf(m, "MMU Type\t: Spitfire\n");
David S. Millera43fe0e2006-02-04 03:10:53 -0800451 else if (tlb_type == hypervisor)
452 seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 else
454 seq_printf(m, "MMU Type\t: ???\n");
455
David S. Millerce33fdc2012-09-06 19:01:25 -0700456 seq_printf(m, "MMU PGSZs\t: ");
457 printed = 0;
458 for (i = 0; i < ARRAY_SIZE(pgsz_strings); i++) {
459 if (cpu_pgsz_mask & (1UL << i)) {
460 seq_printf(m, "%s%s",
461 printed ? "," : "", pgsz_strings[i]);
462 printed++;
463 }
464 }
465 seq_putc(m, '\n');
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467#ifdef CONFIG_DEBUG_DCFLUSH
468 seq_printf(m, "DCPageFlushes\t: %d\n",
469 atomic_read(&dcpage_flushes));
470#ifdef CONFIG_SMP
471 seq_printf(m, "DCPageFlushesXC\t: %d\n",
472 atomic_read(&dcpage_flushes_xcall));
473#endif /* CONFIG_SMP */
474#endif /* CONFIG_DEBUG_DCFLUSH */
475}
476
David S. Millera94aa252007-03-15 15:50:11 -0700477struct linux_prom_translation prom_trans[512] __read_mostly;
478unsigned int prom_trans_ents __read_mostly;
479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480unsigned long kern_locked_tte_data;
481
David S. Miller405599b2005-09-22 00:12:35 -0700482/* The obp translations are saved based on 8k pagesize, since obp can
483 * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
David S. Miller74bf4312006-01-31 18:29:18 -0800484 * HI_OBP_ADDRESS range are handled in ktlb.S.
David S. Miller405599b2005-09-22 00:12:35 -0700485 */
David S. Miller5085b4a2005-09-22 00:45:41 -0700486static inline int in_obp_range(unsigned long vaddr)
487{
488 return (vaddr >= LOW_OBP_ADDRESS &&
489 vaddr < HI_OBP_ADDRESS);
490}
491
David S. Millerc9c10832005-10-12 12:22:46 -0700492static int cmp_ptrans(const void *a, const void *b)
David S. Miller405599b2005-09-22 00:12:35 -0700493{
David S. Millerc9c10832005-10-12 12:22:46 -0700494 const struct linux_prom_translation *x = a, *y = b;
David S. Miller405599b2005-09-22 00:12:35 -0700495
David S. Millerc9c10832005-10-12 12:22:46 -0700496 if (x->virt > y->virt)
497 return 1;
498 if (x->virt < y->virt)
499 return -1;
500 return 0;
David S. Miller405599b2005-09-22 00:12:35 -0700501}
502
David S. Millerc9c10832005-10-12 12:22:46 -0700503/* Read OBP translations property into 'prom_trans[]'. */
David S. Miller9ad98c52005-10-05 15:12:00 -0700504static void __init read_obp_translations(void)
David S. Miller405599b2005-09-22 00:12:35 -0700505{
David S. Millerc9c10832005-10-12 12:22:46 -0700506 int n, node, ents, first, last, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 node = prom_finddevice("/virtual-memory");
509 n = prom_getproplen(node, "translations");
David S. Miller405599b2005-09-22 00:12:35 -0700510 if (unlikely(n == 0 || n == -1)) {
David S. Millerb206fc42005-09-21 22:31:13 -0700511 prom_printf("prom_mappings: Couldn't get size.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 prom_halt();
513 }
David S. Miller405599b2005-09-22 00:12:35 -0700514 if (unlikely(n > sizeof(prom_trans))) {
Akinobu Mita5da444a2012-09-29 03:14:49 +0000515 prom_printf("prom_mappings: Size %d is too big.\n", n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 prom_halt();
517 }
David S. Miller405599b2005-09-22 00:12:35 -0700518
David S. Millerb206fc42005-09-21 22:31:13 -0700519 if ((n = prom_getproperty(node, "translations",
David S. Miller405599b2005-09-22 00:12:35 -0700520 (char *)&prom_trans[0],
521 sizeof(prom_trans))) == -1) {
David S. Millerb206fc42005-09-21 22:31:13 -0700522 prom_printf("prom_mappings: Couldn't get property.\n");
523 prom_halt();
524 }
David S. Miller9ad98c52005-10-05 15:12:00 -0700525
David S. Millerb206fc42005-09-21 22:31:13 -0700526 n = n / sizeof(struct linux_prom_translation);
David S. Miller9ad98c52005-10-05 15:12:00 -0700527
David S. Millerc9c10832005-10-12 12:22:46 -0700528 ents = n;
529
530 sort(prom_trans, ents, sizeof(struct linux_prom_translation),
531 cmp_ptrans, NULL);
532
533 /* Now kick out all the non-OBP entries. */
534 for (i = 0; i < ents; i++) {
535 if (in_obp_range(prom_trans[i].virt))
536 break;
537 }
538 first = i;
539 for (; i < ents; i++) {
540 if (!in_obp_range(prom_trans[i].virt))
541 break;
542 }
543 last = i;
544
545 for (i = 0; i < (last - first); i++) {
546 struct linux_prom_translation *src = &prom_trans[i + first];
547 struct linux_prom_translation *dest = &prom_trans[i];
548
549 *dest = *src;
550 }
551 for (; i < ents; i++) {
552 struct linux_prom_translation *dest = &prom_trans[i];
553 dest->virt = dest->size = dest->data = 0x0UL;
554 }
555
556 prom_trans_ents = last - first;
557
558 if (tlb_type == spitfire) {
559 /* Clear diag TTE bits. */
560 for (i = 0; i < prom_trans_ents; i++)
561 prom_trans[i].data &= ~0x0003fe0000000000UL;
562 }
David S. Millerf4142cb2011-09-29 12:18:59 -0700563
564 /* Force execute bit on. */
565 for (i = 0; i < prom_trans_ents; i++)
566 prom_trans[i].data |= (tlb_type == hypervisor ?
567 _PAGE_EXEC_4V : _PAGE_EXEC_4U);
David S. Miller405599b2005-09-22 00:12:35 -0700568}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
David S. Millerd82ace72006-02-09 02:52:44 -0800570static void __init hypervisor_tlb_lock(unsigned long vaddr,
571 unsigned long pte,
572 unsigned long mmu)
573{
David S. Miller7db35f32007-05-29 02:22:14 -0700574 unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu);
David S. Millerd82ace72006-02-09 02:52:44 -0800575
David S. Miller7db35f32007-05-29 02:22:14 -0700576 if (ret != 0) {
Akinobu Mita5da444a2012-09-29 03:14:49 +0000577 prom_printf("hypervisor_tlb_lock[%lx:%x:%lx:%lx]: "
David S. Miller7db35f32007-05-29 02:22:14 -0700578 "errors with %lx\n", vaddr, 0, pte, mmu, ret);
David S. Miller12e126a2006-02-17 14:40:30 -0800579 prom_halt();
580 }
David S. Millerd82ace72006-02-09 02:52:44 -0800581}
582
David S. Millerc4bce902006-02-11 21:57:54 -0800583static unsigned long kern_large_tte(unsigned long paddr);
584
David S. Miller898cf0e2005-09-23 11:59:44 -0700585static void __init remap_kernel(void)
David S. Miller405599b2005-09-22 00:12:35 -0700586{
587 unsigned long phys_page, tte_vaddr, tte_data;
David S. Miller64658742008-03-21 17:01:38 -0700588 int i, tlb_ent = sparc64_highest_locked_tlbent();
David S. Miller405599b2005-09-22 00:12:35 -0700589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 tte_vaddr = (unsigned long) KERNBASE;
David S. Millerbff06d52005-09-22 20:11:33 -0700591 phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
David S. Millerc4bce902006-02-11 21:57:54 -0800592 tte_data = kern_large_tte(phys_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
594 kern_locked_tte_data = tte_data;
595
David S. Millerd82ace72006-02-09 02:52:44 -0800596 /* Now lock us into the TLBs via Hypervisor or OBP. */
597 if (tlb_type == hypervisor) {
David S. Miller64658742008-03-21 17:01:38 -0700598 for (i = 0; i < num_kernel_image_mappings; i++) {
David S. Millerd82ace72006-02-09 02:52:44 -0800599 hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
600 hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
David S. Miller64658742008-03-21 17:01:38 -0700601 tte_vaddr += 0x400000;
602 tte_data += 0x400000;
David S. Millerd82ace72006-02-09 02:52:44 -0800603 }
604 } else {
David S. Miller64658742008-03-21 17:01:38 -0700605 for (i = 0; i < num_kernel_image_mappings; i++) {
606 prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr);
607 prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr);
608 tte_vaddr += 0x400000;
609 tte_data += 0x400000;
David S. Millerd82ace72006-02-09 02:52:44 -0800610 }
David S. Miller64658742008-03-21 17:01:38 -0700611 sparc64_highest_unlocked_tlb_ent = tlb_ent - i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
David S. Miller0835ae02005-10-04 15:23:20 -0700613 if (tlb_type == cheetah_plus) {
614 sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
615 CTX_CHEETAH_PLUS_NUC);
616 sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
617 sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
618 }
David S. Miller405599b2005-09-22 00:12:35 -0700619}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
David S. Miller405599b2005-09-22 00:12:35 -0700621
David S. Millerc9c10832005-10-12 12:22:46 -0700622static void __init inherit_prom_mappings(void)
David S. Miller9ad98c52005-10-05 15:12:00 -0700623{
David S. Miller405599b2005-09-22 00:12:35 -0700624 /* Now fixup OBP's idea about where we really are mapped. */
David S. Miller3c62a2d2008-02-17 23:22:50 -0800625 printk("Remapping the kernel... ");
David S. Miller405599b2005-09-22 00:12:35 -0700626 remap_kernel();
David S. Miller3c62a2d2008-02-17 23:22:50 -0800627 printk("done.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628}
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630void prom_world(int enter)
631{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 if (!enter)
Al Virodff933d2012-09-26 01:21:14 -0400633 set_fs(get_fs());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
David S. Miller3487d1d2006-01-31 18:33:25 -0800635 __asm__ __volatile__("flushw");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636}
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638void __flush_dcache_range(unsigned long start, unsigned long end)
639{
640 unsigned long va;
641
642 if (tlb_type == spitfire) {
643 int n = 0;
644
645 for (va = start; va < end; va += 32) {
646 spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
647 if (++n >= 512)
648 break;
649 }
David S. Millera43fe0e2006-02-04 03:10:53 -0800650 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 start = __pa(start);
652 end = __pa(end);
653 for (va = start; va < end; va += 32)
654 __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
655 "membar #Sync"
656 : /* no outputs */
657 : "r" (va),
658 "i" (ASI_DCACHE_INVALIDATE));
659 }
660}
Sam Ravnborg917c3662009-01-08 16:58:20 -0800661EXPORT_SYMBOL(__flush_dcache_range);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
David S. Miller85f1e1f2007-03-15 17:51:26 -0700663/* get_new_mmu_context() uses "cache + 1". */
664DEFINE_SPINLOCK(ctx_alloc_lock);
665unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
666#define MAX_CTX_NR (1UL << CTX_NR_BITS)
667#define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR)
668DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR);
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670/* Caller does TLB context flushing on local CPU if necessary.
671 * The caller also ensures that CTX_VALID(mm->context) is false.
672 *
673 * We must be careful about boundary cases so that we never
674 * let the user have CTX 0 (nucleus) or we ever use a CTX
675 * version of zero (and thus NO_CONTEXT would not be caught
676 * by version mis-match tests in mmu_context.h).
David S. Millera0663a72006-02-23 14:19:28 -0800677 *
678 * Always invoked with interrupts disabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 */
680void get_new_mmu_context(struct mm_struct *mm)
681{
682 unsigned long ctx, new_ctx;
683 unsigned long orig_pgsz_bits;
David S. Millera0663a72006-02-23 14:19:28 -0800684 int new_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Kirill Tkhai07df8412013-04-09 00:29:46 +0400686 spin_lock(&ctx_alloc_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
688 ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
689 new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
David S. Millera0663a72006-02-23 14:19:28 -0800690 new_version = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 if (new_ctx >= (1 << CTX_NR_BITS)) {
692 new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
693 if (new_ctx >= ctx) {
694 int i;
695 new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
696 CTX_FIRST_VERSION;
697 if (new_ctx == 1)
698 new_ctx = CTX_FIRST_VERSION;
699
700 /* Don't call memset, for 16 entries that's just
701 * plain silly...
702 */
703 mmu_context_bmap[0] = 3;
704 mmu_context_bmap[1] = 0;
705 mmu_context_bmap[2] = 0;
706 mmu_context_bmap[3] = 0;
707 for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
708 mmu_context_bmap[i + 0] = 0;
709 mmu_context_bmap[i + 1] = 0;
710 mmu_context_bmap[i + 2] = 0;
711 mmu_context_bmap[i + 3] = 0;
712 }
David S. Millera0663a72006-02-23 14:19:28 -0800713 new_version = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 goto out;
715 }
716 }
717 mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
718 new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
719out:
720 tlb_context_cache = new_ctx;
721 mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
Kirill Tkhai07df8412013-04-09 00:29:46 +0400722 spin_unlock(&ctx_alloc_lock);
David S. Millera0663a72006-02-23 14:19:28 -0800723
724 if (unlikely(new_version))
725 smp_new_mmu_context_version();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
727
David S. Miller919ee672008-04-23 05:40:25 -0700728static int numa_enabled = 1;
729static int numa_debug;
730
731static int __init early_numa(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732{
David S. Miller919ee672008-04-23 05:40:25 -0700733 if (!p)
734 return 0;
David S. Millerd1112012006-03-08 02:16:07 -0800735
David S. Miller919ee672008-04-23 05:40:25 -0700736 if (strstr(p, "off"))
737 numa_enabled = 0;
David S. Millerd1112012006-03-08 02:16:07 -0800738
David S. Miller919ee672008-04-23 05:40:25 -0700739 if (strstr(p, "debug"))
740 numa_debug = 1;
741
742 return 0;
David S. Millerd1112012006-03-08 02:16:07 -0800743}
David S. Miller919ee672008-04-23 05:40:25 -0700744early_param("numa", early_numa);
745
746#define numadbg(f, a...) \
747do { if (numa_debug) \
748 printk(KERN_INFO f, ## a); \
749} while (0)
David S. Millerd1112012006-03-08 02:16:07 -0800750
David S. Miller4e82c9a2008-02-13 18:00:03 -0800751static void __init find_ramdisk(unsigned long phys_base)
752{
753#ifdef CONFIG_BLK_DEV_INITRD
754 if (sparc_ramdisk_image || sparc_ramdisk_image64) {
755 unsigned long ramdisk_image;
756
757 /* Older versions of the bootloader only supported a
758 * 32-bit physical address for the ramdisk image
759 * location, stored at sparc_ramdisk_image. Newer
760 * SILO versions set sparc_ramdisk_image to zero and
761 * provide a full 64-bit physical address at
762 * sparc_ramdisk_image64.
763 */
764 ramdisk_image = sparc_ramdisk_image;
765 if (!ramdisk_image)
766 ramdisk_image = sparc_ramdisk_image64;
767
768 /* Another bootloader quirk. The bootloader normalizes
769 * the physical address to KERNBASE, so we have to
770 * factor that back out and add in the lowest valid
771 * physical page address to get the true physical address.
772 */
773 ramdisk_image -= KERNBASE;
774 ramdisk_image += phys_base;
775
David S. Miller919ee672008-04-23 05:40:25 -0700776 numadbg("Found ramdisk at physical address 0x%lx, size %u\n",
777 ramdisk_image, sparc_ramdisk_size);
778
David S. Miller4e82c9a2008-02-13 18:00:03 -0800779 initrd_start = ramdisk_image;
780 initrd_end = ramdisk_image + sparc_ramdisk_size;
David S. Miller3b2a7e22008-02-13 18:13:20 -0800781
Yinghai Lu95f72d12010-07-12 14:36:09 +1000782 memblock_reserve(initrd_start, sparc_ramdisk_size);
David S. Millerd45100f2008-05-06 15:19:54 -0700783
784 initrd_start += PAGE_OFFSET;
785 initrd_end += PAGE_OFFSET;
David S. Miller4e82c9a2008-02-13 18:00:03 -0800786 }
787#endif
788}
789
David S. Miller919ee672008-04-23 05:40:25 -0700790struct node_mem_mask {
791 unsigned long mask;
792 unsigned long val;
David S. Miller919ee672008-04-23 05:40:25 -0700793};
794static struct node_mem_mask node_masks[MAX_NUMNODES];
795static int num_node_masks;
796
797int numa_cpu_lookup_table[NR_CPUS];
798cpumask_t numa_cpumask_lookup_table[MAX_NUMNODES];
799
800#ifdef CONFIG_NEED_MULTIPLE_NODES
David S. Miller919ee672008-04-23 05:40:25 -0700801
802struct mdesc_mblock {
803 u64 base;
804 u64 size;
805 u64 offset; /* RA-to-PA */
806};
807static struct mdesc_mblock *mblocks;
808static int num_mblocks;
809
810static unsigned long ra_to_pa(unsigned long addr)
David S. Millerd1112012006-03-08 02:16:07 -0800811{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 int i;
813
David S. Miller919ee672008-04-23 05:40:25 -0700814 for (i = 0; i < num_mblocks; i++) {
815 struct mdesc_mblock *m = &mblocks[i];
David S. Miller6fc5bae2006-12-28 21:00:23 -0800816
David S. Miller919ee672008-04-23 05:40:25 -0700817 if (addr >= m->base &&
818 addr < (m->base + m->size)) {
819 addr += m->offset;
820 break;
821 }
822 }
823 return addr;
824}
825
826static int find_node(unsigned long addr)
827{
828 int i;
829
830 addr = ra_to_pa(addr);
831 for (i = 0; i < num_node_masks; i++) {
832 struct node_mem_mask *p = &node_masks[i];
833
834 if ((addr & p->mask) == p->val)
835 return i;
836 }
837 return -1;
838}
839
Tejun Heof9b18db2011-07-12 10:46:32 +0200840static u64 memblock_nid_range(u64 start, u64 end, int *nid)
David S. Miller919ee672008-04-23 05:40:25 -0700841{
842 *nid = find_node(start);
843 start += PAGE_SIZE;
844 while (start < end) {
845 int n = find_node(start);
846
847 if (n != *nid)
848 break;
849 start += PAGE_SIZE;
850 }
851
David S. Millerc918dcc2008-08-14 01:41:39 -0700852 if (start > end)
853 start = end;
854
David S. Miller919ee672008-04-23 05:40:25 -0700855 return start;
856}
David S. Miller919ee672008-04-23 05:40:25 -0700857#endif
858
859/* This must be invoked after performing all of the necessary
Tejun Heo2a4814d2011-12-08 10:22:08 -0800860 * memblock_set_node() calls for 'nid'. We need to be able to get
David S. Miller919ee672008-04-23 05:40:25 -0700861 * correct data from get_pfn_range_for_nid().
862 */
863static void __init allocate_node_data(int nid)
864{
David S. Miller919ee672008-04-23 05:40:25 -0700865 struct pglist_data *p;
Paul Gortmakeraa6f0792012-05-09 20:44:29 -0400866 unsigned long start_pfn, end_pfn;
David S. Miller919ee672008-04-23 05:40:25 -0700867#ifdef CONFIG_NEED_MULTIPLE_NODES
Paul Gortmakeraa6f0792012-05-09 20:44:29 -0400868 unsigned long paddr;
869
Benjamin Herrenschmidt9d1e2492010-07-06 15:39:17 -0700870 paddr = memblock_alloc_try_nid(sizeof(struct pglist_data), SMP_CACHE_BYTES, nid);
David S. Miller919ee672008-04-23 05:40:25 -0700871 if (!paddr) {
872 prom_printf("Cannot allocate pglist_data for nid[%d]\n", nid);
873 prom_halt();
874 }
875 NODE_DATA(nid) = __va(paddr);
876 memset(NODE_DATA(nid), 0, sizeof(struct pglist_data));
877
David S. Miller625d6932012-04-25 13:13:43 -0700878 NODE_DATA(nid)->node_id = nid;
David S. Miller919ee672008-04-23 05:40:25 -0700879#endif
880
881 p = NODE_DATA(nid);
882
883 get_pfn_range_for_nid(nid, &start_pfn, &end_pfn);
884 p->node_start_pfn = start_pfn;
885 p->node_spanned_pages = end_pfn - start_pfn;
David S. Miller919ee672008-04-23 05:40:25 -0700886}
887
888static void init_node_masks_nonnuma(void)
889{
890 int i;
891
892 numadbg("Initializing tables for non-numa.\n");
893
894 node_masks[0].mask = node_masks[0].val = 0;
895 num_node_masks = 1;
896
897 for (i = 0; i < NR_CPUS; i++)
898 numa_cpu_lookup_table[i] = 0;
899
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -0700900 cpumask_setall(&numa_cpumask_lookup_table[0]);
David S. Miller919ee672008-04-23 05:40:25 -0700901}
902
903#ifdef CONFIG_NEED_MULTIPLE_NODES
904struct pglist_data *node_data[MAX_NUMNODES];
905
906EXPORT_SYMBOL(numa_cpu_lookup_table);
907EXPORT_SYMBOL(numa_cpumask_lookup_table);
908EXPORT_SYMBOL(node_data);
909
910struct mdesc_mlgroup {
911 u64 node;
912 u64 latency;
913 u64 match;
914 u64 mask;
915};
916static struct mdesc_mlgroup *mlgroups;
917static int num_mlgroups;
918
919static int scan_pio_for_cfg_handle(struct mdesc_handle *md, u64 pio,
920 u32 cfg_handle)
921{
922 u64 arc;
923
924 mdesc_for_each_arc(arc, md, pio, MDESC_ARC_TYPE_FWD) {
925 u64 target = mdesc_arc_target(md, arc);
926 const u64 *val;
927
928 val = mdesc_get_property(md, target,
929 "cfg-handle", NULL);
930 if (val && *val == cfg_handle)
931 return 0;
932 }
933 return -ENODEV;
934}
935
936static int scan_arcs_for_cfg_handle(struct mdesc_handle *md, u64 grp,
937 u32 cfg_handle)
938{
939 u64 arc, candidate, best_latency = ~(u64)0;
940
941 candidate = MDESC_NODE_NULL;
942 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
943 u64 target = mdesc_arc_target(md, arc);
944 const char *name = mdesc_node_name(md, target);
945 const u64 *val;
946
947 if (strcmp(name, "pio-latency-group"))
948 continue;
949
950 val = mdesc_get_property(md, target, "latency", NULL);
951 if (!val)
952 continue;
953
954 if (*val < best_latency) {
955 candidate = target;
956 best_latency = *val;
957 }
958 }
959
960 if (candidate == MDESC_NODE_NULL)
961 return -ENODEV;
962
963 return scan_pio_for_cfg_handle(md, candidate, cfg_handle);
964}
965
966int of_node_to_nid(struct device_node *dp)
967{
968 const struct linux_prom64_registers *regs;
969 struct mdesc_handle *md;
970 u32 cfg_handle;
971 int count, nid;
972 u64 grp;
973
David S. Miller072bd412008-08-18 20:36:17 -0700974 /* This is the right thing to do on currently supported
975 * SUN4U NUMA platforms as well, as the PCI controller does
976 * not sit behind any particular memory controller.
977 */
David S. Miller919ee672008-04-23 05:40:25 -0700978 if (!mlgroups)
979 return -1;
980
981 regs = of_get_property(dp, "reg", NULL);
982 if (!regs)
983 return -1;
984
985 cfg_handle = (regs->phys_addr >> 32UL) & 0x0fffffff;
986
987 md = mdesc_grab();
988
989 count = 0;
990 nid = -1;
991 mdesc_for_each_node_by_name(md, grp, "group") {
992 if (!scan_arcs_for_cfg_handle(md, grp, cfg_handle)) {
993 nid = count;
994 break;
995 }
996 count++;
997 }
998
999 mdesc_release(md);
1000
1001 return nid;
1002}
1003
David S. Miller01c453812009-04-07 01:05:22 -07001004static void __init add_node_ranges(void)
David S. Miller919ee672008-04-23 05:40:25 -07001005{
Benjamin Herrenschmidt08b84792010-08-04 13:43:31 +10001006 struct memblock_region *reg;
David S. Miller919ee672008-04-23 05:40:25 -07001007
Benjamin Herrenschmidt08b84792010-08-04 13:43:31 +10001008 for_each_memblock(memory, reg) {
1009 unsigned long size = reg->size;
David S. Miller919ee672008-04-23 05:40:25 -07001010 unsigned long start, end;
1011
Benjamin Herrenschmidt08b84792010-08-04 13:43:31 +10001012 start = reg->base;
David S. Miller919ee672008-04-23 05:40:25 -07001013 end = start + size;
1014 while (start < end) {
1015 unsigned long this_end;
1016 int nid;
1017
Benjamin Herrenschmidt35a1f0b2010-07-06 15:38:58 -07001018 this_end = memblock_nid_range(start, end, &nid);
David S. Miller919ee672008-04-23 05:40:25 -07001019
Tejun Heo2a4814d2011-12-08 10:22:08 -08001020 numadbg("Setting memblock NUMA node nid[%d] "
David S. Miller919ee672008-04-23 05:40:25 -07001021 "start[%lx] end[%lx]\n",
1022 nid, start, this_end);
1023
Tejun Heo2a4814d2011-12-08 10:22:08 -08001024 memblock_set_node(start, this_end - start, nid);
David S. Miller919ee672008-04-23 05:40:25 -07001025 start = this_end;
1026 }
1027 }
1028}
1029
1030static int __init grab_mlgroups(struct mdesc_handle *md)
1031{
1032 unsigned long paddr;
1033 int count = 0;
1034 u64 node;
1035
1036 mdesc_for_each_node_by_name(md, node, "memory-latency-group")
1037 count++;
1038 if (!count)
1039 return -ENOENT;
1040
Yinghai Lu95f72d12010-07-12 14:36:09 +10001041 paddr = memblock_alloc(count * sizeof(struct mdesc_mlgroup),
David S. Miller919ee672008-04-23 05:40:25 -07001042 SMP_CACHE_BYTES);
1043 if (!paddr)
1044 return -ENOMEM;
1045
1046 mlgroups = __va(paddr);
1047 num_mlgroups = count;
1048
1049 count = 0;
1050 mdesc_for_each_node_by_name(md, node, "memory-latency-group") {
1051 struct mdesc_mlgroup *m = &mlgroups[count++];
1052 const u64 *val;
1053
1054 m->node = node;
1055
1056 val = mdesc_get_property(md, node, "latency", NULL);
1057 m->latency = *val;
1058 val = mdesc_get_property(md, node, "address-match", NULL);
1059 m->match = *val;
1060 val = mdesc_get_property(md, node, "address-mask", NULL);
1061 m->mask = *val;
1062
Sam Ravnborg90181132009-01-06 13:19:28 -08001063 numadbg("MLGROUP[%d]: node[%llx] latency[%llx] "
1064 "match[%llx] mask[%llx]\n",
David S. Miller919ee672008-04-23 05:40:25 -07001065 count - 1, m->node, m->latency, m->match, m->mask);
1066 }
1067
1068 return 0;
1069}
1070
1071static int __init grab_mblocks(struct mdesc_handle *md)
1072{
1073 unsigned long paddr;
1074 int count = 0;
1075 u64 node;
1076
1077 mdesc_for_each_node_by_name(md, node, "mblock")
1078 count++;
1079 if (!count)
1080 return -ENOENT;
1081
Yinghai Lu95f72d12010-07-12 14:36:09 +10001082 paddr = memblock_alloc(count * sizeof(struct mdesc_mblock),
David S. Miller919ee672008-04-23 05:40:25 -07001083 SMP_CACHE_BYTES);
1084 if (!paddr)
1085 return -ENOMEM;
1086
1087 mblocks = __va(paddr);
1088 num_mblocks = count;
1089
1090 count = 0;
1091 mdesc_for_each_node_by_name(md, node, "mblock") {
1092 struct mdesc_mblock *m = &mblocks[count++];
1093 const u64 *val;
1094
1095 val = mdesc_get_property(md, node, "base", NULL);
1096 m->base = *val;
1097 val = mdesc_get_property(md, node, "size", NULL);
1098 m->size = *val;
1099 val = mdesc_get_property(md, node,
1100 "address-congruence-offset", NULL);
bob picco771a37f2013-06-11 14:54:51 -04001101
1102 /* The address-congruence-offset property is optional.
1103 * Explicity zero it be identifty this.
1104 */
1105 if (val)
1106 m->offset = *val;
1107 else
1108 m->offset = 0UL;
David S. Miller919ee672008-04-23 05:40:25 -07001109
Sam Ravnborg90181132009-01-06 13:19:28 -08001110 numadbg("MBLOCK[%d]: base[%llx] size[%llx] offset[%llx]\n",
David S. Miller919ee672008-04-23 05:40:25 -07001111 count - 1, m->base, m->size, m->offset);
1112 }
1113
1114 return 0;
1115}
1116
1117static void __init numa_parse_mdesc_group_cpus(struct mdesc_handle *md,
1118 u64 grp, cpumask_t *mask)
1119{
1120 u64 arc;
1121
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001122 cpumask_clear(mask);
David S. Miller919ee672008-04-23 05:40:25 -07001123
1124 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_BACK) {
1125 u64 target = mdesc_arc_target(md, arc);
1126 const char *name = mdesc_node_name(md, target);
1127 const u64 *id;
1128
1129 if (strcmp(name, "cpu"))
1130 continue;
1131 id = mdesc_get_property(md, target, "id", NULL);
Rusty Russelle305cb8f2009-03-16 14:40:23 +10301132 if (*id < nr_cpu_ids)
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001133 cpumask_set_cpu(*id, mask);
David S. Miller919ee672008-04-23 05:40:25 -07001134 }
1135}
1136
1137static struct mdesc_mlgroup * __init find_mlgroup(u64 node)
1138{
1139 int i;
1140
1141 for (i = 0; i < num_mlgroups; i++) {
1142 struct mdesc_mlgroup *m = &mlgroups[i];
1143 if (m->node == node)
1144 return m;
1145 }
1146 return NULL;
1147}
1148
1149static int __init numa_attach_mlgroup(struct mdesc_handle *md, u64 grp,
1150 int index)
1151{
1152 struct mdesc_mlgroup *candidate = NULL;
1153 u64 arc, best_latency = ~(u64)0;
1154 struct node_mem_mask *n;
1155
1156 mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
1157 u64 target = mdesc_arc_target(md, arc);
1158 struct mdesc_mlgroup *m = find_mlgroup(target);
1159 if (!m)
1160 continue;
1161 if (m->latency < best_latency) {
1162 candidate = m;
1163 best_latency = m->latency;
1164 }
1165 }
1166 if (!candidate)
1167 return -ENOENT;
1168
1169 if (num_node_masks != index) {
1170 printk(KERN_ERR "Inconsistent NUMA state, "
1171 "index[%d] != num_node_masks[%d]\n",
1172 index, num_node_masks);
1173 return -EINVAL;
1174 }
1175
1176 n = &node_masks[num_node_masks++];
1177
1178 n->mask = candidate->mask;
1179 n->val = candidate->match;
1180
Sam Ravnborg90181132009-01-06 13:19:28 -08001181 numadbg("NUMA NODE[%d]: mask[%lx] val[%lx] (latency[%llx])\n",
David S. Miller919ee672008-04-23 05:40:25 -07001182 index, n->mask, n->val, candidate->latency);
1183
1184 return 0;
1185}
1186
1187static int __init numa_parse_mdesc_group(struct mdesc_handle *md, u64 grp,
1188 int index)
1189{
1190 cpumask_t mask;
1191 int cpu;
1192
1193 numa_parse_mdesc_group_cpus(md, grp, &mask);
1194
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001195 for_each_cpu(cpu, &mask)
David S. Miller919ee672008-04-23 05:40:25 -07001196 numa_cpu_lookup_table[cpu] = index;
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001197 cpumask_copy(&numa_cpumask_lookup_table[index], &mask);
David S. Miller919ee672008-04-23 05:40:25 -07001198
1199 if (numa_debug) {
1200 printk(KERN_INFO "NUMA GROUP[%d]: cpus [ ", index);
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001201 for_each_cpu(cpu, &mask)
David S. Miller919ee672008-04-23 05:40:25 -07001202 printk("%d ", cpu);
1203 printk("]\n");
1204 }
1205
1206 return numa_attach_mlgroup(md, grp, index);
1207}
1208
1209static int __init numa_parse_mdesc(void)
1210{
1211 struct mdesc_handle *md = mdesc_grab();
1212 int i, err, count;
1213 u64 node;
1214
1215 node = mdesc_node_by_name(md, MDESC_NODE_NULL, "latency-groups");
1216 if (node == MDESC_NODE_NULL) {
1217 mdesc_release(md);
1218 return -ENOENT;
1219 }
1220
1221 err = grab_mblocks(md);
1222 if (err < 0)
1223 goto out;
1224
1225 err = grab_mlgroups(md);
1226 if (err < 0)
1227 goto out;
1228
1229 count = 0;
1230 mdesc_for_each_node_by_name(md, node, "group") {
1231 err = numa_parse_mdesc_group(md, node, count);
1232 if (err < 0)
1233 break;
1234 count++;
1235 }
1236
1237 add_node_ranges();
1238
1239 for (i = 0; i < num_node_masks; i++) {
1240 allocate_node_data(i);
1241 node_set_online(i);
1242 }
1243
1244 err = 0;
1245out:
1246 mdesc_release(md);
1247 return err;
1248}
1249
David S. Miller072bd412008-08-18 20:36:17 -07001250static int __init numa_parse_jbus(void)
1251{
1252 unsigned long cpu, index;
1253
1254 /* NUMA node id is encoded in bits 36 and higher, and there is
1255 * a 1-to-1 mapping from CPU ID to NUMA node ID.
1256 */
1257 index = 0;
1258 for_each_present_cpu(cpu) {
1259 numa_cpu_lookup_table[cpu] = index;
KOSAKI Motohirofb1fece2011-05-16 13:38:07 -07001260 cpumask_copy(&numa_cpumask_lookup_table[index], cpumask_of(cpu));
David S. Miller072bd412008-08-18 20:36:17 -07001261 node_masks[index].mask = ~((1UL << 36UL) - 1UL);
1262 node_masks[index].val = cpu << 36UL;
1263
1264 index++;
1265 }
1266 num_node_masks = index;
1267
1268 add_node_ranges();
1269
1270 for (index = 0; index < num_node_masks; index++) {
1271 allocate_node_data(index);
1272 node_set_online(index);
1273 }
1274
1275 return 0;
1276}
1277
David S. Miller919ee672008-04-23 05:40:25 -07001278static int __init numa_parse_sun4u(void)
1279{
David S. Miller072bd412008-08-18 20:36:17 -07001280 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
1281 unsigned long ver;
1282
1283 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
1284 if ((ver >> 32UL) == __JALAPENO_ID ||
1285 (ver >> 32UL) == __SERRANO_ID)
1286 return numa_parse_jbus();
1287 }
David S. Miller919ee672008-04-23 05:40:25 -07001288 return -1;
1289}
1290
1291static int __init bootmem_init_numa(void)
1292{
1293 int err = -1;
1294
1295 numadbg("bootmem_init_numa()\n");
1296
1297 if (numa_enabled) {
1298 if (tlb_type == hypervisor)
1299 err = numa_parse_mdesc();
1300 else
1301 err = numa_parse_sun4u();
1302 }
1303 return err;
1304}
1305
1306#else
1307
1308static int bootmem_init_numa(void)
1309{
1310 return -1;
1311}
1312
1313#endif
1314
1315static void __init bootmem_init_nonnuma(void)
1316{
Yinghai Lu95f72d12010-07-12 14:36:09 +10001317 unsigned long top_of_ram = memblock_end_of_DRAM();
1318 unsigned long total_ram = memblock_phys_mem_size();
David S. Miller919ee672008-04-23 05:40:25 -07001319
1320 numadbg("bootmem_init_nonnuma()\n");
1321
1322 printk(KERN_INFO "Top of RAM: 0x%lx, Total RAM: 0x%lx\n",
1323 top_of_ram, total_ram);
1324 printk(KERN_INFO "Memory hole size: %ldMB\n",
1325 (top_of_ram - total_ram) >> 20);
1326
1327 init_node_masks_nonnuma();
Tejun Heo2a4814d2011-12-08 10:22:08 -08001328 memblock_set_node(0, (phys_addr_t)ULLONG_MAX, 0);
David S. Miller919ee672008-04-23 05:40:25 -07001329 allocate_node_data(0);
David S. Miller919ee672008-04-23 05:40:25 -07001330 node_set_online(0);
1331}
1332
David S. Miller919ee672008-04-23 05:40:25 -07001333static unsigned long __init bootmem_init(unsigned long phys_base)
1334{
1335 unsigned long end_pfn;
David S. Miller919ee672008-04-23 05:40:25 -07001336
Yinghai Lu95f72d12010-07-12 14:36:09 +10001337 end_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 max_pfn = max_low_pfn = end_pfn;
David S. Millerd1112012006-03-08 02:16:07 -08001339 min_low_pfn = (phys_base >> PAGE_SHIFT);
1340
David S. Miller919ee672008-04-23 05:40:25 -07001341 if (bootmem_init_numa() < 0)
1342 bootmem_init_nonnuma();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
David S. Miller625d6932012-04-25 13:13:43 -07001344 /* Dump memblock with node info. */
1345 memblock_dump_all();
1346
David S. Miller919ee672008-04-23 05:40:25 -07001347 /* XXX cpu notifier XXX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
David S. Miller625d6932012-04-25 13:13:43 -07001349 sparse_memory_present_with_active_regions(MAX_NUMNODES);
David S. Millerd1112012006-03-08 02:16:07 -08001350 sparse_init();
1351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 return end_pfn;
1353}
1354
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001355static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
1356static int pall_ents __initdata;
1357
David S. Miller56425302005-09-25 16:46:57 -07001358#ifdef CONFIG_DEBUG_PAGEALLOC
Sam Ravnborg896aef42008-02-24 19:49:52 -08001359static unsigned long __ref kernel_map_range(unsigned long pstart,
1360 unsigned long pend, pgprot_t prot)
David S. Miller56425302005-09-25 16:46:57 -07001361{
1362 unsigned long vstart = PAGE_OFFSET + pstart;
1363 unsigned long vend = PAGE_OFFSET + pend;
1364 unsigned long alloc_bytes = 0UL;
1365
1366 if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
David S. Miller13edad72005-09-29 17:58:26 -07001367 prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
David S. Miller56425302005-09-25 16:46:57 -07001368 vstart, vend);
1369 prom_halt();
1370 }
1371
1372 while (vstart < vend) {
1373 unsigned long this_end, paddr = __pa(vstart);
1374 pgd_t *pgd = pgd_offset_k(vstart);
1375 pud_t *pud;
1376 pmd_t *pmd;
1377 pte_t *pte;
1378
1379 pud = pud_offset(pgd, vstart);
1380 if (pud_none(*pud)) {
1381 pmd_t *new;
1382
1383 new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
1384 alloc_bytes += PAGE_SIZE;
1385 pud_populate(&init_mm, pud, new);
1386 }
1387
1388 pmd = pmd_offset(pud, vstart);
1389 if (!pmd_present(*pmd)) {
1390 pte_t *new;
1391
1392 new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
1393 alloc_bytes += PAGE_SIZE;
1394 pmd_populate_kernel(&init_mm, pmd, new);
1395 }
1396
1397 pte = pte_offset_kernel(pmd, vstart);
1398 this_end = (vstart + PMD_SIZE) & PMD_MASK;
1399 if (this_end > vend)
1400 this_end = vend;
1401
1402 while (vstart < this_end) {
1403 pte_val(*pte) = (paddr | pgprot_val(prot));
1404
1405 vstart += PAGE_SIZE;
1406 paddr += PAGE_SIZE;
1407 pte++;
1408 }
1409 }
1410
1411 return alloc_bytes;
1412}
1413
David S. Miller56425302005-09-25 16:46:57 -07001414extern unsigned int kvmap_linear_patch[1];
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001415#endif /* CONFIG_DEBUG_PAGEALLOC */
1416
David S. Miller4f93d212012-09-06 18:13:58 -07001417static void __init kpte_set_val(unsigned long index, unsigned long val)
1418{
1419 unsigned long *ptr = kpte_linear_bitmap;
1420
1421 val <<= ((index % (BITS_PER_LONG / 2)) * 2);
1422 ptr += (index / (BITS_PER_LONG / 2));
1423
1424 *ptr |= val;
1425}
1426
1427static const unsigned long kpte_shift_min = 28; /* 256MB */
1428static const unsigned long kpte_shift_max = 34; /* 16GB */
1429static const unsigned long kpte_shift_incr = 3;
1430
1431static unsigned long kpte_mark_using_shift(unsigned long start, unsigned long end,
1432 unsigned long shift)
1433{
1434 unsigned long size = (1UL << shift);
1435 unsigned long mask = (size - 1UL);
1436 unsigned long remains = end - start;
1437 unsigned long val;
1438
1439 if (remains < size || (start & mask))
1440 return start;
1441
1442 /* VAL maps:
1443 *
1444 * shift 28 --> kern_linear_pte_xor index 1
1445 * shift 31 --> kern_linear_pte_xor index 2
1446 * shift 34 --> kern_linear_pte_xor index 3
1447 */
1448 val = ((shift - kpte_shift_min) / kpte_shift_incr) + 1;
1449
1450 remains &= ~mask;
1451 if (shift != kpte_shift_max)
1452 remains = size;
1453
1454 while (remains) {
1455 unsigned long index = start >> kpte_shift_min;
1456
1457 kpte_set_val(index, val);
1458
1459 start += 1UL << kpte_shift_min;
1460 remains -= 1UL << kpte_shift_min;
1461 }
1462
1463 return start;
1464}
1465
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001466static void __init mark_kpte_bitmap(unsigned long start, unsigned long end)
1467{
David S. Miller4f93d212012-09-06 18:13:58 -07001468 unsigned long smallest_size, smallest_mask;
1469 unsigned long s;
1470
1471 smallest_size = (1UL << kpte_shift_min);
1472 smallest_mask = (smallest_size - 1UL);
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001473
1474 while (start < end) {
David S. Miller4f93d212012-09-06 18:13:58 -07001475 unsigned long orig_start = start;
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001476
David S. Miller4f93d212012-09-06 18:13:58 -07001477 for (s = kpte_shift_max; s >= kpte_shift_min; s -= kpte_shift_incr) {
1478 start = kpte_mark_using_shift(start, end, s);
David S. Millerf7c00332006-03-05 22:18:50 -08001479
David S. Miller4f93d212012-09-06 18:13:58 -07001480 if (start != orig_start)
1481 break;
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001482 }
1483
David S. Miller4f93d212012-09-06 18:13:58 -07001484 if (start == orig_start)
1485 start = (start + smallest_size) & ~smallest_mask;
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001486 }
1487}
David S. Miller56425302005-09-25 16:46:57 -07001488
David S. Miller8f3614532007-12-13 06:13:38 -08001489static void __init init_kpte_bitmap(void)
David S. Miller56425302005-09-25 16:46:57 -07001490{
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001491 unsigned long i;
David S. Miller13edad72005-09-29 17:58:26 -07001492
1493 for (i = 0; i < pall_ents; i++) {
David S. Miller56425302005-09-25 16:46:57 -07001494 unsigned long phys_start, phys_end;
1495
David S. Miller13edad72005-09-29 17:58:26 -07001496 phys_start = pall[i].phys_addr;
1497 phys_end = phys_start + pall[i].reg_size;
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001498
1499 mark_kpte_bitmap(phys_start, phys_end);
David S. Miller8f3614532007-12-13 06:13:38 -08001500 }
1501}
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001502
David S. Miller8f3614532007-12-13 06:13:38 -08001503static void __init kernel_physical_mapping_init(void)
1504{
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001505#ifdef CONFIG_DEBUG_PAGEALLOC
David S. Miller8f3614532007-12-13 06:13:38 -08001506 unsigned long i, mem_alloced = 0UL;
1507
1508 for (i = 0; i < pall_ents; i++) {
1509 unsigned long phys_start, phys_end;
1510
1511 phys_start = pall[i].phys_addr;
1512 phys_end = phys_start + pall[i].reg_size;
1513
David S. Miller56425302005-09-25 16:46:57 -07001514 mem_alloced += kernel_map_range(phys_start, phys_end,
1515 PAGE_KERNEL);
David S. Miller56425302005-09-25 16:46:57 -07001516 }
1517
1518 printk("Allocated %ld bytes for kernel page tables.\n",
1519 mem_alloced);
1520
1521 kvmap_linear_patch[0] = 0x01000000; /* nop */
1522 flushi(&kvmap_linear_patch[0]);
1523
1524 __flush_tlb_all();
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001525#endif
David S. Miller56425302005-09-25 16:46:57 -07001526}
1527
David S. Miller9cc3a1a2006-02-21 20:51:13 -08001528#ifdef CONFIG_DEBUG_PAGEALLOC
David S. Miller56425302005-09-25 16:46:57 -07001529void kernel_map_pages(struct page *page, int numpages, int enable)
1530{
1531 unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
1532 unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
1533
1534 kernel_map_range(phys_start, phys_end,
1535 (enable ? PAGE_KERNEL : __pgprot(0)));
1536
David S. Miller74bf4312006-01-31 18:29:18 -08001537 flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
1538 PAGE_OFFSET + phys_end);
1539
David S. Miller56425302005-09-25 16:46:57 -07001540 /* we should perform an IPI and flush all tlbs,
1541 * but that can deadlock->flush only current cpu.
1542 */
1543 __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
1544 PAGE_OFFSET + phys_end);
1545}
1546#endif
1547
David S. Miller10147572005-09-28 21:46:43 -07001548unsigned long __init find_ecache_flush_span(unsigned long size)
1549{
David S. Miller13edad72005-09-29 17:58:26 -07001550 int i;
David S. Miller10147572005-09-28 21:46:43 -07001551
David S. Miller13edad72005-09-29 17:58:26 -07001552 for (i = 0; i < pavail_ents; i++) {
1553 if (pavail[i].reg_size >= size)
1554 return pavail[i].phys_addr;
David S. Miller10147572005-09-28 21:46:43 -07001555 }
1556
1557 return ~0UL;
1558}
1559
David S. Millerb2d43832013-09-20 21:50:41 -07001560unsigned long PAGE_OFFSET;
1561EXPORT_SYMBOL(PAGE_OFFSET);
1562
1563static void __init page_offset_shift_patch_one(unsigned int *insn, unsigned long phys_bits)
1564{
1565 unsigned long final_shift;
1566 unsigned int val = *insn;
1567 unsigned int cnt;
1568
1569 /* We are patching in ilog2(max_supported_phys_address), and
1570 * we are doing so in a manner similar to a relocation addend.
1571 * That is, we are adding the shift value to whatever value
1572 * is in the shift instruction count field already.
1573 */
1574 cnt = (val & 0x3f);
1575 val &= ~0x3f;
1576
1577 /* If we are trying to shift >= 64 bits, clear the destination
1578 * register. This can happen when phys_bits ends up being equal
1579 * to MAX_PHYS_ADDRESS_BITS.
1580 */
1581 final_shift = (cnt + (64 - phys_bits));
1582 if (final_shift >= 64) {
1583 unsigned int rd = (val >> 25) & 0x1f;
1584
1585 val = 0x80100000 | (rd << 25);
1586 } else {
1587 val |= final_shift;
1588 }
1589 *insn = val;
1590
1591 __asm__ __volatile__("flush %0"
1592 : /* no outputs */
1593 : "r" (insn));
1594}
1595
1596static void __init page_offset_shift_patch(unsigned long phys_bits)
1597{
1598 extern unsigned int __page_offset_shift_patch;
1599 extern unsigned int __page_offset_shift_patch_end;
1600 unsigned int *p;
1601
1602 p = &__page_offset_shift_patch;
1603 while (p < &__page_offset_shift_patch_end) {
1604 unsigned int *insn = (unsigned int *)(unsigned long)*p;
1605
1606 page_offset_shift_patch_one(insn, phys_bits);
1607
1608 p++;
1609 }
1610}
1611
1612static void __init setup_page_offset(void)
1613{
1614 unsigned long max_phys_bits = 40;
1615
1616 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
1617 max_phys_bits = 42;
1618 } else if (tlb_type == hypervisor) {
1619 switch (sun4v_chip_type) {
1620 case SUN4V_CHIP_NIAGARA1:
1621 case SUN4V_CHIP_NIAGARA2:
1622 max_phys_bits = 39;
1623 break;
1624 case SUN4V_CHIP_NIAGARA3:
1625 max_phys_bits = 43;
1626 break;
1627 case SUN4V_CHIP_NIAGARA4:
1628 case SUN4V_CHIP_NIAGARA5:
1629 case SUN4V_CHIP_SPARC64X:
1630 default:
1631 max_phys_bits = 47;
1632 break;
1633 }
1634 }
1635
1636 if (max_phys_bits > MAX_PHYS_ADDRESS_BITS) {
1637 prom_printf("MAX_PHYS_ADDRESS_BITS is too small, need %lu\n",
1638 max_phys_bits);
1639 prom_halt();
1640 }
1641
1642 PAGE_OFFSET = PAGE_OFFSET_BY_BITS(max_phys_bits);
1643
1644 pr_info("PAGE_OFFSET is 0x%016lx (max_phys_bits == %lu)\n",
1645 PAGE_OFFSET, max_phys_bits);
1646
1647 page_offset_shift_patch(max_phys_bits);
1648}
1649
David S. Miller517af332006-02-01 15:55:21 -08001650static void __init tsb_phys_patch(void)
1651{
David S. Millerd257d5d2006-02-06 23:44:37 -08001652 struct tsb_ldquad_phys_patch_entry *pquad;
David S. Miller517af332006-02-01 15:55:21 -08001653 struct tsb_phys_patch_entry *p;
1654
David S. Millerd257d5d2006-02-06 23:44:37 -08001655 pquad = &__tsb_ldquad_phys_patch;
1656 while (pquad < &__tsb_ldquad_phys_patch_end) {
1657 unsigned long addr = pquad->addr;
1658
1659 if (tlb_type == hypervisor)
1660 *(unsigned int *) addr = pquad->sun4v_insn;
1661 else
1662 *(unsigned int *) addr = pquad->sun4u_insn;
1663 wmb();
1664 __asm__ __volatile__("flush %0"
1665 : /* no outputs */
1666 : "r" (addr));
1667
1668 pquad++;
1669 }
1670
David S. Miller517af332006-02-01 15:55:21 -08001671 p = &__tsb_phys_patch;
1672 while (p < &__tsb_phys_patch_end) {
1673 unsigned long addr = p->addr;
1674
1675 *(unsigned int *) addr = p->insn;
1676 wmb();
1677 __asm__ __volatile__("flush %0"
1678 : /* no outputs */
1679 : "r" (addr));
1680
1681 p++;
1682 }
1683}
1684
David S. Miller490384e2006-02-11 14:41:18 -08001685/* Don't mark as init, we give this to the Hypervisor. */
David S. Millerd1acb422007-03-16 17:20:28 -07001686#ifndef CONFIG_DEBUG_PAGEALLOC
1687#define NUM_KTSB_DESCR 2
1688#else
1689#define NUM_KTSB_DESCR 1
1690#endif
1691static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR];
David S. Miller490384e2006-02-11 14:41:18 -08001692extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
1693
David S. Miller9076d0e2011-08-05 00:53:57 -07001694static void patch_one_ktsb_phys(unsigned int *start, unsigned int *end, unsigned long pa)
1695{
1696 pa >>= KTSB_PHYS_SHIFT;
1697
1698 while (start < end) {
1699 unsigned int *ia = (unsigned int *)(unsigned long)*start;
1700
1701 ia[0] = (ia[0] & ~0x3fffff) | (pa >> 10);
1702 __asm__ __volatile__("flush %0" : : "r" (ia));
1703
1704 ia[1] = (ia[1] & ~0x3ff) | (pa & 0x3ff);
1705 __asm__ __volatile__("flush %0" : : "r" (ia + 1));
1706
1707 start++;
1708 }
1709}
1710
1711static void ktsb_phys_patch(void)
1712{
1713 extern unsigned int __swapper_tsb_phys_patch;
1714 extern unsigned int __swapper_tsb_phys_patch_end;
David S. Miller9076d0e2011-08-05 00:53:57 -07001715 unsigned long ktsb_pa;
1716
1717 ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
1718 patch_one_ktsb_phys(&__swapper_tsb_phys_patch,
1719 &__swapper_tsb_phys_patch_end, ktsb_pa);
1720#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Miller0785a8e2011-08-06 05:26:35 -07001721 {
1722 extern unsigned int __swapper_4m_tsb_phys_patch;
1723 extern unsigned int __swapper_4m_tsb_phys_patch_end;
David S. Miller9076d0e2011-08-05 00:53:57 -07001724 ktsb_pa = (kern_base +
1725 ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
1726 patch_one_ktsb_phys(&__swapper_4m_tsb_phys_patch,
1727 &__swapper_4m_tsb_phys_patch_end, ktsb_pa);
David S. Miller0785a8e2011-08-06 05:26:35 -07001728 }
David S. Miller9076d0e2011-08-05 00:53:57 -07001729#endif
1730}
1731
David S. Miller490384e2006-02-11 14:41:18 -08001732static void __init sun4v_ktsb_init(void)
1733{
1734 unsigned long ktsb_pa;
1735
David S. Millerd7744a02006-02-21 22:31:11 -08001736 /* First KTSB for PAGE_SIZE mappings. */
David S. Miller490384e2006-02-11 14:41:18 -08001737 ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
1738
1739 switch (PAGE_SIZE) {
1740 case 8 * 1024:
1741 default:
1742 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
1743 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
1744 break;
1745
1746 case 64 * 1024:
1747 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
1748 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
1749 break;
1750
1751 case 512 * 1024:
1752 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
1753 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
1754 break;
1755
1756 case 4 * 1024 * 1024:
1757 ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
1758 ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
1759 break;
Joe Perches6cb79b32011-06-03 14:45:23 +00001760 }
David S. Miller490384e2006-02-11 14:41:18 -08001761
David S. Miller3f19a842006-02-17 12:03:20 -08001762 ktsb_descr[0].assoc = 1;
David S. Miller490384e2006-02-11 14:41:18 -08001763 ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
1764 ktsb_descr[0].ctx_idx = 0;
1765 ktsb_descr[0].tsb_base = ktsb_pa;
1766 ktsb_descr[0].resv = 0;
1767
David S. Millerd1acb422007-03-16 17:20:28 -07001768#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Miller4f93d212012-09-06 18:13:58 -07001769 /* Second KTSB for 4MB/256MB/2GB/16GB mappings. */
David S. Millerd7744a02006-02-21 22:31:11 -08001770 ktsb_pa = (kern_base +
1771 ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
1772
1773 ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
David S. Millerc69ad0a2012-09-06 20:35:36 -07001774 ktsb_descr[1].pgsz_mask = ((HV_PGSZ_MASK_4MB |
1775 HV_PGSZ_MASK_256MB |
1776 HV_PGSZ_MASK_2GB |
1777 HV_PGSZ_MASK_16GB) &
1778 cpu_pgsz_mask);
David S. Millerd7744a02006-02-21 22:31:11 -08001779 ktsb_descr[1].assoc = 1;
1780 ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
1781 ktsb_descr[1].ctx_idx = 0;
1782 ktsb_descr[1].tsb_base = ktsb_pa;
1783 ktsb_descr[1].resv = 0;
David S. Millerd1acb422007-03-16 17:20:28 -07001784#endif
David S. Miller490384e2006-02-11 14:41:18 -08001785}
1786
Paul Gortmaker2066aad2013-06-17 15:43:14 -04001787void sun4v_ktsb_register(void)
David S. Miller490384e2006-02-11 14:41:18 -08001788{
David S. Miller7db35f32007-05-29 02:22:14 -07001789 unsigned long pa, ret;
David S. Miller490384e2006-02-11 14:41:18 -08001790
1791 pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
1792
David S. Miller7db35f32007-05-29 02:22:14 -07001793 ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa);
1794 if (ret != 0) {
1795 prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: "
1796 "errors with %lx\n", pa, ret);
1797 prom_halt();
1798 }
David S. Miller490384e2006-02-11 14:41:18 -08001799}
1800
David S. Millerc69ad0a2012-09-06 20:35:36 -07001801static void __init sun4u_linear_pte_xor_finalize(void)
1802{
1803#ifndef CONFIG_DEBUG_PAGEALLOC
1804 /* This is where we would add Panther support for
1805 * 32MB and 256MB pages.
1806 */
1807#endif
1808}
1809
1810static void __init sun4v_linear_pte_xor_finalize(void)
1811{
1812#ifndef CONFIG_DEBUG_PAGEALLOC
1813 if (cpu_pgsz_mask & HV_PGSZ_MASK_256MB) {
1814 kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07001815 PAGE_OFFSET;
David S. Millerc69ad0a2012-09-06 20:35:36 -07001816 kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V |
1817 _PAGE_P_4V | _PAGE_W_4V);
1818 } else {
1819 kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
1820 }
1821
1822 if (cpu_pgsz_mask & HV_PGSZ_MASK_2GB) {
1823 kern_linear_pte_xor[2] = (_PAGE_VALID | _PAGE_SZ2GB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07001824 PAGE_OFFSET;
David S. Millerc69ad0a2012-09-06 20:35:36 -07001825 kern_linear_pte_xor[2] |= (_PAGE_CP_4V | _PAGE_CV_4V |
1826 _PAGE_P_4V | _PAGE_W_4V);
1827 } else {
1828 kern_linear_pte_xor[2] = kern_linear_pte_xor[1];
1829 }
1830
1831 if (cpu_pgsz_mask & HV_PGSZ_MASK_16GB) {
1832 kern_linear_pte_xor[3] = (_PAGE_VALID | _PAGE_SZ16GB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07001833 PAGE_OFFSET;
David S. Millerc69ad0a2012-09-06 20:35:36 -07001834 kern_linear_pte_xor[3] |= (_PAGE_CP_4V | _PAGE_CV_4V |
1835 _PAGE_P_4V | _PAGE_W_4V);
1836 } else {
1837 kern_linear_pte_xor[3] = kern_linear_pte_xor[2];
1838 }
1839#endif
1840}
1841
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842/* paging_init() sets up the page tables */
1843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844static unsigned long last_valid_pfn;
David S. Miller56425302005-09-25 16:46:57 -07001845pgd_t swapper_pg_dir[2048];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
David S. Millerc4bce902006-02-11 21:57:54 -08001847static void sun4u_pgprot_init(void);
1848static void sun4v_pgprot_init(void);
1849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850void __init paging_init(void)
1851{
David S. Miller919ee672008-04-23 05:40:25 -07001852 unsigned long end_pfn, shift, phys_base;
David S. Miller0836a0e2005-09-28 21:38:08 -07001853 unsigned long real_end, i;
Paul Gortmakeraa6f0792012-05-09 20:44:29 -04001854 int node;
David S. Miller0836a0e2005-09-28 21:38:08 -07001855
David S. Millerb2d43832013-09-20 21:50:41 -07001856 setup_page_offset();
1857
David S. Miller22adb352007-05-26 01:14:43 -07001858 /* These build time checkes make sure that the dcache_dirty_cpu()
1859 * page->flags usage will work.
1860 *
1861 * When a page gets marked as dcache-dirty, we store the
1862 * cpu number starting at bit 32 in the page->flags. Also,
1863 * functions like clear_dcache_dirty_cpu use the cpu mask
1864 * in 13-bit signed-immediate instruction fields.
1865 */
Christoph Lameter9223b412008-04-28 02:12:48 -07001866
1867 /*
1868 * Page flags must not reach into upper 32 bits that are used
1869 * for the cpu number
1870 */
1871 BUILD_BUG_ON(NR_PAGEFLAGS > 32);
1872
1873 /*
1874 * The bit fields placed in the high range must not reach below
1875 * the 32 bit boundary. Otherwise we cannot place the cpu field
1876 * at the 32 bit boundary.
1877 */
David S. Miller22adb352007-05-26 01:14:43 -07001878 BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH +
Christoph Lameter9223b412008-04-28 02:12:48 -07001879 ilog2(roundup_pow_of_two(NR_CPUS)) > 32);
1880
David S. Miller22adb352007-05-26 01:14:43 -07001881 BUILD_BUG_ON(NR_CPUS > 4096);
1882
David S. Miller481295f2006-02-07 21:51:08 -08001883 kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
1884 kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
1885
David S. Millerd7744a02006-02-21 22:31:11 -08001886 /* Invalidate both kernel TSBs. */
David S. Miller8b234272006-02-17 18:01:02 -08001887 memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
David S. Millerd1acb422007-03-16 17:20:28 -07001888#ifndef CONFIG_DEBUG_PAGEALLOC
David S. Millerd7744a02006-02-21 22:31:11 -08001889 memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
David S. Millerd1acb422007-03-16 17:20:28 -07001890#endif
David S. Miller8b234272006-02-17 18:01:02 -08001891
David S. Millerc4bce902006-02-11 21:57:54 -08001892 if (tlb_type == hypervisor)
1893 sun4v_pgprot_init();
1894 else
1895 sun4u_pgprot_init();
1896
David S. Millerd257d5d2006-02-06 23:44:37 -08001897 if (tlb_type == cheetah_plus ||
David S. Miller9076d0e2011-08-05 00:53:57 -07001898 tlb_type == hypervisor) {
David S. Miller517af332006-02-01 15:55:21 -08001899 tsb_phys_patch();
David S. Miller9076d0e2011-08-05 00:53:57 -07001900 ktsb_phys_patch();
1901 }
David S. Miller517af332006-02-01 15:55:21 -08001902
David S. Millerc69ad0a2012-09-06 20:35:36 -07001903 if (tlb_type == hypervisor)
David S. Millerd257d5d2006-02-06 23:44:37 -08001904 sun4v_patch_tlb_handlers();
1905
David S. Millera94a1722008-05-11 21:04:48 -07001906 /* Find available physical memory...
1907 *
1908 * Read it twice in order to work around a bug in openfirmware.
1909 * The call to grab this table itself can cause openfirmware to
1910 * allocate memory, which in turn can take away some space from
1911 * the list of available memory. Reading it twice makes sure
1912 * we really do get the final value.
1913 */
1914 read_obp_translations();
1915 read_obp_memory("reg", &pall[0], &pall_ents);
1916 read_obp_memory("available", &pavail[0], &pavail_ents);
David S. Miller13edad72005-09-29 17:58:26 -07001917 read_obp_memory("available", &pavail[0], &pavail_ents);
David S. Miller0836a0e2005-09-28 21:38:08 -07001918
1919 phys_base = 0xffffffffffffffffUL;
David S. Miller3b2a7e22008-02-13 18:13:20 -08001920 for (i = 0; i < pavail_ents; i++) {
David S. Miller13edad72005-09-29 17:58:26 -07001921 phys_base = min(phys_base, pavail[i].phys_addr);
Yinghai Lu95f72d12010-07-12 14:36:09 +10001922 memblock_add(pavail[i].phys_addr, pavail[i].reg_size);
David S. Miller3b2a7e22008-02-13 18:13:20 -08001923 }
1924
Yinghai Lu95f72d12010-07-12 14:36:09 +10001925 memblock_reserve(kern_base, kern_size);
David S. Miller0836a0e2005-09-28 21:38:08 -07001926
David S. Miller4e82c9a2008-02-13 18:00:03 -08001927 find_ramdisk(phys_base);
1928
Yinghai Lu95f72d12010-07-12 14:36:09 +10001929 memblock_enforce_memory_limit(cmdline_memory_size);
David S. Miller25b0c652008-02-13 18:20:14 -08001930
Tejun Heo1aadc052011-12-08 10:22:08 -08001931 memblock_allow_resize();
Yinghai Lu95f72d12010-07-12 14:36:09 +10001932 memblock_dump_all();
David S. Miller3b2a7e22008-02-13 18:13:20 -08001933
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 set_bit(0, mmu_context_bmap);
1935
David S. Miller2bdb3cb2005-09-22 01:08:57 -07001936 shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
1937
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 real_end = (unsigned long)_end;
David S. Miller64658742008-03-21 17:01:38 -07001939 num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << 22);
1940 printk("Kernel: Using %d locked TLB entries for main kernel image.\n",
1941 num_kernel_image_mappings);
David S. Miller2bdb3cb2005-09-22 01:08:57 -07001942
1943 /* Set kernel pgd to upper alias so physical page computations
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 * work.
1945 */
1946 init_mm.pgd += ((shift) / (sizeof(pgd_t)));
1947
David S. Miller56425302005-09-25 16:46:57 -07001948 memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
1950 /* Now can init the kernel/bad page tables. */
1951 pud_set(pud_offset(&swapper_pg_dir[0], 0),
David S. Miller56425302005-09-25 16:46:57 -07001952 swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
David S. Millerc9c10832005-10-12 12:22:46 -07001954 inherit_prom_mappings();
David S. Miller5085b4a2005-09-22 00:45:41 -07001955
David S. Miller8f3614532007-12-13 06:13:38 -08001956 init_kpte_bitmap();
1957
David S. Millera8b900d2006-01-31 18:33:37 -08001958 /* Ok, we can use our TLB miss and window trap handlers safely. */
1959 setup_tba();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
David S. Millerc9c10832005-10-12 12:22:46 -07001961 __flush_tlb_all();
David S. Miller9ad98c52005-10-05 15:12:00 -07001962
David S. Millerad072002008-02-13 19:21:51 -08001963 prom_build_devicetree();
David S. Millerb696fdc2009-05-26 22:37:25 -07001964 of_populate_present_mask();
David S. Millerb99c6eb2009-06-18 01:44:19 -07001965#ifndef CONFIG_SMP
1966 of_fill_in_cpu_data();
1967#endif
David S. Millerad072002008-02-13 19:21:51 -08001968
David S. Miller890db402009-04-01 03:13:15 -07001969 if (tlb_type == hypervisor) {
David S. Miller4a283332008-02-13 19:22:23 -08001970 sun4v_mdesc_init();
Stephen Rothwell6ac5c612009-06-15 03:06:18 -07001971 mdesc_populate_present_mask(cpu_all_mask);
David S. Millerb99c6eb2009-06-18 01:44:19 -07001972#ifndef CONFIG_SMP
1973 mdesc_fill_in_cpu_data(cpu_all_mask);
1974#endif
David S. Millerce33fdc2012-09-06 19:01:25 -07001975 mdesc_get_page_sizes(cpu_all_mask, &cpu_pgsz_mask);
David S. Millerc69ad0a2012-09-06 20:35:36 -07001976
1977 sun4v_linear_pte_xor_finalize();
1978
1979 sun4v_ktsb_init();
1980 sun4v_ktsb_register();
David S. Millerce33fdc2012-09-06 19:01:25 -07001981 } else {
1982 unsigned long impl, ver;
1983
1984 cpu_pgsz_mask = (HV_PGSZ_MASK_8K | HV_PGSZ_MASK_64K |
1985 HV_PGSZ_MASK_512K | HV_PGSZ_MASK_4MB);
1986
1987 __asm__ __volatile__("rdpr %%ver, %0" : "=r" (ver));
1988 impl = ((ver >> 32) & 0xffff);
1989 if (impl == PANTHER_IMPL)
1990 cpu_pgsz_mask |= (HV_PGSZ_MASK_32MB |
1991 HV_PGSZ_MASK_256MB);
David S. Millerc69ad0a2012-09-06 20:35:36 -07001992
1993 sun4u_linear_pte_xor_finalize();
David S. Miller890db402009-04-01 03:13:15 -07001994 }
David S. Miller4a283332008-02-13 19:22:23 -08001995
David S. Millerc69ad0a2012-09-06 20:35:36 -07001996 /* Flush the TLBs and the 4M TSB so that the updated linear
1997 * pte XOR settings are realized for all mappings.
1998 */
1999 __flush_tlb_all();
2000#ifndef CONFIG_DEBUG_PAGEALLOC
2001 memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
2002#endif
2003 __flush_tlb_all();
2004
David S. Miller2bdb3cb2005-09-22 01:08:57 -07002005 /* Setup bootmem... */
David S. Miller919ee672008-04-23 05:40:25 -07002006 last_valid_pfn = end_pfn = bootmem_init(phys_base);
David S. Millerd1112012006-03-08 02:16:07 -08002007
David S. Miller5ed56f12012-04-26 20:50:34 -07002008 /* Once the OF device tree and MDESC have been setup, we know
2009 * the list of possible cpus. Therefore we can allocate the
2010 * IRQ stacks.
2011 */
2012 for_each_possible_cpu(i) {
Paul Gortmakeraa6f0792012-05-09 20:44:29 -04002013 node = cpu_to_node(i);
David S. Miller5ed56f12012-04-26 20:50:34 -07002014
2015 softirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
2016 THREAD_SIZE,
2017 THREAD_SIZE, 0);
2018 hardirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
2019 THREAD_SIZE,
2020 THREAD_SIZE, 0);
2021 }
2022
David S. Miller56425302005-09-25 16:46:57 -07002023 kernel_physical_mapping_init();
David S. Miller56425302005-09-25 16:46:57 -07002024
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 {
David S. Miller919ee672008-04-23 05:40:25 -07002026 unsigned long max_zone_pfns[MAX_NR_ZONES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
David S. Miller919ee672008-04-23 05:40:25 -07002028 memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
David S. Miller919ee672008-04-23 05:40:25 -07002030 max_zone_pfns[ZONE_NORMAL] = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
David S. Miller919ee672008-04-23 05:40:25 -07002032 free_area_init_nodes(max_zone_pfns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 }
2034
David S. Miller3c62a2d2008-02-17 23:22:50 -08002035 printk("Booting Linux...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036}
2037
Greg Kroah-Hartman7c9503b2012-12-21 14:03:26 -08002038int page_in_phys_avail(unsigned long paddr)
David S. Miller919ee672008-04-23 05:40:25 -07002039{
2040 int i;
2041
2042 paddr &= PAGE_MASK;
2043
2044 for (i = 0; i < pavail_ents; i++) {
2045 unsigned long start, end;
2046
2047 start = pavail[i].phys_addr;
2048 end = start + pavail[i].reg_size;
2049
2050 if (paddr >= start && paddr < end)
2051 return 1;
2052 }
2053 if (paddr >= kern_base && paddr < (kern_base + kern_size))
2054 return 1;
2055#ifdef CONFIG_BLK_DEV_INITRD
2056 if (paddr >= __pa(initrd_start) &&
2057 paddr < __pa(PAGE_ALIGN(initrd_end)))
2058 return 1;
2059#endif
2060
2061 return 0;
2062}
2063
2064static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
2065static int pavail_rescan_ents __initdata;
2066
2067/* Certain OBP calls, such as fetching "available" properties, can
2068 * claim physical memory. So, along with initializing the valid
2069 * address bitmap, what we do here is refetch the physical available
2070 * memory list again, and make sure it provides at least as much
2071 * memory as 'pavail' does.
2072 */
David S. Millerd8ed1d42009-08-25 16:47:46 -07002073static void __init setup_valid_addr_bitmap_from_pavail(unsigned long *bitmap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 int i;
2076
David S. Miller13edad72005-09-29 17:58:26 -07002077 read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078
David S. Miller13edad72005-09-29 17:58:26 -07002079 for (i = 0; i < pavail_ents; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 unsigned long old_start, old_end;
2081
David S. Miller13edad72005-09-29 17:58:26 -07002082 old_start = pavail[i].phys_addr;
David S. Miller919ee672008-04-23 05:40:25 -07002083 old_end = old_start + pavail[i].reg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 while (old_start < old_end) {
2085 int n;
2086
David S. Millerc2a5a462006-06-22 00:01:56 -07002087 for (n = 0; n < pavail_rescan_ents; n++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 unsigned long new_start, new_end;
2089
David S. Miller13edad72005-09-29 17:58:26 -07002090 new_start = pavail_rescan[n].phys_addr;
2091 new_end = new_start +
2092 pavail_rescan[n].reg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
2094 if (new_start <= old_start &&
2095 new_end >= (old_start + PAGE_SIZE)) {
David S. Millerd8ed1d42009-08-25 16:47:46 -07002096 set_bit(old_start >> 22, bitmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097 goto do_next_page;
2098 }
2099 }
David S. Miller919ee672008-04-23 05:40:25 -07002100
2101 prom_printf("mem_init: Lost memory in pavail\n");
2102 prom_printf("mem_init: OLD start[%lx] size[%lx]\n",
2103 pavail[i].phys_addr,
2104 pavail[i].reg_size);
2105 prom_printf("mem_init: NEW start[%lx] size[%lx]\n",
2106 pavail_rescan[i].phys_addr,
2107 pavail_rescan[i].reg_size);
2108 prom_printf("mem_init: Cannot continue, aborting.\n");
2109 prom_halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110
2111 do_next_page:
2112 old_start += PAGE_SIZE;
2113 }
2114 }
2115}
2116
David S. Millerd8ed1d42009-08-25 16:47:46 -07002117static void __init patch_tlb_miss_handler_bitmap(void)
2118{
2119 extern unsigned int valid_addr_bitmap_insn[];
2120 extern unsigned int valid_addr_bitmap_patch[];
2121
2122 valid_addr_bitmap_insn[1] = valid_addr_bitmap_patch[1];
2123 mb();
2124 valid_addr_bitmap_insn[0] = valid_addr_bitmap_patch[0];
2125 flushi(&valid_addr_bitmap_insn[0]);
2126}
2127
Yinghai Lu961f8fa2012-11-16 19:39:21 -08002128static void __init register_page_bootmem_info(void)
2129{
2130#ifdef CONFIG_NEED_MULTIPLE_NODES
2131 int i;
2132
2133 for_each_online_node(i)
2134 if (NODE_DATA(i)->node_spanned_pages)
2135 register_page_bootmem_info_node(NODE_DATA(i));
2136#endif
2137}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138void __init mem_init(void)
2139{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 unsigned long addr, last;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
2142 addr = PAGE_OFFSET + kern_base;
2143 last = PAGE_ALIGN(kern_size) + addr;
2144 while (addr < last) {
2145 set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
2146 addr += PAGE_SIZE;
2147 }
2148
David S. Millerd8ed1d42009-08-25 16:47:46 -07002149 setup_valid_addr_bitmap_from_pavail(sparc64_valid_addr_bitmap);
2150 patch_tlb_miss_handler_bitmap();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 high_memory = __va(last_valid_pfn << PAGE_SHIFT);
2153
Yinghai Lu961f8fa2012-11-16 19:39:21 -08002154 register_page_bootmem_info();
Jiang Liu0c988532013-07-03 15:03:24 -07002155 free_all_bootmem();
David S. Miller919ee672008-04-23 05:40:25 -07002156
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 /*
2158 * Set up the zero page, mark it reserved, so that page count
2159 * is not manipulated when freeing the page from user ptes.
2160 */
2161 mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
2162 if (mem_map_zero == NULL) {
2163 prom_printf("paging_init: Cannot alloc zero page.\n");
2164 prom_halt();
2165 }
Jiang Liu70affe42013-05-07 16:18:08 -07002166 mark_page_reserved(mem_map_zero);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167
Jiang Liudceccbe2013-07-03 15:04:14 -07002168 mem_init_print_info(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
2170 if (tlb_type == cheetah || tlb_type == cheetah_plus)
2171 cheetah_ecache_flush_init();
2172}
2173
David S. Miller898cf0e2005-09-23 11:59:44 -07002174void free_initmem(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175{
2176 unsigned long addr, initend;
David S. Millerf2b60792008-08-14 01:45:41 -07002177 int do_free = 1;
2178
2179 /* If the physical memory maps were trimmed by kernel command
2180 * line options, don't even try freeing this initmem stuff up.
2181 * The kernel image could have been in the trimmed out region
2182 * and if so the freeing below will free invalid page structs.
2183 */
2184 if (cmdline_memory_size)
2185 do_free = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186
2187 /*
2188 * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
2189 */
2190 addr = PAGE_ALIGN((unsigned long)(__init_begin));
2191 initend = (unsigned long)(__init_end) & PAGE_MASK;
2192 for (; addr < initend; addr += PAGE_SIZE) {
2193 unsigned long page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
2195 page = (addr +
2196 ((unsigned long) __va(kern_base)) -
2197 ((unsigned long) KERNBASE));
Randy Dunlapc9cf5522006-06-27 02:53:52 -07002198 memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
Jiang Liu70affe42013-05-07 16:18:08 -07002200 if (do_free)
2201 free_reserved_page(virt_to_page(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 }
2203}
2204
2205#ifdef CONFIG_BLK_DEV_INITRD
2206void free_initrd_mem(unsigned long start, unsigned long end)
2207{
Jiang Liudceccbe2013-07-03 15:04:14 -07002208 free_reserved_area((void *)start, (void *)end, POISON_FREE_INITMEM,
2209 "initrd");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210}
2211#endif
David S. Millerc4bce902006-02-11 21:57:54 -08002212
David S. Millerc4bce902006-02-11 21:57:54 -08002213#define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
2214#define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
2215#define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
2216#define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
2217#define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
2218#define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
2219
2220pgprot_t PAGE_KERNEL __read_mostly;
2221EXPORT_SYMBOL(PAGE_KERNEL);
2222
2223pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
2224pgprot_t PAGE_COPY __read_mostly;
David S. Miller0f159522006-02-18 12:43:16 -08002225
2226pgprot_t PAGE_SHARED __read_mostly;
2227EXPORT_SYMBOL(PAGE_SHARED);
2228
David S. Millerc4bce902006-02-11 21:57:54 -08002229unsigned long pg_iobits __read_mostly;
2230
2231unsigned long _PAGE_IE __read_mostly;
David S. Miller987c74f2006-06-25 01:34:43 -07002232EXPORT_SYMBOL(_PAGE_IE);
David S. Millerb2bef442006-02-23 01:55:55 -08002233
David S. Millerc4bce902006-02-11 21:57:54 -08002234unsigned long _PAGE_E __read_mostly;
David S. Millerb2bef442006-02-23 01:55:55 -08002235EXPORT_SYMBOL(_PAGE_E);
2236
David S. Millerc4bce902006-02-11 21:57:54 -08002237unsigned long _PAGE_CACHE __read_mostly;
David S. Millerb2bef442006-02-23 01:55:55 -08002238EXPORT_SYMBOL(_PAGE_CACHE);
David S. Millerc4bce902006-02-11 21:57:54 -08002239
David Miller46644c22007-10-16 01:24:16 -07002240#ifdef CONFIG_SPARSEMEM_VMEMMAP
David Miller46644c22007-10-16 01:24:16 -07002241unsigned long vmemmap_table[VMEMMAP_SIZE];
2242
David S. Miller2856cc22012-08-15 00:37:29 -07002243static long __meminitdata addr_start, addr_end;
2244static int __meminitdata node_start;
2245
Johannes Weiner0aad8182013-04-29 15:07:50 -07002246int __meminit vmemmap_populate(unsigned long vstart, unsigned long vend,
2247 int node)
David Miller46644c22007-10-16 01:24:16 -07002248{
David Miller46644c22007-10-16 01:24:16 -07002249 unsigned long phys_start = (vstart - VMEMMAP_BASE);
2250 unsigned long phys_end = (vend - VMEMMAP_BASE);
2251 unsigned long addr = phys_start & VMEMMAP_CHUNK_MASK;
2252 unsigned long end = VMEMMAP_ALIGN(phys_end);
2253 unsigned long pte_base;
2254
2255 pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U |
2256 _PAGE_CP_4U | _PAGE_CV_4U |
2257 _PAGE_P_4U | _PAGE_W_4U);
2258 if (tlb_type == hypervisor)
2259 pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V |
2260 _PAGE_CP_4V | _PAGE_CV_4V |
2261 _PAGE_P_4V | _PAGE_W_4V);
2262
2263 for (; addr < end; addr += VMEMMAP_CHUNK) {
2264 unsigned long *vmem_pp =
2265 vmemmap_table + (addr >> VMEMMAP_CHUNK_SHIFT);
2266 void *block;
2267
2268 if (!(*vmem_pp & _PAGE_VALID)) {
2269 block = vmemmap_alloc_block(1UL << 22, node);
2270 if (!block)
2271 return -ENOMEM;
2272
2273 *vmem_pp = pte_base | __pa(block);
2274
David S. Miller2856cc22012-08-15 00:37:29 -07002275 /* check to see if we have contiguous blocks */
2276 if (addr_end != addr || node_start != node) {
2277 if (addr_start)
2278 printk(KERN_DEBUG " [%lx-%lx] on node %d\n",
2279 addr_start, addr_end-1, node_start);
2280 addr_start = addr;
2281 node_start = node;
2282 }
2283 addr_end = addr + VMEMMAP_CHUNK;
David Miller46644c22007-10-16 01:24:16 -07002284 }
2285 }
2286 return 0;
2287}
David S. Miller2856cc22012-08-15 00:37:29 -07002288
2289void __meminit vmemmap_populate_print_last(void)
2290{
2291 if (addr_start) {
2292 printk(KERN_DEBUG " [%lx-%lx] on node %d\n",
2293 addr_start, addr_end-1, node_start);
2294 addr_start = 0;
2295 addr_end = 0;
2296 node_start = 0;
2297 }
2298}
Yasuaki Ishimatsu46723bf2013-02-22 16:33:00 -08002299
Johannes Weiner0aad8182013-04-29 15:07:50 -07002300void vmemmap_free(unsigned long start, unsigned long end)
Tang Chen01975182013-02-22 16:33:08 -08002301{
2302}
2303
David Miller46644c22007-10-16 01:24:16 -07002304#endif /* CONFIG_SPARSEMEM_VMEMMAP */
2305
David S. Millerc4bce902006-02-11 21:57:54 -08002306static void prot_init_common(unsigned long page_none,
2307 unsigned long page_shared,
2308 unsigned long page_copy,
2309 unsigned long page_readonly,
2310 unsigned long page_exec_bit)
2311{
2312 PAGE_COPY = __pgprot(page_copy);
David S. Miller0f159522006-02-18 12:43:16 -08002313 PAGE_SHARED = __pgprot(page_shared);
David S. Millerc4bce902006-02-11 21:57:54 -08002314
2315 protection_map[0x0] = __pgprot(page_none);
2316 protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
2317 protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
2318 protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
2319 protection_map[0x4] = __pgprot(page_readonly);
2320 protection_map[0x5] = __pgprot(page_readonly);
2321 protection_map[0x6] = __pgprot(page_copy);
2322 protection_map[0x7] = __pgprot(page_copy);
2323 protection_map[0x8] = __pgprot(page_none);
2324 protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
2325 protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
2326 protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
2327 protection_map[0xc] = __pgprot(page_readonly);
2328 protection_map[0xd] = __pgprot(page_readonly);
2329 protection_map[0xe] = __pgprot(page_shared);
2330 protection_map[0xf] = __pgprot(page_shared);
2331}
2332
2333static void __init sun4u_pgprot_init(void)
2334{
2335 unsigned long page_none, page_shared, page_copy, page_readonly;
2336 unsigned long page_exec_bit;
David S. Miller4f93d212012-09-06 18:13:58 -07002337 int i;
David S. Millerc4bce902006-02-11 21:57:54 -08002338
2339 PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
2340 _PAGE_CACHE_4U | _PAGE_P_4U |
2341 __ACCESS_BITS_4U | __DIRTY_BITS_4U |
2342 _PAGE_EXEC_4U);
2343 PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
2344 _PAGE_CACHE_4U | _PAGE_P_4U |
2345 __ACCESS_BITS_4U | __DIRTY_BITS_4U |
2346 _PAGE_EXEC_4U | _PAGE_L_4U);
David S. Millerc4bce902006-02-11 21:57:54 -08002347
2348 _PAGE_IE = _PAGE_IE_4U;
2349 _PAGE_E = _PAGE_E_4U;
2350 _PAGE_CACHE = _PAGE_CACHE_4U;
2351
2352 pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
2353 __ACCESS_BITS_4U | _PAGE_E_4U);
2354
David S. Millerd1acb422007-03-16 17:20:28 -07002355#ifdef CONFIG_DEBUG_PAGEALLOC
David S. Miller922631b2013-09-18 12:00:00 -07002356 kern_linear_pte_xor[0] = _PAGE_VALID ^ PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002357#else
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002358 kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
David S. Miller922631b2013-09-18 12:00:00 -07002359 PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002360#endif
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002361 kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
2362 _PAGE_P_4U | _PAGE_W_4U);
2363
David S. Miller4f93d212012-09-06 18:13:58 -07002364 for (i = 1; i < 4; i++)
2365 kern_linear_pte_xor[i] = kern_linear_pte_xor[0];
David S. Millerc4bce902006-02-11 21:57:54 -08002366
David S. Millerc4bce902006-02-11 21:57:54 -08002367 _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
2368 _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
2369 _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
2370
2371
2372 page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
2373 page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
2374 __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
2375 page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
2376 __ACCESS_BITS_4U | _PAGE_EXEC_4U);
2377 page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
2378 __ACCESS_BITS_4U | _PAGE_EXEC_4U);
2379
2380 page_exec_bit = _PAGE_EXEC_4U;
2381
2382 prot_init_common(page_none, page_shared, page_copy, page_readonly,
2383 page_exec_bit);
2384}
2385
2386static void __init sun4v_pgprot_init(void)
2387{
2388 unsigned long page_none, page_shared, page_copy, page_readonly;
2389 unsigned long page_exec_bit;
David S. Miller4f93d212012-09-06 18:13:58 -07002390 int i;
David S. Millerc4bce902006-02-11 21:57:54 -08002391
2392 PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
2393 _PAGE_CACHE_4V | _PAGE_P_4V |
2394 __ACCESS_BITS_4V | __DIRTY_BITS_4V |
2395 _PAGE_EXEC_4V);
2396 PAGE_KERNEL_LOCKED = PAGE_KERNEL;
David S. Millerc4bce902006-02-11 21:57:54 -08002397
2398 _PAGE_IE = _PAGE_IE_4V;
2399 _PAGE_E = _PAGE_E_4V;
2400 _PAGE_CACHE = _PAGE_CACHE_4V;
2401
David S. Millerd1acb422007-03-16 17:20:28 -07002402#ifdef CONFIG_DEBUG_PAGEALLOC
David S. Miller922631b2013-09-18 12:00:00 -07002403 kern_linear_pte_xor[0] = _PAGE_VALID ^ PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002404#else
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002405 kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
David S. Miller922631b2013-09-18 12:00:00 -07002406 PAGE_OFFSET;
David S. Millerd1acb422007-03-16 17:20:28 -07002407#endif
David S. Miller9cc3a1a2006-02-21 20:51:13 -08002408 kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V |
2409 _PAGE_P_4V | _PAGE_W_4V);
2410
David S. Millerc69ad0a2012-09-06 20:35:36 -07002411 for (i = 1; i < 4; i++)
2412 kern_linear_pte_xor[i] = kern_linear_pte_xor[0];
David S. Miller4f93d212012-09-06 18:13:58 -07002413
David S. Millerc4bce902006-02-11 21:57:54 -08002414 pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
2415 __ACCESS_BITS_4V | _PAGE_E_4V);
2416
David S. Millerc4bce902006-02-11 21:57:54 -08002417 _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
2418 _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
2419 _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
2420 _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
2421
2422 page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
2423 page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
2424 __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
2425 page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
2426 __ACCESS_BITS_4V | _PAGE_EXEC_4V);
2427 page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
2428 __ACCESS_BITS_4V | _PAGE_EXEC_4V);
2429
2430 page_exec_bit = _PAGE_EXEC_4V;
2431
2432 prot_init_common(page_none, page_shared, page_copy, page_readonly,
2433 page_exec_bit);
2434}
2435
2436unsigned long pte_sz_bits(unsigned long sz)
2437{
2438 if (tlb_type == hypervisor) {
2439 switch (sz) {
2440 case 8 * 1024:
2441 default:
2442 return _PAGE_SZ8K_4V;
2443 case 64 * 1024:
2444 return _PAGE_SZ64K_4V;
2445 case 512 * 1024:
2446 return _PAGE_SZ512K_4V;
2447 case 4 * 1024 * 1024:
2448 return _PAGE_SZ4MB_4V;
Joe Perches6cb79b32011-06-03 14:45:23 +00002449 }
David S. Millerc4bce902006-02-11 21:57:54 -08002450 } else {
2451 switch (sz) {
2452 case 8 * 1024:
2453 default:
2454 return _PAGE_SZ8K_4U;
2455 case 64 * 1024:
2456 return _PAGE_SZ64K_4U;
2457 case 512 * 1024:
2458 return _PAGE_SZ512K_4U;
2459 case 4 * 1024 * 1024:
2460 return _PAGE_SZ4MB_4U;
Joe Perches6cb79b32011-06-03 14:45:23 +00002461 }
David S. Millerc4bce902006-02-11 21:57:54 -08002462 }
2463}
2464
2465pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
2466{
2467 pte_t pte;
David S. Millercf627152006-02-12 21:10:07 -08002468
2469 pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
David S. Millerc4bce902006-02-11 21:57:54 -08002470 pte_val(pte) |= (((unsigned long)space) << 32);
2471 pte_val(pte) |= pte_sz_bits(page_size);
David S. Millercf627152006-02-12 21:10:07 -08002472
David S. Millerc4bce902006-02-11 21:57:54 -08002473 return pte;
2474}
2475
David S. Millerc4bce902006-02-11 21:57:54 -08002476static unsigned long kern_large_tte(unsigned long paddr)
2477{
2478 unsigned long val;
2479
2480 val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
2481 _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
2482 _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
2483 if (tlb_type == hypervisor)
2484 val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
2485 _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
2486 _PAGE_EXEC_4V | _PAGE_W_4V);
2487
2488 return val | paddr;
2489}
2490
David S. Millerc4bce902006-02-11 21:57:54 -08002491/* If not locked, zap it. */
2492void __flush_tlb_all(void)
2493{
2494 unsigned long pstate;
2495 int i;
2496
2497 __asm__ __volatile__("flushw\n\t"
2498 "rdpr %%pstate, %0\n\t"
2499 "wrpr %0, %1, %%pstate"
2500 : "=r" (pstate)
2501 : "i" (PSTATE_IE));
David S. Miller8f3614532007-12-13 06:13:38 -08002502 if (tlb_type == hypervisor) {
2503 sun4v_mmu_demap_all();
2504 } else if (tlb_type == spitfire) {
David S. Millerc4bce902006-02-11 21:57:54 -08002505 for (i = 0; i < 64; i++) {
2506 /* Spitfire Errata #32 workaround */
2507 /* NOTE: Always runs on spitfire, so no
2508 * cheetah+ page size encodings.
2509 */
2510 __asm__ __volatile__("stxa %0, [%1] %2\n\t"
2511 "flush %%g6"
2512 : /* No outputs */
2513 : "r" (0),
2514 "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
2515
2516 if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
2517 __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
2518 "membar #Sync"
2519 : /* no outputs */
2520 : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
2521 spitfire_put_dtlb_data(i, 0x0UL);
2522 }
2523
2524 /* Spitfire Errata #32 workaround */
2525 /* NOTE: Always runs on spitfire, so no
2526 * cheetah+ page size encodings.
2527 */
2528 __asm__ __volatile__("stxa %0, [%1] %2\n\t"
2529 "flush %%g6"
2530 : /* No outputs */
2531 : "r" (0),
2532 "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
2533
2534 if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
2535 __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
2536 "membar #Sync"
2537 : /* no outputs */
2538 : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
2539 spitfire_put_itlb_data(i, 0x0UL);
2540 }
2541 }
2542 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
2543 cheetah_flush_dtlb_all();
2544 cheetah_flush_itlb_all();
2545 }
2546 __asm__ __volatile__("wrpr %0, 0, %%pstate"
2547 : : "r" (pstate));
2548}
David Millerc460bec2012-10-08 16:34:22 -07002549
2550static pte_t *get_from_cache(struct mm_struct *mm)
2551{
2552 struct page *page;
2553 pte_t *ret;
2554
2555 spin_lock(&mm->page_table_lock);
2556 page = mm->context.pgtable_page;
2557 ret = NULL;
2558 if (page) {
2559 void *p = page_address(page);
2560
2561 mm->context.pgtable_page = NULL;
2562
2563 ret = (pte_t *) (p + (PAGE_SIZE / 2));
2564 }
2565 spin_unlock(&mm->page_table_lock);
2566
2567 return ret;
2568}
2569
2570static struct page *__alloc_for_cache(struct mm_struct *mm)
2571{
2572 struct page *page = alloc_page(GFP_KERNEL | __GFP_NOTRACK |
2573 __GFP_REPEAT | __GFP_ZERO);
2574
2575 if (page) {
2576 spin_lock(&mm->page_table_lock);
2577 if (!mm->context.pgtable_page) {
2578 atomic_set(&page->_count, 2);
2579 mm->context.pgtable_page = page;
2580 }
2581 spin_unlock(&mm->page_table_lock);
2582 }
2583 return page;
2584}
2585
2586pte_t *pte_alloc_one_kernel(struct mm_struct *mm,
2587 unsigned long address)
2588{
2589 struct page *page;
2590 pte_t *pte;
2591
2592 pte = get_from_cache(mm);
2593 if (pte)
2594 return pte;
2595
2596 page = __alloc_for_cache(mm);
2597 if (page)
2598 pte = (pte_t *) page_address(page);
2599
2600 return pte;
2601}
2602
2603pgtable_t pte_alloc_one(struct mm_struct *mm,
2604 unsigned long address)
2605{
2606 struct page *page;
2607 pte_t *pte;
2608
2609 pte = get_from_cache(mm);
2610 if (pte)
2611 return pte;
2612
2613 page = __alloc_for_cache(mm);
2614 if (page) {
2615 pgtable_page_ctor(page);
2616 pte = (pte_t *) page_address(page);
2617 }
2618
2619 return pte;
2620}
2621
2622void pte_free_kernel(struct mm_struct *mm, pte_t *pte)
2623{
2624 struct page *page = virt_to_page(pte);
2625 if (put_page_testzero(page))
2626 free_hot_cold_page(page, 0);
2627}
2628
2629static void __pte_free(pgtable_t pte)
2630{
2631 struct page *page = virt_to_page(pte);
2632 if (put_page_testzero(page)) {
2633 pgtable_page_dtor(page);
2634 free_hot_cold_page(page, 0);
2635 }
2636}
2637
2638void pte_free(struct mm_struct *mm, pgtable_t pte)
2639{
2640 __pte_free(pte);
2641}
2642
2643void pgtable_free(void *table, bool is_page)
2644{
2645 if (is_page)
2646 __pte_free(table);
2647 else
2648 kmem_cache_free(pgtable_cache, table);
2649}
David Miller9e695d22012-10-08 16:34:29 -07002650
2651#ifdef CONFIG_TRANSPARENT_HUGEPAGE
2652static pmd_t pmd_set_protbits(pmd_t pmd, pgprot_t pgprot, bool for_modify)
2653{
2654 if (pgprot_val(pgprot) & _PAGE_VALID)
2655 pmd_val(pmd) |= PMD_HUGE_PRESENT;
2656 if (tlb_type == hypervisor) {
2657 if (pgprot_val(pgprot) & _PAGE_WRITE_4V)
2658 pmd_val(pmd) |= PMD_HUGE_WRITE;
2659 if (pgprot_val(pgprot) & _PAGE_EXEC_4V)
2660 pmd_val(pmd) |= PMD_HUGE_EXEC;
2661
2662 if (!for_modify) {
2663 if (pgprot_val(pgprot) & _PAGE_ACCESSED_4V)
2664 pmd_val(pmd) |= PMD_HUGE_ACCESSED;
2665 if (pgprot_val(pgprot) & _PAGE_MODIFIED_4V)
2666 pmd_val(pmd) |= PMD_HUGE_DIRTY;
2667 }
2668 } else {
2669 if (pgprot_val(pgprot) & _PAGE_WRITE_4U)
2670 pmd_val(pmd) |= PMD_HUGE_WRITE;
2671 if (pgprot_val(pgprot) & _PAGE_EXEC_4U)
2672 pmd_val(pmd) |= PMD_HUGE_EXEC;
2673
2674 if (!for_modify) {
2675 if (pgprot_val(pgprot) & _PAGE_ACCESSED_4U)
2676 pmd_val(pmd) |= PMD_HUGE_ACCESSED;
2677 if (pgprot_val(pgprot) & _PAGE_MODIFIED_4U)
2678 pmd_val(pmd) |= PMD_HUGE_DIRTY;
2679 }
2680 }
2681
2682 return pmd;
2683}
2684
2685pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
2686{
2687 pmd_t pmd;
2688
2689 pmd_val(pmd) = (page_nr << ((PAGE_SHIFT - PMD_PADDR_SHIFT)));
2690 pmd_val(pmd) |= PMD_ISHUGE;
2691 pmd = pmd_set_protbits(pmd, pgprot, false);
2692 return pmd;
2693}
2694
2695pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
2696{
2697 pmd_val(pmd) &= ~(PMD_HUGE_PRESENT |
2698 PMD_HUGE_WRITE |
2699 PMD_HUGE_EXEC);
2700 pmd = pmd_set_protbits(pmd, newprot, true);
2701 return pmd;
2702}
2703
2704pgprot_t pmd_pgprot(pmd_t entry)
2705{
2706 unsigned long pte = 0;
2707
2708 if (pmd_val(entry) & PMD_HUGE_PRESENT)
2709 pte |= _PAGE_VALID;
2710
2711 if (tlb_type == hypervisor) {
2712 if (pmd_val(entry) & PMD_HUGE_PRESENT)
2713 pte |= _PAGE_PRESENT_4V;
2714 if (pmd_val(entry) & PMD_HUGE_EXEC)
2715 pte |= _PAGE_EXEC_4V;
2716 if (pmd_val(entry) & PMD_HUGE_WRITE)
2717 pte |= _PAGE_W_4V;
2718 if (pmd_val(entry) & PMD_HUGE_ACCESSED)
2719 pte |= _PAGE_ACCESSED_4V;
2720 if (pmd_val(entry) & PMD_HUGE_DIRTY)
2721 pte |= _PAGE_MODIFIED_4V;
2722 pte |= _PAGE_CP_4V|_PAGE_CV_4V;
2723 } else {
2724 if (pmd_val(entry) & PMD_HUGE_PRESENT)
2725 pte |= _PAGE_PRESENT_4U;
2726 if (pmd_val(entry) & PMD_HUGE_EXEC)
2727 pte |= _PAGE_EXEC_4U;
2728 if (pmd_val(entry) & PMD_HUGE_WRITE)
2729 pte |= _PAGE_W_4U;
2730 if (pmd_val(entry) & PMD_HUGE_ACCESSED)
2731 pte |= _PAGE_ACCESSED_4U;
2732 if (pmd_val(entry) & PMD_HUGE_DIRTY)
2733 pte |= _PAGE_MODIFIED_4U;
2734 pte |= _PAGE_CP_4U|_PAGE_CV_4U;
2735 }
2736
2737 return __pgprot(pte);
2738}
2739
2740void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
2741 pmd_t *pmd)
2742{
2743 unsigned long pte, flags;
2744 struct mm_struct *mm;
2745 pmd_t entry = *pmd;
2746 pgprot_t prot;
2747
2748 if (!pmd_large(entry) || !pmd_young(entry))
2749 return;
2750
2751 pte = (pmd_val(entry) & ~PMD_HUGE_PROTBITS);
2752 pte <<= PMD_PADDR_SHIFT;
2753 pte |= _PAGE_VALID;
2754
2755 prot = pmd_pgprot(entry);
2756
2757 if (tlb_type == hypervisor)
2758 pgprot_val(prot) |= _PAGE_SZHUGE_4V;
2759 else
2760 pgprot_val(prot) |= _PAGE_SZHUGE_4U;
2761
2762 pte |= pgprot_val(prot);
2763
2764 mm = vma->vm_mm;
2765
2766 spin_lock_irqsave(&mm->context.lock, flags);
2767
2768 if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL)
2769 __update_mmu_tsb_insert(mm, MM_TSB_HUGE, HPAGE_SHIFT,
2770 addr, pte);
2771
2772 spin_unlock_irqrestore(&mm->context.lock, flags);
2773}
2774#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
2775
2776#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
2777static void context_reload(void *__data)
2778{
2779 struct mm_struct *mm = __data;
2780
2781 if (mm == current->mm)
2782 load_secondary_context(mm);
2783}
2784
David S. Miller0fbebed2013-02-19 22:34:10 -08002785void hugetlb_setup(struct pt_regs *regs)
David Miller9e695d22012-10-08 16:34:29 -07002786{
David S. Miller0fbebed2013-02-19 22:34:10 -08002787 struct mm_struct *mm = current->mm;
2788 struct tsb_config *tp;
David Miller9e695d22012-10-08 16:34:29 -07002789
David S. Miller0fbebed2013-02-19 22:34:10 -08002790 if (in_atomic() || !mm) {
2791 const struct exception_table_entry *entry;
David Miller9e695d22012-10-08 16:34:29 -07002792
David S. Miller0fbebed2013-02-19 22:34:10 -08002793 entry = search_exception_tables(regs->tpc);
2794 if (entry) {
2795 regs->tpc = entry->fixup;
2796 regs->tnpc = regs->tpc + 4;
2797 return;
2798 }
2799 pr_alert("Unexpected HugeTLB setup in atomic context.\n");
2800 die_if_kernel("HugeTSB in atomic", regs);
2801 }
2802
2803 tp = &mm->context.tsb_block[MM_TSB_HUGE];
2804 if (likely(tp->tsb == NULL))
2805 tsb_grow(mm, MM_TSB_HUGE, 0);
2806
David Miller9e695d22012-10-08 16:34:29 -07002807 tsb_context_switch(mm);
2808 smp_tsb_sync(mm);
2809
2810 /* On UltraSPARC-III+ and later, configure the second half of
2811 * the Data-TLB for huge pages.
2812 */
2813 if (tlb_type == cheetah_plus) {
2814 unsigned long ctx;
2815
2816 spin_lock(&ctx_alloc_lock);
2817 ctx = mm->context.sparc64_ctx_val;
2818 ctx &= ~CTX_PGSZ_MASK;
2819 ctx |= CTX_PGSZ_BASE << CTX_PGSZ0_SHIFT;
2820 ctx |= CTX_PGSZ_HUGE << CTX_PGSZ1_SHIFT;
2821
2822 if (ctx != mm->context.sparc64_ctx_val) {
2823 /* When changing the page size fields, we
2824 * must perform a context flush so that no
2825 * stale entries match. This flush must
2826 * occur with the original context register
2827 * settings.
2828 */
2829 do_flush_tlb_mm(mm);
2830
2831 /* Reload the context register of all processors
2832 * also executing in this address space.
2833 */
2834 mm->context.sparc64_ctx_val = ctx;
2835 on_each_cpu(context_reload, mm, 0);
2836 }
2837 spin_unlock(&ctx_alloc_lock);
2838 }
2839}
2840#endif