blob: 3e404fe8e36de9e420a861fa40fec85a01ec9942 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070045
46#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
48#endif
49
50#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080052#endif
53
54#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
56#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070057
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053058#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
60#endif
61
Karen Higgins7eece5a2011-03-21 03:34:29 -070062#define ISP4XXX_PCI_FN_1 0x1
63#define ISP4XXX_PCI_FN_2 0x3
64
David Somayajuluafaf5a22006-09-19 10:28:00 -070065#define QLA_SUCCESS 0
66#define QLA_ERROR 1
67
68/*
69 * Data bit definitions
70 */
71#define BIT_0 0x1
72#define BIT_1 0x2
73#define BIT_2 0x4
74#define BIT_3 0x8
75#define BIT_4 0x10
76#define BIT_5 0x20
77#define BIT_6 0x40
78#define BIT_7 0x80
79#define BIT_8 0x100
80#define BIT_9 0x200
81#define BIT_10 0x400
82#define BIT_11 0x800
83#define BIT_12 0x1000
84#define BIT_13 0x2000
85#define BIT_14 0x4000
86#define BIT_15 0x8000
87#define BIT_16 0x10000
88#define BIT_17 0x20000
89#define BIT_18 0x40000
90#define BIT_19 0x80000
91#define BIT_20 0x100000
92#define BIT_21 0x200000
93#define BIT_22 0x400000
94#define BIT_23 0x800000
95#define BIT_24 0x1000000
96#define BIT_25 0x2000000
97#define BIT_26 0x4000000
98#define BIT_27 0x8000000
99#define BIT_28 0x10000000
100#define BIT_29 0x20000000
101#define BIT_30 0x40000000
102#define BIT_31 0x80000000
103
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530104/**
105 * Macros to help code, maintain, etc.
106 **/
107#define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
109
110
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111/*
112 * Host adapter default definitions
113 ***********************************/
114#define MAX_HBAS 16
115#define MAX_BUSES 1
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530116#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500118#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530119#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120#define MAX_PDU_ENTRIES 32
121#define INVALID_ENTRY 0xFFFF
122#define MAX_CMDS_TO_RISC 1024
123#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700124#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126
127/*
128 * Buffer sizes
129 */
130#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131#define RESPONSE_QUEUE_DEPTH 64
132#define QUEUE_SIZE 64
133#define DMA_BUFFER_SIZE 512
134
135/*
136 * Misc
137 */
138#define MAC_ADDR_LEN 6 /* in bytes */
139#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530140#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700141#define DRIVER_NAME "qla4xxx"
142
143#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530144#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700145
146#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200147#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700148#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700149
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530150#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
151 /* recovery timeout */
152
David Somayajuluafaf5a22006-09-19 10:28:00 -0700153#define LSDW(x) ((u32)((u64)(x)))
154#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
155
156/*
157 * Retry & Timeout Values
158 */
159#define MBOX_TOV 60
160#define SOFT_RESET_TOV 30
161#define RESET_INTR_TOV 3
162#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530163#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700164#define ADAPTER_RESET_TOV 180
165#define EXTEND_CMD_TOV 60
166#define WAIT_CMD_TOV 30
167#define EH_WAIT_CMD_TOV 120
168#define FIRMWARE_UP_TOV 60
169#define RESET_FIRMWARE_TOV 30
170#define LOGOUT_TOV 10
171#define IOCB_TOV_MARGIN 10
172#define RELOGIN_TOV 18
173#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700174#define HBA_ONLINE_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700175
176#define MAX_RESET_HA_RETRIES 2
177
Vikas Chaudhary53698872010-04-28 11:41:59 +0530178#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
179
David Somayajuluafaf5a22006-09-19 10:28:00 -0700180/*
181 * SCSI Request Block structure (srb) that is placed
182 * on cmd->SCp location of every I/O [We have 22 bytes available]
183 */
184struct srb {
185 struct list_head list; /* (8) */
186 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800187 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700188 uint16_t flags; /* (1) Status flags. */
189
190#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300191#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700192 uint8_t state; /* (1) Status flags. */
193
194#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
195#define SRB_FREE_STATE 1
196#define SRB_ACTIVE_STATE 3
197#define SRB_ACTIVE_TIMEOUT_STATE 4
198#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
199
200 struct scsi_cmnd *cmd; /* (4) SCSI command block */
201 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530202 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700203 uint8_t err_id; /* error id */
204#define SRB_ERR_PORT 1 /* Request failed because "port down" */
205#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
206#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
207#define SRB_ERR_OTHER 4
208
209 uint16_t reserved;
210 uint16_t iocb_tov;
211 uint16_t iocb_cnt; /* Number of used iocbs */
212 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500213
214 /* Used for extended sense / status continuation */
215 uint8_t *req_sense_ptr;
216 uint16_t req_sense_len;
217 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700218};
219
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700220/*
221 * Asynchronous Event Queue structure
222 */
223struct aen {
224 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
225};
226
227struct ql4_aen_log {
228 int count;
229 struct aen entry[MAX_AEN_ENTRIES];
230};
231
232/*
233 * Device Database (DDB) structure
234 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700235struct ddb_entry {
236 struct list_head list; /* ddb list */
237 struct scsi_qla_host *ha;
238 struct iscsi_cls_session *sess;
239 struct iscsi_cls_conn *conn;
240
241 atomic_t state; /* DDB State */
242
243 unsigned long flags; /* DDB Flags */
244
David Somayajuluafaf5a22006-09-19 10:28:00 -0700245 uint16_t fw_ddb_index; /* DDB firmware index */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530246 uint16_t options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700247 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
248
249 uint32_t CmdSn;
250 uint16_t target_session_id;
251 uint16_t connection_id;
252 uint16_t exe_throttle; /* Max mumber of cmds outstanding
253 * simultaneously */
254 uint16_t task_mgmt_timeout; /* Min time for task mgmt cmds to
255 * complete */
256 uint16_t default_relogin_timeout; /* Max time to wait for
257 * relogin to complete */
258 uint16_t tcp_source_port_num;
259 uint32_t default_time2wait; /* Default Min time between
260 * relogins (+aens) */
261
David Somayajuluafaf5a22006-09-19 10:28:00 -0700262 atomic_t retry_relogin_timer; /* Min Time between relogins
263 * (4000 only) */
264 atomic_t relogin_timer; /* Max Time to wait for relogin to complete */
265 atomic_t relogin_retry_count; /* Num of times relogin has been
266 * retried */
267
268 uint16_t port;
269 uint32_t tpgt;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530270 uint8_t ip_addr[IP_ADDR_LEN];
David Somayajuluafaf5a22006-09-19 10:28:00 -0700271 uint8_t iscsi_name[ISCSI_NAME_SIZE]; /* 72 x48 */
272 uint8_t iscsi_alias[0x20];
Mike Christie41bbdbe2009-01-16 12:36:52 -0600273 uint8_t isid[6];
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530274 uint16_t iscsi_max_burst_len;
275 uint16_t iscsi_max_outsnd_r2t;
276 uint16_t iscsi_first_burst_len;
277 uint16_t iscsi_max_rcv_data_seg_len;
278 uint16_t iscsi_max_snd_data_seg_len;
279
280 struct in6_addr remote_ipv6_addr;
281 struct in6_addr link_local_ipv6_addr;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700282};
283
284/*
285 * DDB states.
286 */
287#define DDB_STATE_DEAD 0 /* We can no longer talk to
288 * this device */
289#define DDB_STATE_ONLINE 1 /* Device ready to accept
290 * commands */
291#define DDB_STATE_MISSING 2 /* Device logged off, trying
292 * to re-login */
293
294/*
295 * DDB flags.
296 */
297#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700298#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
299#define DF_FO_MASKED 3
300
David Somayajuluafaf5a22006-09-19 10:28:00 -0700301
David Somayajuluafaf5a22006-09-19 10:28:00 -0700302
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530303struct ql82xx_hw_data {
304 /* Offsets for flash/nvram access (set to ~0 if not used). */
305 uint32_t flash_conf_off;
306 uint32_t flash_data_off;
307
308 uint32_t fdt_wrt_disable;
309 uint32_t fdt_erase_cmd;
310 uint32_t fdt_block_size;
311 uint32_t fdt_unprotect_sec_cmd;
312 uint32_t fdt_protect_sec_cmd;
313
314 uint32_t flt_region_flt;
315 uint32_t flt_region_fdt;
316 uint32_t flt_region_boot;
317 uint32_t flt_region_bootload;
318 uint32_t flt_region_fw;
319 uint32_t reserved;
320};
321
322struct qla4_8xxx_legacy_intr_set {
323 uint32_t int_vec_bit;
324 uint32_t tgt_status_reg;
325 uint32_t tgt_mask_reg;
326 uint32_t pci_int_reg;
327};
328
329/* MSI-X Support */
330
331#define QLA_MSIX_DEFAULT 0x00
332#define QLA_MSIX_RSP_Q 0x01
333
334#define QLA_MSIX_ENTRIES 2
335#define QLA_MIDX_DEFAULT 0
336#define QLA_MIDX_RSP_Q 1
337
338struct ql4_msix_entry {
339 int have_irq;
340 uint16_t msix_vector;
341 uint16_t msix_entry;
342};
343
344/*
345 * ISP Operations
346 */
347struct isp_operations {
348 int (*iospace_config) (struct scsi_qla_host *ha);
349 void (*pci_config) (struct scsi_qla_host *);
350 void (*disable_intrs) (struct scsi_qla_host *);
351 void (*enable_intrs) (struct scsi_qla_host *);
352 int (*start_firmware) (struct scsi_qla_host *);
353 irqreturn_t (*intr_handler) (int , void *);
354 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
355 int (*reset_chip) (struct scsi_qla_host *);
356 int (*reset_firmware) (struct scsi_qla_host *);
357 void (*queue_iocb) (struct scsi_qla_host *);
358 void (*complete_iocb) (struct scsi_qla_host *);
359 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
360 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
361 int (*get_sys_info) (struct scsi_qla_host *);
362};
363
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500364/*qla4xxx ipaddress configuration details */
365struct ipaddress_config {
366 uint16_t ipv4_options;
367 uint16_t tcp_options;
368 uint16_t ipv4_vlan_tag;
369 uint8_t ipv4_addr_state;
370 uint8_t ip_address[IP_ADDR_LEN];
371 uint8_t subnet_mask[IP_ADDR_LEN];
372 uint8_t gateway[IP_ADDR_LEN];
373 uint32_t ipv6_options;
374 uint32_t ipv6_addl_options;
375 uint8_t ipv6_link_local_state;
376 uint8_t ipv6_addr0_state;
377 uint8_t ipv6_addr1_state;
378 uint8_t ipv6_default_router_state;
379 uint16_t ipv6_vlan_tag;
380 struct in6_addr ipv6_link_local_addr;
381 struct in6_addr ipv6_addr0;
382 struct in6_addr ipv6_addr1;
383 struct in6_addr ipv6_default_router_addr;
384};
385
David Somayajuluafaf5a22006-09-19 10:28:00 -0700386/*
387 * Linux Host Adapter structure
388 */
389struct scsi_qla_host {
390 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700391 unsigned long flags;
392
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700393#define AF_ONLINE 0 /* 0x00000001 */
394#define AF_INIT_DONE 1 /* 0x00000002 */
395#define AF_MBOX_COMMAND 2 /* 0x00000004 */
396#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
397#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
398#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
399#define AF_LINK_UP 8 /* 0x00000100 */
400#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
401#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700402#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530403#define AF_INTx_ENABLED 15 /* 0x00008000 */
404#define AF_MSI_ENABLED 16 /* 0x00010000 */
405#define AF_MSIX_ENABLED 17 /* 0x00020000 */
406#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530407#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530408#define AF_EEH_BUSY 20 /* 0x00100000 */
409#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700410
411 unsigned long dpc_flags;
412
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700413#define DPC_RESET_HA 1 /* 0x00000002 */
414#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
415#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530416#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700417#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
418#define DPC_ISNS_RESTART 7 /* 0x00000080 */
419#define DPC_AEN 9 /* 0x00000200 */
420#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530421#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530422#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
423#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
424#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
425
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700426
427 struct Scsi_Host *host; /* pointer to host data */
428 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700429
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530430 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700431
432 /* SRB cache. */
433#define SRB_MIN_REQ 128
434 mempool_t *srb_mempool;
435
436 /* pci information */
437 struct pci_dev *pdev;
438
439 struct isp_reg __iomem *reg; /* Base I/O address */
440 unsigned long pio_address;
441 unsigned long pio_length;
442#define MIN_IOBASE_LEN 0x100
443
444 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700445
446 unsigned long host_no;
447
448 /* NVRAM registers */
449 struct eeprom_data *nvram;
450 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530451 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700452
453 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800454 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700455 uint64_t adapter_error_count;
456 uint64_t device_error_count;
457 uint64_t total_io_count;
458 uint64_t total_mbytes_xferred;
459 uint64_t link_failure_count;
460 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800461 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700462 uint32_t spurious_int_count;
463 uint32_t aborted_io_count;
464 uint32_t io_timeout_count;
465 uint32_t mailbox_timeout_count;
466 uint32_t seconds_since_last_intr;
467 uint32_t seconds_since_last_heartbeat;
468 uint32_t mac_index;
469
470 /* Info Needed for Management App */
471 /* --- From GetFwVersion --- */
472 uint32_t firmware_version[2];
473 uint32_t patch_number;
474 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700475 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700476
477 /* --- From Init_FW --- */
478 /* init_cb_t *init_cb; */
479 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700480 uint8_t alias[32];
481 uint8_t name_string[256];
482 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700483
484 /* --- From FlashSysInfo --- */
485 uint8_t my_mac[MAC_ADDR_LEN];
486 uint8_t serial_number[16];
487
488 /* --- From GetFwState --- */
489 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700490 uint32_t addl_fw_state;
491
492 /* Linux kernel thread */
493 struct workqueue_struct *dpc_thread;
494 struct work_struct dpc_work;
495
496 /* Linux timer thread */
497 struct timer_list timer;
498 uint32_t timer_active;
499
500 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700501 atomic_t check_relogin_timeouts;
502 uint32_t retry_reset_ha_cnt;
503 uint32_t isp_reset_timer; /* reset test timer */
504 uint32_t nic_reset_timer; /* simulated nic reset test timer */
505 int eh_start;
506 struct list_head free_srb_q;
507 uint16_t free_srb_q_count;
508 uint16_t num_srbs_allocated;
509
510 /* DMA Memory Block */
511 void *queues;
512 dma_addr_t queues_dma;
513 unsigned long queues_len;
514
515#define MEM_ALIGN_VALUE \
516 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
517 sizeof(struct queue_entry))
518 /* request and response queue variables */
519 dma_addr_t request_dma;
520 struct queue_entry *request_ring;
521 struct queue_entry *request_ptr;
522 dma_addr_t response_dma;
523 struct queue_entry *response_ring;
524 struct queue_entry *response_ptr;
525 dma_addr_t shadow_regs_dma;
526 struct shadow_regs *shadow_regs;
527 uint16_t request_in; /* Current indexes. */
528 uint16_t request_out;
529 uint16_t response_in;
530 uint16_t response_out;
531
532 /* aen queue variables */
533 uint16_t aen_q_count; /* Number of available aen_q entries */
534 uint16_t aen_in; /* Current indexes */
535 uint16_t aen_out;
536 struct aen aen_q[MAX_AEN_ENTRIES];
537
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700538 struct ql4_aen_log aen_log;/* tracks all aens */
539
David Somayajuluafaf5a22006-09-19 10:28:00 -0700540 /* This mutex protects several threads to do mailbox commands
541 * concurrently.
542 */
543 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700544
545 /* temporary mailbox status registers */
546 volatile uint8_t mbox_status_count;
547 volatile uint32_t mbox_status[MBOX_REG_COUNT];
548
549 /* local device database list (contains internal ddb entries) */
550 struct list_head ddb_list;
551
552 /* Map ddb_list entry by FW ddb index */
553 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
554
Karen Higgins94bced32009-07-15 15:02:58 -0500555 /* Saved srb for status continuation entry processing */
556 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530557
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530558 uint8_t acb_version;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530559
560 /* qla82xx specific fields */
561 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
562 unsigned long nx_pcibase; /* Base I/O address */
563 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
564 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
565 unsigned long first_page_group_start;
566 unsigned long first_page_group_end;
567
568 uint32_t crb_win;
569 uint32_t curr_window;
570 uint32_t ddr_mn_window;
571 unsigned long mn_win_crb;
572 unsigned long ms_win_crb;
573 int qdr_sn_window;
574 rwlock_t hw_lock;
575 uint16_t func_num;
576 int link_width;
577
578 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
579 u32 nx_crb_mask;
580
581 uint8_t revision_id;
582 uint32_t fw_heartbeat_counter;
583
584 struct isp_operations *isp_ops;
585 struct ql82xx_hw_data hw;
586
587 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
588
589 uint32_t nx_dev_init_timeout;
590 uint32_t nx_reset_timeout;
591
592 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700593
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500594 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500595 struct iscsi_iface *iface_ipv4;
596 struct iscsi_iface *iface_ipv6_0;
597 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500598
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700599 /* --- From About Firmware --- */
600 uint16_t iscsi_major;
601 uint16_t iscsi_minor;
602 uint16_t bootload_major;
603 uint16_t bootload_minor;
604 uint16_t bootload_patch;
605 uint16_t bootload_build;
Vikas Chaudharya3559432011-07-25 13:48:51 -0500606
607 uint32_t flash_state;
608#define QLFLASH_WAITING 0
609#define QLFLASH_READING 1
610#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500611 struct dma_pool *chap_dma_pool;
612#define CHAP_DMA_BLOCK_SIZE 512
613 struct workqueue_struct *task_wq;
614 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
615};
616
617struct ql4_task_data {
618 struct scsi_qla_host *ha;
619 uint8_t iocb_req_cnt;
620 dma_addr_t data_dma;
621 void *req_buffer;
622 dma_addr_t req_dma;
623 void *resp_buffer;
624 dma_addr_t resp_dma;
625 uint32_t resp_len;
626 struct iscsi_task *task;
627 struct passthru_status sts;
628 struct work_struct task_work;
629};
630
631struct qla_endpoint {
632 struct Scsi_Host *host;
633 struct sockaddr dst_addr;
634};
635
636struct qla_conn {
637 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700638};
639
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530640static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
641{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500642 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530643}
644
645static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
646{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500647 return ((ha->ip_config.ipv6_options &
648 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530649}
650
David Somayajuluafaf5a22006-09-19 10:28:00 -0700651static inline int is_qla4010(struct scsi_qla_host *ha)
652{
653 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
654}
655
656static inline int is_qla4022(struct scsi_qla_host *ha)
657{
658 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
659}
660
David C Somayajulud9150582006-11-15 17:38:40 -0800661static inline int is_qla4032(struct scsi_qla_host *ha)
662{
663 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
664}
665
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530666static inline int is_qla8022(struct scsi_qla_host *ha)
667{
668 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
669}
670
Lalit Chandivade2232be02010-07-30 14:38:47 +0530671/* Note: Currently AER/EEH is now supported only for 8022 cards
672 * This function needs to be updated when AER/EEH is enabled
673 * for other cards.
674 */
675static inline int is_aer_supported(struct scsi_qla_host *ha)
676{
677 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
678}
679
David Somayajuluafaf5a22006-09-19 10:28:00 -0700680static inline int adapter_up(struct scsi_qla_host *ha)
681{
682 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
683 (test_bit(AF_LINK_UP, &ha->flags) != 0);
684}
685
686static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
687{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500688 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700689}
690
691static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
692{
David C Somayajulud9150582006-11-15 17:38:40 -0800693 return (is_qla4010(ha) ?
694 &ha->reg->u1.isp4010.nvram :
695 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700696}
697
698static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
699{
David C Somayajulud9150582006-11-15 17:38:40 -0800700 return (is_qla4010(ha) ?
701 &ha->reg->u1.isp4010.nvram :
702 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700703}
704
705static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
706{
David C Somayajulud9150582006-11-15 17:38:40 -0800707 return (is_qla4010(ha) ?
708 &ha->reg->u2.isp4010.ext_hw_conf :
709 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700710}
711
712static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
713{
David C Somayajulud9150582006-11-15 17:38:40 -0800714 return (is_qla4010(ha) ?
715 &ha->reg->u2.isp4010.port_status :
716 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700717}
718
719static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
720{
David C Somayajulud9150582006-11-15 17:38:40 -0800721 return (is_qla4010(ha) ?
722 &ha->reg->u2.isp4010.port_ctrl :
723 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700724}
725
726static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
727{
David C Somayajulud9150582006-11-15 17:38:40 -0800728 return (is_qla4010(ha) ?
729 &ha->reg->u2.isp4010.port_err_status :
730 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700731}
732
733static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
734{
David C Somayajulud9150582006-11-15 17:38:40 -0800735 return (is_qla4010(ha) ?
736 &ha->reg->u2.isp4010.gp_out :
737 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700738}
739
740static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
741{
David C Somayajulud9150582006-11-15 17:38:40 -0800742 return (is_qla4010(ha) ?
743 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
744 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700745}
746
747int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
748void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
749int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
750
751static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
752{
David C Somayajulud9150582006-11-15 17:38:40 -0800753 if (is_qla4010(a))
754 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
755 QL4010_FLASH_SEM_BITS);
756 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700757 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
758 (QL4022_RESOURCE_BITS_BASE_CODE |
759 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700760}
761
762static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
763{
David C Somayajulud9150582006-11-15 17:38:40 -0800764 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700765 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800766 else
767 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700768}
769
770static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
771{
David C Somayajulud9150582006-11-15 17:38:40 -0800772 if (is_qla4010(a))
773 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
774 QL4010_NVRAM_SEM_BITS);
775 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700776 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
777 (QL4022_RESOURCE_BITS_BASE_CODE |
778 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700779}
780
781static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
782{
David C Somayajulud9150582006-11-15 17:38:40 -0800783 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700784 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800785 else
786 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700787}
788
789static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
790{
David C Somayajulud9150582006-11-15 17:38:40 -0800791 if (is_qla4010(a))
792 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
793 QL4010_DRVR_SEM_BITS);
794 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700795 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
796 (QL4022_RESOURCE_BITS_BASE_CODE |
797 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700798}
799
800static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
801{
David C Somayajulud9150582006-11-15 17:38:40 -0800802 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700803 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800804 else
805 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700806}
807
808/*---------------------------------------------------------------------------*/
809
810/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
811#define PRESERVE_DDB_LIST 0
812#define REBUILD_DDB_LIST 1
813
814/* Defines for process_aen() */
815#define PROCESS_ALL_AENS 0
816#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700817
David Somayajuluafaf5a22006-09-19 10:28:00 -0700818#endif /*_QLA4XXX_H */