blob: 98a1525fa164df0178fd4cb5fc0267129b2844e3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/alpha/kernel/pci.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 */
8
9/* 2.3.x PCI/resources, 1999 Andrea Arcangeli <andrea@suse.de> */
10
11/*
12 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
13 * PCI-PCI bridges cleanup
14 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/pci.h>
17#include <linux/init.h>
18#include <linux/ioport.h>
19#include <linux/kernel.h>
20#include <linux/bootmem.h>
21#include <linux/module.h>
22#include <linux/cache.h>
23#include <linux/slab.h>
24#include <asm/machvec.h>
25
26#include "proto.h"
27#include "pci_impl.h"
28
29
30/*
31 * Some string constants used by the various core logics.
32 */
33
34const char *const pci_io_names[] = {
35 "PCI IO bus 0", "PCI IO bus 1", "PCI IO bus 2", "PCI IO bus 3",
36 "PCI IO bus 4", "PCI IO bus 5", "PCI IO bus 6", "PCI IO bus 7"
37};
38
39const char *const pci_mem_names[] = {
40 "PCI mem bus 0", "PCI mem bus 1", "PCI mem bus 2", "PCI mem bus 3",
41 "PCI mem bus 4", "PCI mem bus 5", "PCI mem bus 6", "PCI mem bus 7"
42};
43
44const char pci_hae0_name[] = "HAE0";
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
Bjorn Helgaas151d16d2012-02-23 20:18:56 -070047 * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
48 * assignments.
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/*
52 * The PCI controller list.
53 */
54
55struct pci_controller *hose_head, **hose_tail = &hose_head;
56struct pci_controller *pci_isa_hose;
57
58/*
59 * Quirks.
60 */
61
Greg Kroah-Hartmanf8d6c8d2012-12-21 14:05:55 -080062static void quirk_isa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
64 dev->class = PCI_CLASS_BRIDGE_ISA << 8;
65}
66DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82378, quirk_isa_bridge);
67
Greg Kroah-Hartmanf8d6c8d2012-12-21 14:05:55 -080068static void quirk_cypress(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Ivan Kokshayskya744e012008-06-21 03:28:54 +040070 /* The Notorious Cy82C693 chip. */
71
72 /* The generic legacy mode IDE fixup in drivers/pci/probe.c
73 doesn't work correctly with the Cypress IDE controller as
74 it has non-standard register layout. Fix that. */
75 if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE) {
76 dev->resource[2].start = dev->resource[3].start = 0;
77 dev->resource[2].end = dev->resource[3].end = 0;
78 dev->resource[2].flags = dev->resource[3].flags = 0;
79 if (PCI_FUNC(dev->devfn) == 2) {
80 dev->resource[0].start = 0x170;
81 dev->resource[0].end = 0x177;
82 dev->resource[1].start = 0x376;
83 dev->resource[1].end = 0x376;
84 }
85 }
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 /* The Cypress bridge responds on the PCI bus in the address range
88 0xffff0000-0xffffffff (conventional x86 BIOS ROM). There is no
89 way to turn this off. The bridge also supports several extended
90 BIOS ranges (disabled after power-up), and some consoles do turn
91 them on. So if we use a large direct-map window, or a large SG
92 window, we must avoid the entire 0xfff00000-0xffffffff region. */
Ivan Kokshaysky72cff122008-04-24 16:51:55 +040093 if (dev->class >> 8 == PCI_CLASS_BRIDGE_ISA) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 if (__direct_map_base + __direct_map_size >= 0xfff00000UL)
95 __direct_map_size = 0xfff00000UL - __direct_map_base;
96 else {
97 struct pci_controller *hose = dev->sysdata;
98 struct pci_iommu_arena *pci = hose->sg_pci;
99 if (pci && pci->dma_base + pci->size >= 0xfff00000UL)
100 pci->size = 0xfff00000UL - pci->dma_base;
101 }
102 }
103}
104DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693, quirk_cypress);
105
106/* Called for each device after PCI setup is done. */
Greg Kroah-Hartmanf8d6c8d2012-12-21 14:05:55 -0800107static void pcibios_fixup_final(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
109 unsigned int class = dev->class >> 8;
110
111 if (class == PCI_CLASS_BRIDGE_ISA || class == PCI_CLASS_BRIDGE_EISA) {
112 dev->dma_mask = MAX_ISA_DMA_ADDRESS - 1;
113 isa_bridge = dev;
114 }
115}
116DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_final);
117
118/* Just declaring that the power-of-ten prefixes are actually the
119 power-of-two ones doesn't make it true :) */
120#define KB 1024
121#define MB (1024*KB)
122#define GB (1024*MB)
123
Dominik Brodowskib26b2d42010-01-01 17:40:49 +0100124resource_size_t
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +0100125pcibios_align_resource(void *data, const struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -0700126 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 struct pci_dev *dev = data;
129 struct pci_controller *hose = dev->sysdata;
130 unsigned long alignto;
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -0700131 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133 if (res->flags & IORESOURCE_IO) {
134 /* Make sure we start at our min on all hoses */
135 if (start - hose->io_space->start < PCIBIOS_MIN_IO)
136 start = PCIBIOS_MIN_IO + hose->io_space->start;
137
138 /*
139 * Put everything into 0x00-0xff region modulo 0x400
140 */
141 if (start & 0x300)
142 start = (start + 0x3ff) & ~0x3ff;
143 }
144 else if (res->flags & IORESOURCE_MEM) {
145 /* Make sure we start at our min on all hoses */
146 if (start - hose->mem_space->start < PCIBIOS_MIN_MEM)
147 start = PCIBIOS_MIN_MEM + hose->mem_space->start;
148
149 /*
150 * The following holds at least for the Low Cost
151 * Alpha implementation of the PCI interface:
152 *
153 * In sparse memory address space, the first
154 * octant (16MB) of every 128MB segment is
155 * aliased to the very first 16 MB of the
156 * address space (i.e., it aliases the ISA
157 * memory address space). Thus, we try to
158 * avoid allocating PCI devices in that range.
159 * Can be allocated in 2nd-7th octant only.
160 * Devices that need more than 112MB of
161 * address space must be accessed through
162 * dense memory space only!
163 */
164
165 /* Align to multiple of size of minimum base. */
Randy Dunlap5f0e3da2009-03-31 15:23:36 -0700166 alignto = max_t(resource_size_t, 0x1000, align);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 start = ALIGN(start, alignto);
168 if (hose->sparse_mem_base && size <= 7 * 16*MB) {
169 if (((start / (16*MB)) & 0x7) == 0) {
170 start &= ~(128*MB - 1);
171 start += 16*MB;
172 start = ALIGN(start, alignto);
173 }
174 if (start/(128*MB) != (start + size - 1)/(128*MB)) {
175 start &= ~(128*MB - 1);
176 start += (128 + 16)*MB;
177 start = ALIGN(start, alignto);
178 }
179 }
180 }
181
Dominik Brodowskib26b2d42010-01-01 17:40:49 +0100182 return start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184#undef KB
185#undef MB
186#undef GB
187
188static int __init
189pcibios_init(void)
190{
191 if (alpha_mv.init_pci)
192 alpha_mv.init_pci();
193 return 0;
194}
195
196subsys_initcall(pcibios_init);
197
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#ifdef ALPHA_RESTORE_SRM_SETUP
199static struct pdev_srm_saved_conf *srm_saved_configs;
200
Greg Kroah-Hartmanf8d6c8d2012-12-21 14:05:55 -0800201void pdev_save_srm_config(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 struct pdev_srm_saved_conf *tmp;
204 static int printed = 0;
205
Bjorn Helgaas151d16d2012-02-23 20:18:56 -0700206 if (!alpha_using_srm || pci_has_flag(PCI_PROBE_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 return;
208
209 if (!printed) {
210 printk(KERN_INFO "pci: enabling save/restore of SRM state\n");
211 printed = 1;
212 }
213
214 tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
215 if (!tmp) {
Harvey Harrisonbbb8d342008-04-28 02:13:46 -0700216 printk(KERN_ERR "%s: kmalloc() failed!\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 return;
218 }
219 tmp->next = srm_saved_configs;
220 tmp->dev = dev;
221
222 pci_save_state(dev);
223
224 srm_saved_configs = tmp;
225}
226
227void
228pci_restore_srm_config(void)
229{
230 struct pdev_srm_saved_conf *tmp;
231
232 /* No need to restore if probed only. */
Bjorn Helgaas151d16d2012-02-23 20:18:56 -0700233 if (pci_has_flag(PCI_PROBE_ONLY))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 return;
235
236 /* Restore SRM config. */
237 for (tmp = srm_saved_configs; tmp; tmp = tmp->next) {
238 pci_restore_state(tmp->dev);
239 }
240}
241#endif
242
Greg Kroah-Hartmanf8d6c8d2012-12-21 14:05:55 -0800243void pcibios_fixup_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 struct pci_dev *dev = bus->self;
246
Bjorn Helgaas151d16d2012-02-23 20:18:56 -0700247 if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
249 pci_read_bridge_bases(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 }
251
252 list_for_each_entry(dev, &bus->devices, bus_list) {
253 pdev_save_srm_config(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 }
255}
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257/*
258 * If we set up a device for bus mastering, we need to check the latency
259 * timer as certain firmware forgets to set it properly, as seen
260 * on SX164 and LX164 with SRM.
261 */
262void
263pcibios_set_master(struct pci_dev *dev)
264{
265 u8 lat;
266 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
267 if (lat >= 16) return;
268 printk("PCI: Setting latency timer of device %s to 64\n",
269 pci_name(dev));
270 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
271}
272
Ivan Kokshaysky72cff122008-04-24 16:51:55 +0400273void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274pcibios_claim_one_bus(struct pci_bus *b)
275{
276 struct pci_dev *dev;
277 struct pci_bus *child_bus;
278
279 list_for_each_entry(dev, &b->devices, bus_list) {
280 int i;
281
282 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
283 struct resource *r = &dev->resource[i];
284
285 if (r->parent || !r->start || !r->flags)
286 continue;
Bjorn Helgaas151d16d2012-02-23 20:18:56 -0700287 if (pci_has_flag(PCI_PROBE_ONLY) ||
Yinghai Lub3e11822015-01-15 16:21:49 -0600288 (r->flags & IORESOURCE_PCI_FIXED)) {
289 if (pci_claim_resource(dev, i) == 0)
290 continue;
291
292 pci_claim_bridge_resource(dev, i);
293 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 }
295 }
296
297 list_for_each_entry(child_bus, &b->children, node)
298 pcibios_claim_one_bus(child_bus);
299}
300
301static void __init
302pcibios_claim_console_setup(void)
303{
304 struct pci_bus *b;
305
306 list_for_each_entry(b, &pci_root_buses, node)
307 pcibios_claim_one_bus(b);
308}
309
310void __init
311common_init_pci(void)
312{
313 struct pci_controller *hose;
Bjorn Helgaasa2f33da2011-10-28 16:26:11 -0600314 struct list_head resources;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 struct pci_bus *bus;
316 int next_busno;
317 int need_domain_info = 0;
Bjorn Helgaasa2f33da2011-10-28 16:26:11 -0600318 u32 pci_mem_end;
319 u32 sg_base;
320 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322 /* Scan all of the recorded PCI controllers. */
323 for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
Bjorn Helgaasa2f33da2011-10-28 16:26:11 -0600324 sg_base = hose->sg_pci ? hose->sg_pci->dma_base : ~0;
325
326 /* Adjust hose mem_space limit to prevent PCI allocations
327 in the iommu windows. */
328 pci_mem_end = min((u32)__direct_map_base, sg_base) - 1;
329 end = hose->mem_space->start + pci_mem_end;
330 if (hose->mem_space->end > end)
331 hose->mem_space->end = end;
332
333 INIT_LIST_HEAD(&resources);
Bjorn Helgaasc04d9e32012-02-23 20:19:01 -0700334 pci_add_resource_offset(&resources, hose->io_space,
335 hose->io_space->start);
336 pci_add_resource_offset(&resources, hose->mem_space,
337 hose->mem_space->start);
Bjorn Helgaasa2f33da2011-10-28 16:26:11 -0600338
339 bus = pci_scan_root_bus(NULL, next_busno, alpha_mv.pci_ops,
340 hose, &resources);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 hose->bus = bus;
342 hose->need_domain_info = need_domain_info;
Yinghai Lub918c622012-05-17 18:51:11 -0700343 next_busno = bus->busn_res.end + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 /* Don't allow 8-bit bus number overflow inside the hose -
345 reserve some space for bridges. */
346 if (next_busno > 224) {
347 next_busno = 0;
348 need_domain_info = 1;
349 }
350 }
351
Ivan Kokshaysky72cff122008-04-24 16:51:55 +0400352 pcibios_claim_console_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 pci_assign_unassigned_resources();
355 pci_fixup_irqs(alpha_mv.pci_swizzle, alpha_mv.pci_map_irq);
356}
357
358
359struct pci_controller * __init
360alloc_pci_controller(void)
361{
362 struct pci_controller *hose;
363
364 hose = alloc_bootmem(sizeof(*hose));
365
366 *hose_tail = hose;
367 hose_tail = &hose->next;
368
369 return hose;
370}
371
372struct resource * __init
373alloc_resource(void)
374{
375 struct resource *res;
376
377 res = alloc_bootmem(sizeof(*res));
378
379 return res;
380}
381
382
383/* Provide information on locations of various I/O regions in physical
384 memory. Do this on a per-card basis so that we choose the right hose. */
385
386asmlinkage long
387sys_pciconfig_iobase(long which, unsigned long bus, unsigned long dfn)
388{
389 struct pci_controller *hose;
390 struct pci_dev *dev;
391
392 /* from hose or from bus.devfn */
393 if (which & IOBASE_FROM_HOSE) {
394 for(hose = hose_head; hose; hose = hose->next)
395 if (hose->index == bus) break;
396 if (!hose) return -ENODEV;
397 } else {
398 /* Special hook for ISA access. */
399 if (bus == 0 && dfn == 0) {
400 hose = pci_isa_hose;
401 } else {
Alan Cox074cec52006-12-06 20:33:59 -0800402 dev = pci_get_bus_and_slot(bus, dfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 if (!dev)
404 return -ENODEV;
405 hose = dev->sysdata;
Alan Cox074cec52006-12-06 20:33:59 -0800406 pci_dev_put(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 }
408 }
409
410 switch (which & ~IOBASE_FROM_HOSE) {
411 case IOBASE_HOSE:
412 return hose->index;
413 case IOBASE_SPARSE_MEM:
414 return hose->sparse_mem_base;
415 case IOBASE_DENSE_MEM:
416 return hose->dense_mem_base;
417 case IOBASE_SPARSE_IO:
418 return hose->sparse_io_base;
419 case IOBASE_DENSE_IO:
420 return hose->dense_io_base;
421 case IOBASE_ROOT_BUS:
422 return hose->bus->number;
423 }
424
425 return -EOPNOTSUPP;
426}
427
Michael S. Tsirkinf2971c42011-11-24 20:48:56 +0200428/* Destroy an __iomem token. Not copied from lib/iomap.c. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430void pci_iounmap(struct pci_dev *dev, void __iomem * addr)
431{
432 if (__is_mmio(addr))
433 iounmap(addr);
434}
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436EXPORT_SYMBOL(pci_iounmap);
Adrian Bunk8255cf32007-01-06 21:48:41 +0100437
438/* FIXME: Some boxes have multiple ISA bridges! */
439struct pci_dev *isa_bridge;
440EXPORT_SYMBOL(isa_bridge);