blob: cae772ea5686498e020b7200c09afde4d9c2362f [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: rt2800pci device specific routines.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#include <linux/crc-ccitt.h>
28#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/platform_device.h>
35#include <linux/eeprom_93cx6.h>
36
37#include "rt2x00.h"
38#include "rt2x00pci.h"
39#include "rt2x00soc.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010040#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010041#include "rt2800.h"
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020042#include "rt2800pci.h"
43
44#ifdef CONFIG_RT2800PCI_PCI_MODULE
45#define CONFIG_RT2800PCI_PCI
46#endif
47
48#ifdef CONFIG_RT2800PCI_WISOC_MODULE
49#define CONFIG_RT2800PCI_WISOC
50#endif
51
52/*
53 * Allow hardware encryption to be disabled.
54 */
55static int modparam_nohwcrypt = 1;
56module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
57MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
58
59/*
60 * Register access.
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010061 * All access to the CSR registers will go through the methods
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010062 * rt2800_register_read and rt2800_register_write.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020063 * BBP and RF register require indirect register access,
Bartlomiej Zolnierkiewicz8807bb82009-11-04 18:32:32 +010064 * and use the CSR registers BBPCSR and RFCSR to achieve this.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020065 * These indirect registers work with busy bits,
66 * and we will try maximal REGISTER_BUSY_COUNT times to access
67 * the register while taking a REGISTER_BUSY_DELAY us delay
68 * between each attampt. When the busy bit is still set at that time,
69 * the access attempt is considered to have failed,
70 * and we will print an error.
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010071 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020072 */
73#define WAIT_FOR_BBP(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010074 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020075#define WAIT_FOR_RFCSR(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010076 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020077#define WAIT_FOR_RF(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010078 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020079#define WAIT_FOR_MCU(__dev, __reg) \
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +010080 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
81 H2M_MAILBOX_CSR_OWNER, (__reg))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020082
83static void rt2800pci_bbp_write(struct rt2x00_dev *rt2x00dev,
84 const unsigned int word, const u8 value)
85{
86 u32 reg;
87
88 mutex_lock(&rt2x00dev->csr_mutex);
89
90 /*
91 * Wait until the BBP becomes available, afterwards we
92 * can safely write the new data into the register.
93 */
94 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
95 reg = 0;
96 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
97 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
101
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100102 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200103 }
104
105 mutex_unlock(&rt2x00dev->csr_mutex);
106}
107
108static void rt2800pci_bbp_read(struct rt2x00_dev *rt2x00dev,
109 const unsigned int word, u8 *value)
110{
111 u32 reg;
112
113 mutex_lock(&rt2x00dev->csr_mutex);
114
115 /*
116 * Wait until the BBP becomes available, afterwards we
117 * can safely write the read request into the register.
118 * After the data has been written, we wait until hardware
119 * returns the correct value, if at any time the register
120 * doesn't become available in time, reg will be 0xffffffff
121 * which means we return 0xff to the caller.
122 */
123 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
124 reg = 0;
125 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
126 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
127 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
129
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100130 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200131
132 WAIT_FOR_BBP(rt2x00dev, &reg);
133 }
134
135 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
136
137 mutex_unlock(&rt2x00dev->csr_mutex);
138}
139
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100140static inline void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
141 const unsigned int word, const u8 value)
142{
143 rt2800pci_bbp_write(rt2x00dev, word, value);
144}
145
146static inline void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
147 const unsigned int word, u8 *value)
148{
149 rt2800pci_bbp_read(rt2x00dev, word, value);
150}
151
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200152static void rt2800pci_rfcsr_write(struct rt2x00_dev *rt2x00dev,
153 const unsigned int word, const u8 value)
154{
155 u32 reg;
156
157 mutex_lock(&rt2x00dev->csr_mutex);
158
159 /*
160 * Wait until the RFCSR becomes available, afterwards we
161 * can safely write the new data into the register.
162 */
163 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
164 reg = 0;
165 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
166 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
167 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
168 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
169
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100170 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200171 }
172
173 mutex_unlock(&rt2x00dev->csr_mutex);
174}
175
176static void rt2800pci_rfcsr_read(struct rt2x00_dev *rt2x00dev,
177 const unsigned int word, u8 *value)
178{
179 u32 reg;
180
181 mutex_lock(&rt2x00dev->csr_mutex);
182
183 /*
184 * Wait until the RFCSR becomes available, afterwards we
185 * can safely write the read request into the register.
186 * After the data has been written, we wait until hardware
187 * returns the correct value, if at any time the register
188 * doesn't become available in time, reg will be 0xffffffff
189 * which means we return 0xff to the caller.
190 */
191 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
192 reg = 0;
193 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
194 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
195 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
196
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100197 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200198
199 WAIT_FOR_RFCSR(rt2x00dev, &reg);
200 }
201
202 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
203
204 mutex_unlock(&rt2x00dev->csr_mutex);
205}
206
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100207static inline void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
208 const unsigned int word, const u8 value)
209{
210 rt2800pci_rfcsr_write(rt2x00dev, word, value);
211}
212
213static inline void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
214 const unsigned int word, u8 *value)
215{
216 rt2800pci_rfcsr_read(rt2x00dev, word, value);
217}
218
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200219static void rt2800pci_rf_write(struct rt2x00_dev *rt2x00dev,
220 const unsigned int word, const u32 value)
221{
222 u32 reg;
223
224 mutex_lock(&rt2x00dev->csr_mutex);
225
226 /*
227 * Wait until the RF becomes available, afterwards we
228 * can safely write the new data into the register.
229 */
230 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
231 reg = 0;
232 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
233 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
234 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
235 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
236
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100237 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200238 rt2x00_rf_write(rt2x00dev, word, value);
239 }
240
241 mutex_unlock(&rt2x00dev->csr_mutex);
242}
243
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100244static inline void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
245 const unsigned int word, const u32 value)
246{
247 rt2800pci_rf_write(rt2x00dev, word, value);
248}
249
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200250static void rt2800pci_mcu_request(struct rt2x00_dev *rt2x00dev,
251 const u8 command, const u8 token,
252 const u8 arg0, const u8 arg1)
253{
254 u32 reg;
255
256 /*
257 * RT2880 and RT3052 don't support MCU requests.
258 */
259 if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
260 rt2x00_rt(&rt2x00dev->chip, RT3052))
261 return;
262
263 mutex_lock(&rt2x00dev->csr_mutex);
264
265 /*
266 * Wait until the MCU becomes available, afterwards we
267 * can safely write the new data into the register.
268 */
269 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
270 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
271 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
272 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
273 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100274 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200275
276 reg = 0;
277 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100278 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200279 }
280
281 mutex_unlock(&rt2x00dev->csr_mutex);
282}
283
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100284static inline void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
285 const u8 command, const u8 token,
286 const u8 arg0, const u8 arg1)
287{
288 rt2800pci_mcu_request(rt2x00dev, command, token, arg0, arg1);
289}
290
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200291static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
292{
293 unsigned int i;
294 u32 reg;
295
296 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100297 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200298
299 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
300 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
301 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
302 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
303 break;
304
305 udelay(REGISTER_BUSY_DELAY);
306 }
307
308 if (i == 200)
309 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
310
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100311 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
312 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200313}
314
315#ifdef CONFIG_RT2800PCI_WISOC
316static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
317{
318 u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
319
320 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
321}
322#else
323static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
324{
325}
326#endif /* CONFIG_RT2800PCI_WISOC */
327
328#ifdef CONFIG_RT2800PCI_PCI
329static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
330{
331 struct rt2x00_dev *rt2x00dev = eeprom->data;
332 u32 reg;
333
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100334 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200335
336 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
337 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
338 eeprom->reg_data_clock =
339 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
340 eeprom->reg_chip_select =
341 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
342}
343
344static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
345{
346 struct rt2x00_dev *rt2x00dev = eeprom->data;
347 u32 reg = 0;
348
349 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
350 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
351 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
352 !!eeprom->reg_data_clock);
353 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
354 !!eeprom->reg_chip_select);
355
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100356 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200357}
358
359static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
360{
361 struct eeprom_93cx6 eeprom;
362 u32 reg;
363
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100364 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200365
366 eeprom.data = rt2x00dev;
367 eeprom.register_read = rt2800pci_eepromregister_read;
368 eeprom.register_write = rt2800pci_eepromregister_write;
369 eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
370 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
371 eeprom.reg_data_in = 0;
372 eeprom.reg_data_out = 0;
373 eeprom.reg_data_clock = 0;
374 eeprom.reg_chip_select = 0;
375
376 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
377 EEPROM_SIZE / sizeof(u16));
378}
379
380static void rt2800pci_efuse_read(struct rt2x00_dev *rt2x00dev,
381 unsigned int i)
382{
383 u32 reg;
384
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100385 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200386 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
387 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
388 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100389 rt2800_register_write(rt2x00dev, EFUSE_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200390
391 /* Wait until the EEPROM has been loaded */
Bartlomiej Zolnierkiewiczb4a77d0d2009-11-04 18:33:41 +0100392 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200393
394 /* Apparently the data is read from end to start */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100395 rt2800_register_read(rt2x00dev, EFUSE_DATA3,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200396 (u32 *)&rt2x00dev->eeprom[i]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100397 rt2800_register_read(rt2x00dev, EFUSE_DATA2,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200398 (u32 *)&rt2x00dev->eeprom[i + 2]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100399 rt2800_register_read(rt2x00dev, EFUSE_DATA1,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200400 (u32 *)&rt2x00dev->eeprom[i + 4]);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100401 rt2800_register_read(rt2x00dev, EFUSE_DATA0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200402 (u32 *)&rt2x00dev->eeprom[i + 6]);
403}
404
405static void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
406{
407 unsigned int i;
408
409 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
410 rt2800pci_efuse_read(rt2x00dev, i);
411}
412#else
413static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
414{
415}
416
417static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
418{
419}
420#endif /* CONFIG_RT2800PCI_PCI */
421
422#ifdef CONFIG_RT2X00_LIB_DEBUGFS
423static const struct rt2x00debug rt2800pci_rt2x00debug = {
424 .owner = THIS_MODULE,
425 .csr = {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100426 .read = rt2800_register_read,
427 .write = rt2800_register_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200428 .flags = RT2X00DEBUGFS_OFFSET,
429 .word_base = CSR_REG_BASE,
430 .word_size = sizeof(u32),
431 .word_count = CSR_REG_SIZE / sizeof(u32),
432 },
433 .eeprom = {
434 .read = rt2x00_eeprom_read,
435 .write = rt2x00_eeprom_write,
436 .word_base = EEPROM_BASE,
437 .word_size = sizeof(u16),
438 .word_count = EEPROM_SIZE / sizeof(u16),
439 },
440 .bbp = {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100441 .read = rt2800_bbp_read,
442 .write = rt2800_bbp_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200443 .word_base = BBP_BASE,
444 .word_size = sizeof(u8),
445 .word_count = BBP_SIZE / sizeof(u8),
446 },
447 .rf = {
448 .read = rt2x00_rf_read,
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100449 .write = rt2800_rf_write,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200450 .word_base = RF_BASE,
451 .word_size = sizeof(u32),
452 .word_count = RF_SIZE / sizeof(u32),
453 },
454};
455#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
456
457static int rt2800pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
458{
459 u32 reg;
460
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100461 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200462 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
463}
464
465#ifdef CONFIG_RT2X00_LIB_LEDS
466static void rt2800pci_brightness_set(struct led_classdev *led_cdev,
467 enum led_brightness brightness)
468{
469 struct rt2x00_led *led =
470 container_of(led_cdev, struct rt2x00_led, led_dev);
471 unsigned int enabled = brightness != LED_OFF;
472 unsigned int bg_mode =
473 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
474 unsigned int polarity =
475 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
476 EEPROM_FREQ_LED_POLARITY);
477 unsigned int ledmode =
478 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
479 EEPROM_FREQ_LED_MODE);
480
481 if (led->type == LED_TYPE_RADIO) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100482 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200483 enabled ? 0x20 : 0);
484 } else if (led->type == LED_TYPE_ASSOC) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100485 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200486 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
487 } else if (led->type == LED_TYPE_QUALITY) {
488 /*
489 * The brightness is divided into 6 levels (0 - 5),
490 * The specs tell us the following levels:
491 * 0, 1 ,3, 7, 15, 31
492 * to determine the level in a simple way we can simply
493 * work with bitshifting:
494 * (1 << level) - 1
495 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +0100496 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200497 (1 << brightness / (LED_FULL / 6)) - 1,
498 polarity);
499 }
500}
501
502static int rt2800pci_blink_set(struct led_classdev *led_cdev,
503 unsigned long *delay_on,
504 unsigned long *delay_off)
505{
506 struct rt2x00_led *led =
507 container_of(led_cdev, struct rt2x00_led, led_dev);
508 u32 reg;
509
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100510 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200511 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
512 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
513 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
514 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
515 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
516 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
517 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100518 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200519
520 return 0;
521}
522
523static void rt2800pci_init_led(struct rt2x00_dev *rt2x00dev,
524 struct rt2x00_led *led,
525 enum led_type type)
526{
527 led->rt2x00dev = rt2x00dev;
528 led->type = type;
529 led->led_dev.brightness_set = rt2800pci_brightness_set;
530 led->led_dev.blink_set = rt2800pci_blink_set;
531 led->flags = LED_INITIALIZED;
532}
533#endif /* CONFIG_RT2X00_LIB_LEDS */
534
535/*
536 * Configuration handlers.
537 */
538static void rt2800pci_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
539 struct rt2x00lib_crypto *crypto,
540 struct ieee80211_key_conf *key)
541{
542 struct mac_wcid_entry wcid_entry;
543 struct mac_iveiv_entry iveiv_entry;
544 u32 offset;
545 u32 reg;
546
547 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
548
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100549 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200550 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
551 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
552 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
553 (crypto->cmd == SET_KEY) * crypto->cipher);
554 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
555 (crypto->cmd == SET_KEY) * crypto->bssidx);
556 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100557 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200558
559 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
560
561 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
562 if ((crypto->cipher == CIPHER_TKIP) ||
563 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
564 (crypto->cipher == CIPHER_AES))
565 iveiv_entry.iv[3] |= 0x20;
566 iveiv_entry.iv[3] |= key->keyidx << 6;
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100567 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200568 &iveiv_entry, sizeof(iveiv_entry));
569
570 offset = MAC_WCID_ENTRY(key->hw_key_idx);
571
572 memset(&wcid_entry, 0, sizeof(wcid_entry));
573 if (crypto->cmd == SET_KEY)
574 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100575 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200576 &wcid_entry, sizeof(wcid_entry));
577}
578
579static int rt2800pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
580 struct rt2x00lib_crypto *crypto,
581 struct ieee80211_key_conf *key)
582{
583 struct hw_key_entry key_entry;
584 struct rt2x00_field32 field;
585 u32 offset;
586 u32 reg;
587
588 if (crypto->cmd == SET_KEY) {
589 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
590
591 memcpy(key_entry.key, crypto->key,
592 sizeof(key_entry.key));
593 memcpy(key_entry.tx_mic, crypto->tx_mic,
594 sizeof(key_entry.tx_mic));
595 memcpy(key_entry.rx_mic, crypto->rx_mic,
596 sizeof(key_entry.rx_mic));
597
598 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100599 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200600 &key_entry, sizeof(key_entry));
601 }
602
603 /*
604 * The cipher types are stored over multiple registers
605 * starting with SHARED_KEY_MODE_BASE each word will have
606 * 32 bits and contains the cipher types for 2 bssidx each.
607 * Using the correct defines correctly will cause overhead,
608 * so just calculate the correct offset.
609 */
610 field.bit_offset = 4 * (key->hw_key_idx % 8);
611 field.bit_mask = 0x7 << field.bit_offset;
612
613 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
614
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100615 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200616 rt2x00_set_field32(&reg, field,
617 (crypto->cmd == SET_KEY) * crypto->cipher);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100618 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200619
620 /*
621 * Update WCID information
622 */
623 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
624
625 return 0;
626}
627
628static int rt2800pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
629 struct rt2x00lib_crypto *crypto,
630 struct ieee80211_key_conf *key)
631{
632 struct hw_key_entry key_entry;
633 u32 offset;
634
635 if (crypto->cmd == SET_KEY) {
636 /*
637 * 1 pairwise key is possible per AID, this means that the AID
638 * equals our hw_key_idx. Make sure the WCID starts _after_ the
639 * last possible shared key entry.
640 */
641 if (crypto->aid > (256 - 32))
642 return -ENOSPC;
643
644 key->hw_key_idx = 32 + crypto->aid;
645
646
647 memcpy(key_entry.key, crypto->key,
648 sizeof(key_entry.key));
649 memcpy(key_entry.tx_mic, crypto->tx_mic,
650 sizeof(key_entry.tx_mic));
651 memcpy(key_entry.rx_mic, crypto->rx_mic,
652 sizeof(key_entry.rx_mic));
653
654 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100655 rt2800_register_multiwrite(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200656 &key_entry, sizeof(key_entry));
657 }
658
659 /*
660 * Update WCID information
661 */
662 rt2800pci_config_wcid_attr(rt2x00dev, crypto, key);
663
664 return 0;
665}
666
667static void rt2800pci_config_filter(struct rt2x00_dev *rt2x00dev,
668 const unsigned int filter_flags)
669{
670 u32 reg;
671
672 /*
673 * Start configuration steps.
674 * Note that the version error will always be dropped
675 * and broadcast frames will always be accepted since
676 * there is no filter for it at this time.
677 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100678 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200679 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
680 !(filter_flags & FIF_FCSFAIL));
681 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
682 !(filter_flags & FIF_PLCPFAIL));
683 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
684 !(filter_flags & FIF_PROMISC_IN_BSS));
685 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
686 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
687 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
688 !(filter_flags & FIF_ALLMULTI));
689 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
690 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
691 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
692 !(filter_flags & FIF_CONTROL));
693 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
694 !(filter_flags & FIF_CONTROL));
695 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
696 !(filter_flags & FIF_CONTROL));
697 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
698 !(filter_flags & FIF_CONTROL));
699 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
700 !(filter_flags & FIF_CONTROL));
701 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
702 !(filter_flags & FIF_PSPOLL));
703 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
704 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
705 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
706 !(filter_flags & FIF_CONTROL));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100707 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200708}
709
710static void rt2800pci_config_intf(struct rt2x00_dev *rt2x00dev,
711 struct rt2x00_intf *intf,
712 struct rt2x00intf_conf *conf,
713 const unsigned int flags)
714{
715 unsigned int beacon_base;
716 u32 reg;
717
718 if (flags & CONFIG_UPDATE_TYPE) {
719 /*
720 * Clear current synchronisation setup.
721 * For the Beacon base registers we only need to clear
722 * the first byte since that byte contains the VALID and OWNER
723 * bits which (when set to 0) will invalidate the entire beacon.
724 */
725 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100726 rt2800_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200727
728 /*
729 * Enable synchronisation.
730 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100731 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200732 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
733 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
734 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100735 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200736 }
737
738 if (flags & CONFIG_UPDATE_MAC) {
739 reg = le32_to_cpu(conf->mac[1]);
740 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
741 conf->mac[1] = cpu_to_le32(reg);
742
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100743 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200744 conf->mac, sizeof(conf->mac));
745 }
746
747 if (flags & CONFIG_UPDATE_BSSID) {
748 reg = le32_to_cpu(conf->bssid[1]);
749 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
750 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
751 conf->bssid[1] = cpu_to_le32(reg);
752
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100753 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200754 conf->bssid, sizeof(conf->bssid));
755 }
756}
757
758static void rt2800pci_config_erp(struct rt2x00_dev *rt2x00dev,
759 struct rt2x00lib_erp *erp)
760{
761 u32 reg;
762
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100763 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200764 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100765 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200766
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100767 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200768 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
769 !!erp->short_preamble);
770 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
771 !!erp->short_preamble);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100772 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200773
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100774 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200775 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
776 erp->cts_protection ? 2 : 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100777 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200778
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100779 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200780 erp->basic_rates);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100781 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200782
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100783 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200784 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
785 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100786 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200787
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100788 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200789 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
790 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
791 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
792 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
793 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100794 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200795
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100796 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200797 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
798 erp->beacon_int * 16);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100799 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200800}
801
802static void rt2800pci_config_ant(struct rt2x00_dev *rt2x00dev,
803 struct antenna_setup *ant)
804{
805 u8 r1;
806 u8 r3;
807
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100808 rt2800_bbp_read(rt2x00dev, 1, &r1);
809 rt2800_bbp_read(rt2x00dev, 3, &r3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200810
811 /*
812 * Configure the TX antenna.
813 */
814 switch ((int)ant->tx) {
815 case 1:
816 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
817 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
818 break;
819 case 2:
820 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
821 break;
822 case 3:
823 /* Do nothing */
824 break;
825 }
826
827 /*
828 * Configure the RX antenna.
829 */
830 switch ((int)ant->rx) {
831 case 1:
832 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
833 break;
834 case 2:
835 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
836 break;
837 case 3:
838 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
839 break;
840 }
841
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100842 rt2800_bbp_write(rt2x00dev, 3, r3);
843 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200844}
845
846static void rt2800pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
847 struct rt2x00lib_conf *libconf)
848{
849 u16 eeprom;
850 short lna_gain;
851
852 if (libconf->rf.channel <= 14) {
853 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
854 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
855 } else if (libconf->rf.channel <= 64) {
856 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
857 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
858 } else if (libconf->rf.channel <= 128) {
859 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
860 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
861 } else {
862 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
863 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
864 }
865
866 rt2x00dev->lna_gain = lna_gain;
867}
868
869static void rt2800pci_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
870 struct ieee80211_conf *conf,
871 struct rf_channel *rf,
872 struct channel_info *info)
873{
874 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
875
876 if (rt2x00dev->default_ant.tx == 1)
877 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
878
879 if (rt2x00dev->default_ant.rx == 1) {
880 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
881 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
882 } else if (rt2x00dev->default_ant.rx == 2)
883 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
884
885 if (rf->channel > 14) {
886 /*
887 * When TX power is below 0, we should increase it by 7 to
888 * make it a positive value (Minumum value is -7).
889 * However this means that values between 0 and 7 have
890 * double meaning, and we should set a 7DBm boost flag.
891 */
892 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
893 (info->tx_power1 >= 0));
894
895 if (info->tx_power1 < 0)
896 info->tx_power1 += 7;
897
898 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
899 TXPOWER_A_TO_DEV(info->tx_power1));
900
901 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
902 (info->tx_power2 >= 0));
903
904 if (info->tx_power2 < 0)
905 info->tx_power2 += 7;
906
907 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
908 TXPOWER_A_TO_DEV(info->tx_power2));
909 } else {
910 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
911 TXPOWER_G_TO_DEV(info->tx_power1));
912 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
913 TXPOWER_G_TO_DEV(info->tx_power2));
914 }
915
916 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
917
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100918 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
919 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
920 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
921 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200922
923 udelay(200);
924
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100925 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
926 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
927 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
928 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200929
930 udelay(200);
931
Bartlomiej Zolnierkiewiczada03942009-11-04 18:34:25 +0100932 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
933 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
934 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
935 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200936}
937
938static void rt2800pci_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
939 struct ieee80211_conf *conf,
940 struct rf_channel *rf,
941 struct channel_info *info)
942{
943 u8 rfcsr;
944
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100945 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
946 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf3);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200947
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100948 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200949 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100950 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200951
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100952 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200953 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
954 TXPOWER_G_TO_DEV(info->tx_power1));
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100955 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200956
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100957 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200958 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100959 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200960
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100961 rt2800_rfcsr_write(rt2x00dev, 24,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200962 rt2x00dev->calibration[conf_is_ht40(conf)]);
963
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100964 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200965 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +0100966 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200967}
968
969static void rt2800pci_config_channel(struct rt2x00_dev *rt2x00dev,
970 struct ieee80211_conf *conf,
971 struct rf_channel *rf,
972 struct channel_info *info)
973{
974 u32 reg;
975 unsigned int tx_pin;
976 u8 bbp;
977
978 if (rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
979 rt2800pci_config_channel_rt2x(rt2x00dev, conf, rf, info);
980 else
981 rt2800pci_config_channel_rt3x(rt2x00dev, conf, rf, info);
982
983 /*
984 * Change BBP settings
985 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100986 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
987 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
988 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
989 rt2800_bbp_write(rt2x00dev, 86, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200990
991 if (rf->channel <= 14) {
992 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100993 rt2800_bbp_write(rt2x00dev, 82, 0x62);
994 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200995 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +0100996 rt2800_bbp_write(rt2x00dev, 82, 0x84);
997 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200998 }
999 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001000 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001001
1002 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001003 rt2800_bbp_write(rt2x00dev, 75, 0x46);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001004 else
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001005 rt2800_bbp_write(rt2x00dev, 75, 0x50);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001006 }
1007
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001008 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001009 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
1010 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1011 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001012 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001013
1014 tx_pin = 0;
1015
1016 /* Turn on unused PA or LNA when not using 1T or 1R */
1017 if (rt2x00dev->default_ant.tx != 1) {
1018 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1019 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1020 }
1021
1022 /* Turn on unused PA or LNA when not using 1T or 1R */
1023 if (rt2x00dev->default_ant.rx != 1) {
1024 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1025 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1026 }
1027
1028 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1029 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1030 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1031 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1032 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1033 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1034
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001035 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001036
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001037 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001038 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001039 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001040
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001041 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001042 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001043 rt2800_bbp_write(rt2x00dev, 3, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001044
1045 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
1046 if (conf_is_ht40(conf)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001047 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1048 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1049 rt2800_bbp_write(rt2x00dev, 73, 0x16);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001050 } else {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001051 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1052 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1053 rt2800_bbp_write(rt2x00dev, 73, 0x11);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001054 }
1055 }
1056
1057 msleep(1);
1058}
1059
1060static void rt2800pci_config_txpower(struct rt2x00_dev *rt2x00dev,
1061 const int txpower)
1062{
1063 u32 reg;
1064 u32 value = TXPOWER_G_TO_DEV(txpower);
1065 u8 r1;
1066
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001067 rt2800_bbp_read(rt2x00dev, 1, &r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001068 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001069 rt2800_bbp_write(rt2x00dev, 1, r1);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001070
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001071 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001072 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
1073 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
1074 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
1075 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
1076 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
1077 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
1078 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
1079 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001080 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001081
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001082 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001083 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
1084 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
1085 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
1086 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
1087 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
1088 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
1089 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
1090 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001091 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001092
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001093 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001094 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
1095 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
1096 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
1097 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
1098 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
1099 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
1100 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
1101 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001102 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001103
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001104 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001105 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
1106 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
1107 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
1108 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
1109 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
1110 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
1111 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
1112 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001113 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001114
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001115 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001116 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
1117 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
1118 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
1119 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001120 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001121}
1122
1123static void rt2800pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1124 struct rt2x00lib_conf *libconf)
1125{
1126 u32 reg;
1127
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001128 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001129 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1130 libconf->conf->short_frame_max_tx_count);
1131 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1132 libconf->conf->long_frame_max_tx_count);
1133 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1134 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1135 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1136 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001137 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001138}
1139
1140static void rt2800pci_config_ps(struct rt2x00_dev *rt2x00dev,
1141 struct rt2x00lib_conf *libconf)
1142{
1143 enum dev_state state =
1144 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1145 STATE_SLEEP : STATE_AWAKE;
1146 u32 reg;
1147
1148 if (state == STATE_SLEEP) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001149 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001150
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001151 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001152 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1153 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1154 libconf->conf->listen_interval - 1);
1155 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001156 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001157
1158 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1159 } else {
1160 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1161
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001162 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001163 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1164 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1165 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001166 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001167 }
1168}
1169
1170static void rt2800pci_config(struct rt2x00_dev *rt2x00dev,
1171 struct rt2x00lib_conf *libconf,
1172 const unsigned int flags)
1173{
1174 /* Always recalculate LNA gain before changing configuration */
1175 rt2800pci_config_lna_gain(rt2x00dev, libconf);
1176
1177 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1178 rt2800pci_config_channel(rt2x00dev, libconf->conf,
1179 &libconf->rf, &libconf->channel);
1180 if (flags & IEEE80211_CONF_CHANGE_POWER)
1181 rt2800pci_config_txpower(rt2x00dev, libconf->conf->power_level);
1182 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1183 rt2800pci_config_retry_limit(rt2x00dev, libconf);
1184 if (flags & IEEE80211_CONF_CHANGE_PS)
1185 rt2800pci_config_ps(rt2x00dev, libconf);
1186}
1187
1188/*
1189 * Link tuning
1190 */
1191static void rt2800pci_link_stats(struct rt2x00_dev *rt2x00dev,
1192 struct link_qual *qual)
1193{
1194 u32 reg;
1195
1196 /*
1197 * Update FCS error count from register.
1198 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001199 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001200 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1201}
1202
1203static u8 rt2800pci_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1204{
1205 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ)
1206 return 0x2e + rt2x00dev->lna_gain;
1207
1208 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1209 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1210 else
1211 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1212}
1213
1214static inline void rt2800pci_set_vgc(struct rt2x00_dev *rt2x00dev,
1215 struct link_qual *qual, u8 vgc_level)
1216{
1217 if (qual->vgc_level != vgc_level) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001218 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001219 qual->vgc_level = vgc_level;
1220 qual->vgc_level_reg = vgc_level;
1221 }
1222}
1223
1224static void rt2800pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
1225 struct link_qual *qual)
1226{
1227 rt2800pci_set_vgc(rt2x00dev, qual,
1228 rt2800pci_get_default_vgc(rt2x00dev));
1229}
1230
1231static void rt2800pci_link_tuner(struct rt2x00_dev *rt2x00dev,
1232 struct link_qual *qual, const u32 count)
1233{
1234 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
1235 return;
1236
1237 /*
1238 * When RSSI is better then -80 increase VGC level with 0x10
1239 */
1240 rt2800pci_set_vgc(rt2x00dev, qual,
1241 rt2800pci_get_default_vgc(rt2x00dev) +
1242 ((qual->rssi > -80) * 0x10));
1243}
1244
1245/*
1246 * Firmware functions
1247 */
1248static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1249{
1250 return FIRMWARE_RT2860;
1251}
1252
1253static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1254 const u8 *data, const size_t len)
1255{
1256 u16 fw_crc;
1257 u16 crc;
1258
1259 /*
1260 * Only support 8kb firmware files.
1261 */
1262 if (len != 8192)
1263 return FW_BAD_LENGTH;
1264
1265 /*
1266 * The last 2 bytes in the firmware array are the crc checksum itself,
1267 * this means that we should never pass those 2 bytes to the crc
1268 * algorithm.
1269 */
1270 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1271
1272 /*
1273 * Use the crc ccitt algorithm.
1274 * This will return the same value as the legacy driver which
1275 * used bit ordering reversion on the both the firmware bytes
1276 * before input input as well as on the final output.
1277 * Obviously using crc ccitt directly is much more efficient.
1278 */
1279 crc = crc_ccitt(~0, data, len - 2);
1280
1281 /*
1282 * There is a small difference between the crc-itu-t + bitrev and
1283 * the crc-ccitt crc calculation. In the latter method the 2 bytes
1284 * will be swapped, use swab16 to convert the crc to the correct
1285 * value.
1286 */
1287 crc = swab16(crc);
1288
1289 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1290}
1291
1292static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1293 const u8 *data, const size_t len)
1294{
1295 unsigned int i;
1296 u32 reg;
1297
1298 /*
1299 * Wait for stable hardware.
1300 */
1301 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001302 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001303 if (reg && reg != ~0)
1304 break;
1305 msleep(1);
1306 }
1307
1308 if (i == REGISTER_BUSY_COUNT) {
1309 ERROR(rt2x00dev, "Unstable hardware.\n");
1310 return -EBUSY;
1311 }
1312
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001313 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
1314 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001315
1316 /*
1317 * Disable DMA, will be reenabled later when enabling
1318 * the radio.
1319 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001320 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001321 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1322 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1323 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1324 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1325 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001326 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001327
1328 /*
1329 * enable Host program ram write selection
1330 */
1331 reg = 0;
1332 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001333 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001334
1335 /*
1336 * Write firmware to device.
1337 */
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001338 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001339 data, len);
1340
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001341 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
1342 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001343
1344 /*
1345 * Wait for device to stabilize.
1346 */
1347 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001348 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001349 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
1350 break;
1351 msleep(1);
1352 }
1353
1354 if (i == REGISTER_BUSY_COUNT) {
1355 ERROR(rt2x00dev, "PBF system register not ready.\n");
1356 return -EBUSY;
1357 }
1358
1359 /*
1360 * Disable interrupts
1361 */
1362 rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
1363
1364 /*
1365 * Initialize BBP R/W access agent
1366 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001367 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1368 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001369
1370 return 0;
1371}
1372
1373/*
1374 * Initialization functions.
1375 */
1376static bool rt2800pci_get_entry_state(struct queue_entry *entry)
1377{
1378 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1379 u32 word;
1380
1381 if (entry->queue->qid == QID_RX) {
1382 rt2x00_desc_read(entry_priv->desc, 1, &word);
1383
1384 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
1385 } else {
1386 rt2x00_desc_read(entry_priv->desc, 1, &word);
1387
1388 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
1389 }
1390}
1391
1392static void rt2800pci_clear_entry(struct queue_entry *entry)
1393{
1394 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
1395 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1396 u32 word;
1397
1398 if (entry->queue->qid == QID_RX) {
1399 rt2x00_desc_read(entry_priv->desc, 0, &word);
1400 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
1401 rt2x00_desc_write(entry_priv->desc, 0, word);
1402
1403 rt2x00_desc_read(entry_priv->desc, 1, &word);
1404 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
1405 rt2x00_desc_write(entry_priv->desc, 1, word);
1406 } else {
1407 rt2x00_desc_read(entry_priv->desc, 1, &word);
1408 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
1409 rt2x00_desc_write(entry_priv->desc, 1, word);
1410 }
1411}
1412
1413static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
1414{
1415 struct queue_entry_priv_pci *entry_priv;
1416 u32 reg;
1417
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001418 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001419 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1420 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1421 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1422 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1423 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1424 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1425 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001426 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001427
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001428 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1429 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001430
1431 /*
1432 * Initialize registers.
1433 */
1434 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001435 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
1436 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
1437 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
1438 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001439
1440 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001441 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
1442 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
1443 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
1444 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001445
1446 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001447 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
1448 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
1449 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
1450 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001451
1452 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001453 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
1454 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
1455 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
1456 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001457
1458 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001459 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
1460 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
1461 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
1462 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001463
1464 /*
1465 * Enable global DMA configuration
1466 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001467 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001468 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1469 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1470 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001471 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001472
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001473 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001474
1475 return 0;
1476}
1477
1478static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
1479{
1480 u32 reg;
1481 unsigned int i;
1482
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001483 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001484
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001485 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001486 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1487 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001488 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001489
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001490 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001491
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001492 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001493 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1494 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1495 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1496 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001497 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001498
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001499 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001500 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1501 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1502 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1503 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001504 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001505
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001506 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1507 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001508
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001509 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001510
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001511 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001512 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1513 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1514 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1515 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1516 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1517 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001518 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001519
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001520 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1521 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001522
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001523 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001524 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1525 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1526 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1527 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1528 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1529 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1530 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1531 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001532 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001533
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001534 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001535 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1536 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001537 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001538
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001539 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001540 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
1541 if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
1542 rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
1543 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1544 else
1545 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1546 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1547 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001548 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001549
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001550 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001551
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001552 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001553 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1554 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1555 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1556 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1557 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001558 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001559
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001560 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001561 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1562 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1563 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1564 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1565 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1566 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1567 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1568 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1569 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001570 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001571
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001572 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001573 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1574 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1575 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1576 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1577 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1578 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1579 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1580 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1581 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001582 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001583
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001584 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001585 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1586 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1587 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1588 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1589 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1590 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1591 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1592 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1593 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001594 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001595
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001596 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001597 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1598 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1599 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1600 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1601 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1602 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1603 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1604 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1605 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001606 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001607
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001608 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001609 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1610 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1611 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1612 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1613 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1614 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1615 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1616 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1617 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001618 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001619
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001620 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001621 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1622 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1623 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1624 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1625 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1626 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1627 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1628 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1629 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001630 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001631
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001632 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1633 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001634
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001635 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001636 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1637 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1638 IEEE80211_MAX_RTS_THRESHOLD);
1639 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001640 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001641
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001642 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1643 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001644
1645 /*
1646 * ASIC will keep garbage value after boot, clear encryption keys.
1647 */
1648 for (i = 0; i < 4; i++)
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001649 rt2800_register_write(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001650 SHARED_KEY_MODE_ENTRY(i), 0);
1651
1652 for (i = 0; i < 256; i++) {
1653 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01001654 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001655 wcid, sizeof(wcid));
1656
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001657 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1658 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001659 }
1660
1661 /*
1662 * Clear all beacons
1663 * For the Beacon base registers we only need to clear
1664 * the first byte since that byte contains the VALID and OWNER
1665 * bits which (when set to 0) will invalidate the entire beacon.
1666 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001667 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1668 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1669 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1670 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1671 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1672 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1673 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1674 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001675
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001676 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001677 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1678 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1679 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1680 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1681 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1682 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1683 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1684 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001685 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001686
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001687 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001688 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1689 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1690 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1691 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1692 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1693 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1694 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1695 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001696 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001697
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001698 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001699 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1700 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1701 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1702 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1703 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1704 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1705 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1706 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001707 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001708
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001709 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001710 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1711 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1712 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1713 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001714 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001715
1716 /*
1717 * We must clear the error counters.
1718 * These registers are cleared on read,
1719 * so we may pass a useless variable to store the value.
1720 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001721 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1722 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1723 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1724 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1725 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1726 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001727
1728 return 0;
1729}
1730
1731static int rt2800pci_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1732{
1733 unsigned int i;
1734 u32 reg;
1735
1736 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001737 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001738 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1739 return 0;
1740
1741 udelay(REGISTER_BUSY_DELAY);
1742 }
1743
1744 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1745 return -EACCES;
1746}
1747
1748static int rt2800pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1749{
1750 unsigned int i;
1751 u8 value;
1752
1753 /*
1754 * BBP was enabled after firmware was loaded,
1755 * but we need to reactivate it now.
1756 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001757 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1758 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001759 msleep(1);
1760
1761 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001762 rt2800_bbp_read(rt2x00dev, 0, &value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001763 if ((value != 0xff) && (value != 0x00))
1764 return 0;
1765 udelay(REGISTER_BUSY_DELAY);
1766 }
1767
1768 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1769 return -EACCES;
1770}
1771
1772static int rt2800pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1773{
1774 unsigned int i;
1775 u16 eeprom;
1776 u8 reg_id;
1777 u8 value;
1778
1779 if (unlikely(rt2800pci_wait_bbp_rf_ready(rt2x00dev) ||
1780 rt2800pci_wait_bbp_ready(rt2x00dev)))
1781 return -EACCES;
1782
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001783 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1784 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1785 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1786 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1787 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1788 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1789 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1790 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1791 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1792 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1793 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1794 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1795 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1796 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001797
1798 if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001799 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1800 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001801 }
1802
1803 if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001804 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001805
1806 if (rt2x00_rt(&rt2x00dev->chip, RT3052)) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001807 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1808 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1809 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001810 }
1811
1812 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1813 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1814
1815 if (eeprom != 0xffff && eeprom != 0x0000) {
1816 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1817 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001818 rt2800_bbp_write(rt2x00dev, reg_id, value);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001819 }
1820 }
1821
1822 return 0;
1823}
1824
1825static u8 rt2800pci_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1826 bool bw40, u8 rfcsr24, u8 filter_target)
1827{
1828 unsigned int i;
1829 u8 bbp;
1830 u8 rfcsr;
1831 u8 passband;
1832 u8 stopband;
1833 u8 overtuned = 0;
1834
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001835 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001836
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001837 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001838 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001839 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001840
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001841 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001842 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001843 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001844
1845 /*
1846 * Set power & frequency of passband test tone
1847 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001848 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001849
1850 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001851 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001852 msleep(1);
1853
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001854 rt2800_bbp_read(rt2x00dev, 55, &passband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001855 if (passband)
1856 break;
1857 }
1858
1859 /*
1860 * Set power & frequency of stopband test tone
1861 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001862 rt2800_bbp_write(rt2x00dev, 24, 0x06);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001863
1864 for (i = 0; i < 100; i++) {
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001865 rt2800_bbp_write(rt2x00dev, 25, 0x90);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001866 msleep(1);
1867
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001868 rt2800_bbp_read(rt2x00dev, 55, &stopband);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001869
1870 if ((passband - stopband) <= filter_target) {
1871 rfcsr24++;
1872 overtuned += ((passband - stopband) == filter_target);
1873 } else
1874 break;
1875
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001876 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001877 }
1878
1879 rfcsr24 -= !!overtuned;
1880
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001881 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001882 return rfcsr24;
1883}
1884
1885static int rt2800pci_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1886{
1887 u8 rfcsr;
1888 u8 bbp;
1889
1890 if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
1891 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
1892 !rt2x00_rf(&rt2x00dev->chip, RF3022))
1893 return 0;
1894
1895 /*
1896 * Init RF calibration.
1897 */
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001898 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001899 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001900 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001901 msleep(1);
1902 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001903 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001904
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001905 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1906 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1907 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1908 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1909 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1910 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1911 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1912 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1913 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1914 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1915 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1916 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1917 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1918 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1919 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1920 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1921 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1922 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1923 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1924 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1925 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1926 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1927 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1928 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1929 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1930 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1931 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1932 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1933 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1934 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001935
1936 /*
1937 * Set RX Filter calibration for 20MHz and 40MHz
1938 */
1939 rt2x00dev->calibration[0] =
1940 rt2800pci_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1941 rt2x00dev->calibration[1] =
1942 rt2800pci_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1943
1944 /*
1945 * Set back to initial state
1946 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001947 rt2800_bbp_write(rt2x00dev, 24, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001948
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001949 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001950 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
Bartlomiej Zolnierkiewicz1af68f72009-11-04 18:34:11 +01001951 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001952
1953 /*
1954 * set BBP back to BW20
1955 */
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001956 rt2800_bbp_read(rt2x00dev, 4, &bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001957 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
Bartlomiej Zolnierkiewicz3e2c9df2009-11-04 18:33:57 +01001958 rt2800_bbp_write(rt2x00dev, 4, bbp);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001959
1960 return 0;
1961}
1962
1963/*
1964 * Device state switch handlers.
1965 */
1966static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
1967 enum dev_state state)
1968{
1969 u32 reg;
1970
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001971 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001972 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
1973 (state == STATE_RADIO_RX_ON) ||
1974 (state == STATE_RADIO_RX_ON_LINK));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001975 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001976}
1977
1978static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1979 enum dev_state state)
1980{
1981 int mask = (state == STATE_RADIO_IRQ_ON);
1982 u32 reg;
1983
1984 /*
1985 * When interrupts are being enabled, the interrupt registers
1986 * should clear the register to assure a clean state.
1987 */
1988 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001989 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
1990 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001991 }
1992
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01001993 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001994 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
1995 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
1996 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
1997 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
1998 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
1999 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
2000 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
2001 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
2002 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
2003 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
2004 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
2005 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
2006 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
2007 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
2008 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
2009 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
2010 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
2011 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002012 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002013}
2014
2015static int rt2800pci_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
2016{
2017 unsigned int i;
2018 u32 reg;
2019
2020 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002021 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002022 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
2023 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
2024 return 0;
2025
2026 msleep(1);
2027 }
2028
2029 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
2030 return -EACCES;
2031}
2032
2033static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
2034{
2035 u32 reg;
2036 u16 word;
2037
2038 /*
2039 * Initialize all registers.
2040 */
2041 if (unlikely(rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2042 rt2800pci_init_queues(rt2x00dev) ||
2043 rt2800pci_init_registers(rt2x00dev) ||
2044 rt2800pci_wait_wpdma_ready(rt2x00dev) ||
2045 rt2800pci_init_bbp(rt2x00dev) ||
2046 rt2800pci_init_rfcsr(rt2x00dev)))
2047 return -EIO;
2048
2049 /*
2050 * Send signal to firmware during boot time.
2051 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002052 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0xff, 0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002053
2054 /*
2055 * Enable RX.
2056 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002057 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002058 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2059 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002060 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002061
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002062 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002063 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2064 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2065 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2066 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002067 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002068
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002069 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002070 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2071 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002072 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002073
2074 /*
2075 * Initialize LED control
2076 */
2077 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002078 rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002079 word & 0xff, (word >> 8) & 0xff);
2080
2081 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002082 rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002083 word & 0xff, (word >> 8) & 0xff);
2084
2085 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002086 rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002087 word & 0xff, (word >> 8) & 0xff);
2088
2089 return 0;
2090}
2091
2092static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
2093{
2094 u32 reg;
2095
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002096 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002097 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2098 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2099 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2100 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2101 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002102 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002103
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002104 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
2105 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
2106 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002107
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002108 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002109
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002110 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002111 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
2112 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
2113 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
2114 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
2115 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
2116 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
2117 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002118 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002119
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002120 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
2121 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002122
2123 /* Wait for DMA, ignore error */
2124 rt2800pci_wait_wpdma_ready(rt2x00dev);
2125}
2126
2127static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
2128 enum dev_state state)
2129{
2130 /*
2131 * Always put the device to sleep (even when we intend to wakeup!)
2132 * if the device is booting and wasn't asleep it will return
2133 * failure when attempting to wakeup.
2134 */
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002135 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002136
2137 if (state == STATE_AWAKE) {
Bartlomiej Zolnierkiewicz3a9e5b02009-11-04 18:34:39 +01002138 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002139 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
2140 }
2141
2142 return 0;
2143}
2144
2145static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
2146 enum dev_state state)
2147{
2148 int retval = 0;
2149
2150 switch (state) {
2151 case STATE_RADIO_ON:
2152 /*
2153 * Before the radio can be enabled, the device first has
2154 * to be woken up. After that it needs a bit of time
2155 * to be fully awake and then the radio can be enabled.
2156 */
2157 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
2158 msleep(1);
2159 retval = rt2800pci_enable_radio(rt2x00dev);
2160 break;
2161 case STATE_RADIO_OFF:
2162 /*
2163 * After the radio has been disabled, the device should
2164 * be put to sleep for powersaving.
2165 */
2166 rt2800pci_disable_radio(rt2x00dev);
2167 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
2168 break;
2169 case STATE_RADIO_RX_ON:
2170 case STATE_RADIO_RX_ON_LINK:
2171 case STATE_RADIO_RX_OFF:
2172 case STATE_RADIO_RX_OFF_LINK:
2173 rt2800pci_toggle_rx(rt2x00dev, state);
2174 break;
2175 case STATE_RADIO_IRQ_ON:
2176 case STATE_RADIO_IRQ_OFF:
2177 rt2800pci_toggle_irq(rt2x00dev, state);
2178 break;
2179 case STATE_DEEP_SLEEP:
2180 case STATE_SLEEP:
2181 case STATE_STANDBY:
2182 case STATE_AWAKE:
2183 retval = rt2800pci_set_state(rt2x00dev, state);
2184 break;
2185 default:
2186 retval = -ENOTSUPP;
2187 break;
2188 }
2189
2190 if (unlikely(retval))
2191 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
2192 state, retval);
2193
2194 return retval;
2195}
2196
2197/*
2198 * TX descriptor initialization
2199 */
2200static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
2201 struct sk_buff *skb,
2202 struct txentry_desc *txdesc)
2203{
2204 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
2205 __le32 *txd = skbdesc->desc;
2206 __le32 *txwi = (__le32 *)(skb->data - rt2x00dev->hw->extra_tx_headroom);
2207 u32 word;
2208
2209 /*
2210 * Initialize TX Info descriptor
2211 */
2212 rt2x00_desc_read(txwi, 0, &word);
2213 rt2x00_set_field32(&word, TXWI_W0_FRAG,
2214 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2215 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
2216 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
2217 rt2x00_set_field32(&word, TXWI_W0_TS,
2218 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
2219 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
2220 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
2221 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
2222 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->ifs);
2223 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
2224 rt2x00_set_field32(&word, TXWI_W0_BW,
2225 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
2226 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
2227 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
2228 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
2229 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
2230 rt2x00_desc_write(txwi, 0, word);
2231
2232 rt2x00_desc_read(txwi, 1, &word);
2233 rt2x00_set_field32(&word, TXWI_W1_ACK,
2234 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
2235 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
2236 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
2237 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
2238 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
2239 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
Bartlomiej Zolnierkiewiczf644fea2009-11-04 18:32:24 +01002240 txdesc->key_idx : 0xff);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002241 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
2242 skb->len - txdesc->l2pad);
2243 rt2x00_set_field32(&word, TXWI_W1_PACKETID,
2244 skbdesc->entry->queue->qid + 1);
2245 rt2x00_desc_write(txwi, 1, word);
2246
2247 /*
2248 * Always write 0 to IV/EIV fields, hardware will insert the IV
Bartlomiej Zolnierkiewicz77dba492009-11-04 18:32:40 +01002249 * from the IVEIV register when TXD_W3_WIV is set to 0.
2250 * When TXD_W3_WIV is set to 1 it will use the IV data
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002251 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
2252 * crypto entry in the registers should be used to encrypt the frame.
2253 */
2254 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
2255 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
2256
2257 /*
2258 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
2259 * must contains a TXWI structure + 802.11 header + padding + 802.11
2260 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
2261 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
2262 * data. It means that LAST_SEC0 is always 0.
2263 */
2264
2265 /*
2266 * Initialize TX descriptor
2267 */
2268 rt2x00_desc_read(txd, 0, &word);
2269 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
2270 rt2x00_desc_write(txd, 0, word);
2271
2272 rt2x00_desc_read(txd, 1, &word);
2273 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
2274 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
2275 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
2276 rt2x00_set_field32(&word, TXD_W1_BURST,
2277 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
2278 rt2x00_set_field32(&word, TXD_W1_SD_LEN0,
2279 rt2x00dev->hw->extra_tx_headroom);
2280 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
2281 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
2282 rt2x00_desc_write(txd, 1, word);
2283
2284 rt2x00_desc_read(txd, 2, &word);
2285 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
2286 skbdesc->skb_dma + rt2x00dev->hw->extra_tx_headroom);
2287 rt2x00_desc_write(txd, 2, word);
2288
2289 rt2x00_desc_read(txd, 3, &word);
2290 rt2x00_set_field32(&word, TXD_W3_WIV,
2291 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
2292 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
2293 rt2x00_desc_write(txd, 3, word);
2294}
2295
2296/*
2297 * TX data initialization
2298 */
2299static void rt2800pci_write_beacon(struct queue_entry *entry)
2300{
2301 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2302 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2303 unsigned int beacon_base;
2304 u32 reg;
2305
2306 /*
2307 * Disable beaconing while we are reloading the beacon data,
2308 * otherwise we might be sending out invalid data.
2309 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002310 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002311 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002312 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002313
2314 /*
2315 * Write entire beacon with descriptor to register.
2316 */
2317 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002318 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002319 beacon_base,
2320 skbdesc->desc, skbdesc->desc_len);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01002321 rt2800_register_multiwrite(rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002322 beacon_base + skbdesc->desc_len,
2323 entry->skb->data, entry->skb->len);
2324
2325 /*
2326 * Clean up beacon skb.
2327 */
2328 dev_kfree_skb_any(entry->skb);
2329 entry->skb = NULL;
2330}
2331
2332static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
2333 const enum data_queue_qid queue_idx)
2334{
2335 struct data_queue *queue;
2336 unsigned int idx, qidx = 0;
2337 u32 reg;
2338
2339 if (queue_idx == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002340 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002341 if (!rt2x00_get_field32(reg, BCN_TIME_CFG_BEACON_GEN)) {
2342 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
2343 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
2344 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002345 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002346 }
2347 return;
2348 }
2349
2350 if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
2351 return;
2352
2353 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2354 idx = queue->index[Q_INDEX];
2355
2356 if (queue_idx == QID_MGMT)
2357 qidx = 5;
2358 else
2359 qidx = queue_idx;
2360
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002361 rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002362}
2363
2364static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
2365 const enum data_queue_qid qid)
2366{
2367 u32 reg;
2368
2369 if (qid == QID_BEACON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002370 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002371 return;
2372 }
2373
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002374 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002375 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
2376 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
2377 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
2378 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002379 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002380}
2381
2382/*
2383 * RX control handlers
2384 */
2385static void rt2800pci_fill_rxdone(struct queue_entry *entry,
2386 struct rxdone_entry_desc *rxdesc)
2387{
2388 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
2389 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
2390 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
2391 __le32 *rxd = entry_priv->desc;
2392 __le32 *rxwi = (__le32 *)entry->skb->data;
2393 u32 rxd3;
2394 u32 rxwi0;
2395 u32 rxwi1;
2396 u32 rxwi2;
2397 u32 rxwi3;
2398
2399 rt2x00_desc_read(rxd, 3, &rxd3);
2400 rt2x00_desc_read(rxwi, 0, &rxwi0);
2401 rt2x00_desc_read(rxwi, 1, &rxwi1);
2402 rt2x00_desc_read(rxwi, 2, &rxwi2);
2403 rt2x00_desc_read(rxwi, 3, &rxwi3);
2404
2405 if (rt2x00_get_field32(rxd3, RXD_W3_CRC_ERROR))
2406 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2407
2408 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
2409 /*
2410 * Unfortunately we don't know the cipher type used during
2411 * decryption. This prevents us from correct providing
2412 * correct statistics through debugfs.
2413 */
2414 rxdesc->cipher = rt2x00_get_field32(rxwi0, RXWI_W0_UDF);
2415 rxdesc->cipher_status =
2416 rt2x00_get_field32(rxd3, RXD_W3_CIPHER_ERROR);
2417 }
2418
2419 if (rt2x00_get_field32(rxd3, RXD_W3_DECRYPTED)) {
2420 /*
2421 * Hardware has stripped IV/EIV data from 802.11 frame during
2422 * decryption. Unfortunately the descriptor doesn't contain
2423 * any fields with the EIV/IV data either, so they can't
2424 * be restored by rt2x00lib.
2425 */
2426 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2427
2428 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2429 rxdesc->flags |= RX_FLAG_DECRYPTED;
2430 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2431 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2432 }
2433
2434 if (rt2x00_get_field32(rxd3, RXD_W3_MY_BSS))
2435 rxdesc->dev_flags |= RXDONE_MY_BSS;
2436
2437 if (rt2x00_get_field32(rxd3, RXD_W3_L2PAD)) {
2438 rxdesc->dev_flags |= RXDONE_L2PAD;
2439 skbdesc->flags |= SKBDESC_L2_PADDED;
2440 }
2441
2442 if (rt2x00_get_field32(rxwi1, RXWI_W1_SHORT_GI))
2443 rxdesc->flags |= RX_FLAG_SHORT_GI;
2444
2445 if (rt2x00_get_field32(rxwi1, RXWI_W1_BW))
2446 rxdesc->flags |= RX_FLAG_40MHZ;
2447
2448 /*
2449 * Detect RX rate, always use MCS as signal type.
2450 */
2451 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
2452 rxdesc->rate_mode = rt2x00_get_field32(rxwi1, RXWI_W1_PHYMODE);
2453 rxdesc->signal = rt2x00_get_field32(rxwi1, RXWI_W1_MCS);
2454
2455 /*
2456 * Mask of 0x8 bit to remove the short preamble flag.
2457 */
2458 if (rxdesc->rate_mode == RATE_MODE_CCK)
2459 rxdesc->signal &= ~0x8;
2460
2461 rxdesc->rssi =
2462 (rt2x00_get_field32(rxwi2, RXWI_W2_RSSI0) +
2463 rt2x00_get_field32(rxwi2, RXWI_W2_RSSI1)) / 2;
2464
2465 rxdesc->noise =
2466 (rt2x00_get_field32(rxwi3, RXWI_W3_SNR0) +
2467 rt2x00_get_field32(rxwi3, RXWI_W3_SNR1)) / 2;
2468
2469 rxdesc->size = rt2x00_get_field32(rxwi0, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
2470
2471 /*
2472 * Set RX IDX in register to inform hardware that we have handled
2473 * this entry and it is available for reuse again.
2474 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002475 rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002476
2477 /*
2478 * Remove TXWI descriptor from start of buffer.
2479 */
2480 skb_pull(entry->skb, RXWI_DESC_SIZE);
2481 skb_trim(entry->skb, rxdesc->size);
2482}
2483
2484/*
2485 * Interrupt functions.
2486 */
2487static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
2488{
2489 struct data_queue *queue;
2490 struct queue_entry *entry;
2491 struct queue_entry *entry_done;
2492 struct queue_entry_priv_pci *entry_priv;
2493 struct txdone_entry_desc txdesc;
2494 u32 word;
2495 u32 reg;
2496 u32 old_reg;
2497 unsigned int type;
2498 unsigned int index;
2499 u16 mcs, real_mcs;
2500
2501 /*
2502 * During each loop we will compare the freshly read
2503 * TX_STA_FIFO register value with the value read from
2504 * the previous loop. If the 2 values are equal then
2505 * we should stop processing because the chance it
2506 * quite big that the device has been unplugged and
2507 * we risk going into an endless loop.
2508 */
2509 old_reg = 0;
2510
2511 while (1) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002512 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002513 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
2514 break;
2515
2516 if (old_reg == reg)
2517 break;
2518 old_reg = reg;
2519
2520 /*
2521 * Skip this entry when it contains an invalid
2522 * queue identication number.
2523 */
2524 type = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
2525 if (type >= QID_RX)
2526 continue;
2527
2528 queue = rt2x00queue_get_queue(rt2x00dev, type);
2529 if (unlikely(!queue))
2530 continue;
2531
2532 /*
2533 * Skip this entry when it contains an invalid
2534 * index number.
2535 */
2536 index = rt2x00_get_field32(reg, TX_STA_FIFO_WCID) - 1;
2537 if (unlikely(index >= queue->limit))
2538 continue;
2539
2540 entry = &queue->entries[index];
2541 entry_priv = entry->priv_data;
2542 rt2x00_desc_read((__le32 *)entry->skb->data, 0, &word);
2543
2544 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2545 while (entry != entry_done) {
2546 /*
2547 * Catch up.
2548 * Just report any entries we missed as failed.
2549 */
2550 WARNING(rt2x00dev,
2551 "TX status report missed for entry %d\n",
2552 entry_done->entry_idx);
2553
2554 txdesc.flags = 0;
2555 __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
2556 txdesc.retry = 0;
2557
2558 rt2x00lib_txdone(entry_done, &txdesc);
2559 entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2560 }
2561
2562 /*
2563 * Obtain the status about this packet.
2564 */
2565 txdesc.flags = 0;
2566 if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS))
2567 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
2568 else
2569 __set_bit(TXDONE_FAILURE, &txdesc.flags);
2570
2571 /*
2572 * Ralink has a retry mechanism using a global fallback
2573 * table. We setup this fallback table to try immediate
2574 * lower rate for all rates. In the TX_STA_FIFO,
2575 * the MCS field contains the MCS used for the successfull
2576 * transmission. If the first transmission succeed,
2577 * we have mcs == tx_mcs. On the second transmission,
2578 * we have mcs = tx_mcs - 1. So the number of
2579 * retry is (tx_mcs - mcs).
2580 */
2581 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
2582 real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
2583 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
2584 txdesc.retry = mcs - min(mcs, real_mcs);
2585
2586 rt2x00lib_txdone(entry, &txdesc);
2587 }
2588}
2589
2590static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
2591{
2592 struct rt2x00_dev *rt2x00dev = dev_instance;
2593 u32 reg;
2594
2595 /* Read status and ACK all interrupts */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002596 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
2597 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002598
2599 if (!reg)
2600 return IRQ_NONE;
2601
2602 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2603 return IRQ_HANDLED;
2604
2605 /*
2606 * 1 - Rx ring done interrupt.
2607 */
2608 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
2609 rt2x00pci_rxdone(rt2x00dev);
2610
2611 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
2612 rt2800pci_txdone(rt2x00dev);
2613
2614 return IRQ_HANDLED;
2615}
2616
2617/*
2618 * Device probe functions.
2619 */
2620static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2621{
2622 u16 word;
2623 u8 *mac;
2624 u8 default_lna_gain;
2625
2626 /*
2627 * Read EEPROM into buffer
2628 */
2629 switch(rt2x00dev->chip.rt) {
2630 case RT2880:
2631 case RT3052:
2632 rt2800pci_read_eeprom_soc(rt2x00dev);
2633 break;
2634 case RT3090:
2635 rt2800pci_read_eeprom_efuse(rt2x00dev);
2636 break;
2637 default:
2638 rt2800pci_read_eeprom_pci(rt2x00dev);
2639 break;
2640 }
2641
2642 /*
2643 * Start validation of the data that has been read.
2644 */
2645 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2646 if (!is_valid_ether_addr(mac)) {
2647 random_ether_addr(mac);
2648 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2649 }
2650
2651 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2652 if (word == 0xffff) {
2653 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2654 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2655 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2656 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2657 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
2658 } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
2659 /*
2660 * There is a max of 2 RX streams for RT2860 series
2661 */
2662 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2663 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2664 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2665 }
2666
2667 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2668 if (word == 0xffff) {
2669 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2670 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2671 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2672 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2673 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2674 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2675 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2676 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2677 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2678 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2679 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2680 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2681 }
2682
2683 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2684 if ((word & 0x00ff) == 0x00ff) {
2685 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2686 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2687 LED_MODE_TXRX_ACTIVITY);
2688 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2689 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2690 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2691 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2692 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2693 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2694 }
2695
2696 /*
2697 * During the LNA validation we are going to use
2698 * lna0 as correct value. Note that EEPROM_LNA
2699 * is never validated.
2700 */
2701 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2702 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2703
2704 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2705 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2706 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2707 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2708 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2709 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2710
2711 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2712 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2713 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2714 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2715 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2716 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2717 default_lna_gain);
2718 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2719
2720 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2721 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2722 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2723 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2724 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2725 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2726
2727 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2728 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2729 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2730 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2731 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2732 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2733 default_lna_gain);
2734 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2735
2736 return 0;
2737}
2738
2739static int rt2800pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2740{
2741 u32 reg;
2742 u16 value;
2743 u16 eeprom;
2744
2745 /*
2746 * Read EEPROM word for configuration.
2747 */
2748 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2749
2750 /*
2751 * Identify RF chipset.
2752 */
2753 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01002754 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02002755 rt2x00_set_chip_rf(rt2x00dev, value, reg);
2756
2757 if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
2758 !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
2759 !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
2760 !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
2761 !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
2762 !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
2763 !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
2764 !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
2765 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2766 return -ENODEV;
2767 }
2768
2769 /*
2770 * Identify default antenna configuration.
2771 */
2772 rt2x00dev->default_ant.tx =
2773 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2774 rt2x00dev->default_ant.rx =
2775 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2776
2777 /*
2778 * Read frequency offset and RF programming sequence.
2779 */
2780 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2781 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2782
2783 /*
2784 * Read external LNA informations.
2785 */
2786 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2787
2788 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2789 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2790 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2791 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2792
2793 /*
2794 * Detect if this device has an hardware controlled radio.
2795 */
2796 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2797 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2798
2799 /*
2800 * Store led settings, for correct led behaviour.
2801 */
2802#ifdef CONFIG_RT2X00_LIB_LEDS
2803 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2804 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2805 rt2800pci_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2806
2807 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2808#endif /* CONFIG_RT2X00_LIB_LEDS */
2809
2810 return 0;
2811}
2812
2813/*
2814 * RF value list for rt2860
2815 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2816 */
2817static const struct rf_channel rf_vals[] = {
2818 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2819 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2820 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2821 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2822 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2823 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2824 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2825 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2826 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2827 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2828 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2829 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2830 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2831 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2832
2833 /* 802.11 UNI / HyperLan 2 */
2834 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2835 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2836 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2837 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2838 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2839 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2840 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2841 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2842 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2843 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2844 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2845 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2846
2847 /* 802.11 HyperLan 2 */
2848 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2849 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2850 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2851 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2852 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2853 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2854 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2855 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2856 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2857 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2858 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2859 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2860 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2861 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2862 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2863 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2864
2865 /* 802.11 UNII */
2866 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2867 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2868 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2869 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2870 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2871 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2872 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2873
2874 /* 802.11 Japan */
2875 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2876 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2877 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2878 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2879 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2880 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2881 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2882};
2883
2884static int rt2800pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2885{
2886 struct hw_mode_spec *spec = &rt2x00dev->spec;
2887 struct channel_info *info;
2888 char *tx_power1;
2889 char *tx_power2;
2890 unsigned int i;
2891 u16 eeprom;
2892
2893 /*
2894 * Initialize all hw fields.
2895 */
2896 rt2x00dev->hw->flags =
2897 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2898 IEEE80211_HW_SIGNAL_DBM |
2899 IEEE80211_HW_SUPPORTS_PS |
2900 IEEE80211_HW_PS_NULLFUNC_STACK;
2901 rt2x00dev->hw->extra_tx_headroom = TXWI_DESC_SIZE;
2902
2903 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2904 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2905 rt2x00_eeprom_addr(rt2x00dev,
2906 EEPROM_MAC_ADDR_0));
2907
2908 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2909
2910 /*
2911 * Initialize hw_mode information.
2912 */
2913 spec->supported_bands = SUPPORT_BAND_2GHZ;
2914 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2915
2916 if (rt2x00_rf(&rt2x00dev->chip, RF2820) ||
2917 rt2x00_rf(&rt2x00dev->chip, RF2720) ||
2918 rt2x00_rf(&rt2x00dev->chip, RF3020) ||
2919 rt2x00_rf(&rt2x00dev->chip, RF3021) ||
2920 rt2x00_rf(&rt2x00dev->chip, RF3022) ||
2921 rt2x00_rf(&rt2x00dev->chip, RF2020) ||
2922 rt2x00_rf(&rt2x00dev->chip, RF3052)) {
2923 spec->num_channels = 14;
2924 spec->channels = rf_vals;
2925 } else if (rt2x00_rf(&rt2x00dev->chip, RF2850) ||
2926 rt2x00_rf(&rt2x00dev->chip, RF2750)) {
2927 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2928 spec->num_channels = ARRAY_SIZE(rf_vals);
2929 spec->channels = rf_vals;
2930 }
2931
2932 /*
2933 * Initialize HT information.
2934 */
2935 spec->ht.ht_supported = true;
2936 spec->ht.cap =
2937 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2938 IEEE80211_HT_CAP_GRN_FLD |
2939 IEEE80211_HT_CAP_SGI_20 |
2940 IEEE80211_HT_CAP_SGI_40 |
2941 IEEE80211_HT_CAP_TX_STBC |
2942 IEEE80211_HT_CAP_RX_STBC |
2943 IEEE80211_HT_CAP_PSMP_SUPPORT;
2944 spec->ht.ampdu_factor = 3;
2945 spec->ht.ampdu_density = 4;
2946 spec->ht.mcs.tx_params =
2947 IEEE80211_HT_MCS_TX_DEFINED |
2948 IEEE80211_HT_MCS_TX_RX_DIFF |
2949 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2950 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2951
2952 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2953 case 3:
2954 spec->ht.mcs.rx_mask[2] = 0xff;
2955 case 2:
2956 spec->ht.mcs.rx_mask[1] = 0xff;
2957 case 1:
2958 spec->ht.mcs.rx_mask[0] = 0xff;
2959 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2960 break;
2961 }
2962
2963 /*
2964 * Create channel information array
2965 */
2966 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2967 if (!info)
2968 return -ENOMEM;
2969
2970 spec->channels_info = info;
2971
2972 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2973 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2974
2975 for (i = 0; i < 14; i++) {
2976 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2977 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2978 }
2979
2980 if (spec->num_channels > 14) {
2981 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2982 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2983
2984 for (i = 14; i < spec->num_channels; i++) {
2985 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2986 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2987 }
2988 }
2989
2990 return 0;
2991}
2992
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +01002993static const struct rt2800_ops rt2800pci_rt2800_ops = {
2994 .register_read = rt2x00pci_register_read,
2995 .register_write = rt2x00pci_register_write,
2996 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
2997
2998 .register_multiread = rt2x00pci_register_multiread,
2999 .register_multiwrite = rt2x00pci_register_multiwrite,
3000
3001 .regbusy_read = rt2x00pci_regbusy_read,
3002};
3003
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003004static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
3005{
3006 int retval;
3007
Bartlomiej Zolnierkiewiczb0a1eda2009-11-04 18:35:00 +01003008 rt2x00dev->priv = (void *)&rt2800pci_rt2800_ops;
3009
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003010 /*
3011 * Allocate eeprom data.
3012 */
3013 retval = rt2800pci_validate_eeprom(rt2x00dev);
3014 if (retval)
3015 return retval;
3016
3017 retval = rt2800pci_init_eeprom(rt2x00dev);
3018 if (retval)
3019 return retval;
3020
3021 /*
3022 * Initialize hw specifications.
3023 */
3024 retval = rt2800pci_probe_hw_mode(rt2x00dev);
3025 if (retval)
3026 return retval;
3027
3028 /*
3029 * This device has multiple filters for control frames
3030 * and has a separate filter for PS Poll frames.
3031 */
3032 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
3033 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
3034
3035 /*
3036 * This device requires firmware.
3037 */
3038 if (!rt2x00_rt(&rt2x00dev->chip, RT2880) &&
3039 !rt2x00_rt(&rt2x00dev->chip, RT3052))
3040 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
3041 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
3042 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
3043 if (!modparam_nohwcrypt)
3044 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
3045
3046 /*
3047 * Set the rssi offset.
3048 */
3049 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
3050
3051 return 0;
3052}
3053
3054/*
3055 * IEEE80211 stack callback functions.
3056 */
3057static void rt2800pci_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
3058 u32 *iv32, u16 *iv16)
3059{
3060 struct rt2x00_dev *rt2x00dev = hw->priv;
3061 struct mac_iveiv_entry iveiv_entry;
3062 u32 offset;
3063
3064 offset = MAC_IVEIV_ENTRY(hw_key_idx);
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +01003065 rt2800_register_multiread(rt2x00dev, offset,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003066 &iveiv_entry, sizeof(iveiv_entry));
3067
3068 memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
3069 memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
3070}
3071
3072static int rt2800pci_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
3073{
3074 struct rt2x00_dev *rt2x00dev = hw->priv;
3075 u32 reg;
3076 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3077
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003078 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003079 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003080 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003081
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003082 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003083 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003084 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003085
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003086 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003087 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003088 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003089
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003090 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003091 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003092 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003093
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003094 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003095 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003096 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003097
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003098 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003099 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003100 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003101
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003102 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003103 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003104 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003105
3106 return 0;
3107}
3108
3109static int rt2800pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3110 const struct ieee80211_tx_queue_params *params)
3111{
3112 struct rt2x00_dev *rt2x00dev = hw->priv;
3113 struct data_queue *queue;
3114 struct rt2x00_field32 field;
3115 int retval;
3116 u32 reg;
3117 u32 offset;
3118
3119 /*
3120 * First pass the configuration through rt2x00lib, that will
3121 * update the queue settings and validate the input. After that
3122 * we are free to update the registers based on the value
3123 * in the queue parameter.
3124 */
3125 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3126 if (retval)
3127 return retval;
3128
3129 /*
3130 * We only need to perform additional register initialization
3131 * for WMM queues/
3132 */
3133 if (queue_idx >= 4)
3134 return 0;
3135
3136 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3137
3138 /* Update WMM TXOP register */
3139 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3140 field.bit_offset = (queue_idx & 1) * 16;
3141 field.bit_mask = 0xffff << field.bit_offset;
3142
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003143 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003144 rt2x00_set_field32(&reg, field, queue->txop);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003145 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003146
3147 /* Update WMM registers */
3148 field.bit_offset = queue_idx * 4;
3149 field.bit_mask = 0xf << field.bit_offset;
3150
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003151 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003152 rt2x00_set_field32(&reg, field, queue->aifs);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003153 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003154
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003155 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003156 rt2x00_set_field32(&reg, field, queue->cw_min);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003157 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003158
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003159 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003160 rt2x00_set_field32(&reg, field, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003161 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003162
3163 /* Update EDCA registers */
3164 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3165
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003166 rt2800_register_read(rt2x00dev, offset, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003167 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3168 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3169 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3170 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003171 rt2800_register_write(rt2x00dev, offset, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003172
3173 return 0;
3174}
3175
3176static u64 rt2800pci_get_tsf(struct ieee80211_hw *hw)
3177{
3178 struct rt2x00_dev *rt2x00dev = hw->priv;
3179 u64 tsf;
3180 u32 reg;
3181
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003182 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003183 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +01003184 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02003185 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3186
3187 return tsf;
3188}
3189
3190static const struct ieee80211_ops rt2800pci_mac80211_ops = {
3191 .tx = rt2x00mac_tx,
3192 .start = rt2x00mac_start,
3193 .stop = rt2x00mac_stop,
3194 .add_interface = rt2x00mac_add_interface,
3195 .remove_interface = rt2x00mac_remove_interface,
3196 .config = rt2x00mac_config,
3197 .configure_filter = rt2x00mac_configure_filter,
3198 .set_key = rt2x00mac_set_key,
3199 .get_stats = rt2x00mac_get_stats,
3200 .get_tkip_seq = rt2800pci_get_tkip_seq,
3201 .set_rts_threshold = rt2800pci_set_rts_threshold,
3202 .bss_info_changed = rt2x00mac_bss_info_changed,
3203 .conf_tx = rt2800pci_conf_tx,
3204 .get_tx_stats = rt2x00mac_get_tx_stats,
3205 .get_tsf = rt2800pci_get_tsf,
3206 .rfkill_poll = rt2x00mac_rfkill_poll,
3207};
3208
3209static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
3210 .irq_handler = rt2800pci_interrupt,
3211 .probe_hw = rt2800pci_probe_hw,
3212 .get_firmware_name = rt2800pci_get_firmware_name,
3213 .check_firmware = rt2800pci_check_firmware,
3214 .load_firmware = rt2800pci_load_firmware,
3215 .initialize = rt2x00pci_initialize,
3216 .uninitialize = rt2x00pci_uninitialize,
3217 .get_entry_state = rt2800pci_get_entry_state,
3218 .clear_entry = rt2800pci_clear_entry,
3219 .set_device_state = rt2800pci_set_device_state,
3220 .rfkill_poll = rt2800pci_rfkill_poll,
3221 .link_stats = rt2800pci_link_stats,
3222 .reset_tuner = rt2800pci_reset_tuner,
3223 .link_tuner = rt2800pci_link_tuner,
3224 .write_tx_desc = rt2800pci_write_tx_desc,
3225 .write_tx_data = rt2x00pci_write_tx_data,
3226 .write_beacon = rt2800pci_write_beacon,
3227 .kick_tx_queue = rt2800pci_kick_tx_queue,
3228 .kill_tx_queue = rt2800pci_kill_tx_queue,
3229 .fill_rxdone = rt2800pci_fill_rxdone,
3230 .config_shared_key = rt2800pci_config_shared_key,
3231 .config_pairwise_key = rt2800pci_config_pairwise_key,
3232 .config_filter = rt2800pci_config_filter,
3233 .config_intf = rt2800pci_config_intf,
3234 .config_erp = rt2800pci_config_erp,
3235 .config_ant = rt2800pci_config_ant,
3236 .config = rt2800pci_config,
3237};
3238
3239static const struct data_queue_desc rt2800pci_queue_rx = {
3240 .entry_num = RX_ENTRIES,
3241 .data_size = AGGREGATION_SIZE,
3242 .desc_size = RXD_DESC_SIZE,
3243 .priv_size = sizeof(struct queue_entry_priv_pci),
3244};
3245
3246static const struct data_queue_desc rt2800pci_queue_tx = {
3247 .entry_num = TX_ENTRIES,
3248 .data_size = AGGREGATION_SIZE,
3249 .desc_size = TXD_DESC_SIZE,
3250 .priv_size = sizeof(struct queue_entry_priv_pci),
3251};
3252
3253static const struct data_queue_desc rt2800pci_queue_bcn = {
3254 .entry_num = 8 * BEACON_ENTRIES,
3255 .data_size = 0, /* No DMA required for beacons */
3256 .desc_size = TXWI_DESC_SIZE,
3257 .priv_size = sizeof(struct queue_entry_priv_pci),
3258};
3259
3260static const struct rt2x00_ops rt2800pci_ops = {
3261 .name = KBUILD_MODNAME,
3262 .max_sta_intf = 1,
3263 .max_ap_intf = 8,
3264 .eeprom_size = EEPROM_SIZE,
3265 .rf_size = RF_SIZE,
3266 .tx_queues = NUM_TX_QUEUES,
3267 .rx = &rt2800pci_queue_rx,
3268 .tx = &rt2800pci_queue_tx,
3269 .bcn = &rt2800pci_queue_bcn,
3270 .lib = &rt2800pci_rt2x00_ops,
3271 .hw = &rt2800pci_mac80211_ops,
3272#ifdef CONFIG_RT2X00_LIB_DEBUGFS
3273 .debugfs = &rt2800pci_rt2x00debug,
3274#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
3275};
3276
3277/*
3278 * RT2800pci module information.
3279 */
3280static struct pci_device_id rt2800pci_device_table[] = {
3281 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
3282 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
3283 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
3284 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
3285 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
3286 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
3287 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
3288 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
3289 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
3290 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
3291 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
3292 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
3293 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
3294 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
3295 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
3296 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
3297 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
3298 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
3299 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
3300 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
3301 { 0, }
3302};
3303
3304MODULE_AUTHOR(DRV_PROJECT);
3305MODULE_VERSION(DRV_VERSION);
3306MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
3307MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
3308#ifdef CONFIG_RT2800PCI_PCI
3309MODULE_FIRMWARE(FIRMWARE_RT2860);
3310MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
3311#endif /* CONFIG_RT2800PCI_PCI */
3312MODULE_LICENSE("GPL");
3313
3314#ifdef CONFIG_RT2800PCI_WISOC
3315#if defined(CONFIG_RALINK_RT288X)
3316__rt2x00soc_probe(RT2880, &rt2800pci_ops);
3317#elif defined(CONFIG_RALINK_RT305X)
3318__rt2x00soc_probe(RT3052, &rt2800pci_ops);
3319#endif
3320
3321static struct platform_driver rt2800soc_driver = {
3322 .driver = {
3323 .name = "rt2800_wmac",
3324 .owner = THIS_MODULE,
3325 .mod_name = KBUILD_MODNAME,
3326 },
3327 .probe = __rt2x00soc_probe,
3328 .remove = __devexit_p(rt2x00soc_remove),
3329 .suspend = rt2x00soc_suspend,
3330 .resume = rt2x00soc_resume,
3331};
3332#endif /* CONFIG_RT2800PCI_WISOC */
3333
3334#ifdef CONFIG_RT2800PCI_PCI
3335static struct pci_driver rt2800pci_driver = {
3336 .name = KBUILD_MODNAME,
3337 .id_table = rt2800pci_device_table,
3338 .probe = rt2x00pci_probe,
3339 .remove = __devexit_p(rt2x00pci_remove),
3340 .suspend = rt2x00pci_suspend,
3341 .resume = rt2x00pci_resume,
3342};
3343#endif /* CONFIG_RT2800PCI_PCI */
3344
3345static int __init rt2800pci_init(void)
3346{
3347 int ret = 0;
3348
3349#ifdef CONFIG_RT2800PCI_WISOC
3350 ret = platform_driver_register(&rt2800soc_driver);
3351 if (ret)
3352 return ret;
3353#endif
3354#ifdef CONFIG_RT2800PCI_PCI
3355 ret = pci_register_driver(&rt2800pci_driver);
3356 if (ret) {
3357#ifdef CONFIG_RT2800PCI_WISOC
3358 platform_driver_unregister(&rt2800soc_driver);
3359#endif
3360 return ret;
3361 }
3362#endif
3363
3364 return ret;
3365}
3366
3367static void __exit rt2800pci_exit(void)
3368{
3369#ifdef CONFIG_RT2800PCI_PCI
3370 pci_unregister_driver(&rt2800pci_driver);
3371#endif
3372#ifdef CONFIG_RT2800PCI_WISOC
3373 platform_driver_unregister(&rt2800soc_driver);
3374#endif
3375}
3376
3377module_init(rt2800pci_init);
3378module_exit(rt2800pci_exit);