blob: 501050c0296f10a3e7ea6abb4a45170fffa2b095 [file] [log] [blame]
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -07001/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH_H
18#define ATH_H
19
20#include <linux/skbuff.h>
Luis R. Rodriguezbcd8f542009-09-09 22:43:17 -070021#include <linux/if_ether.h>
Felix Fietkaub5bfc562010-10-08 22:13:53 +020022#include <linux/spinlock.h>
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070023#include <net/mac80211.h>
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070024
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -080025/*
26 * The key cache is used for h/w cipher state and also for
27 * tracking station state such as the current tx antenna.
28 * We also setup a mapping table between key cache slot indices
29 * and station state to short-circuit node lookups on rx.
30 * Different parts have different size key caches. We handle
31 * up to ATH_KEYMAX entries (could dynamically allocate state).
32 */
33#define ATH_KEYMAX 128 /* max key cache size we handle */
34
Luis R. Rodriguez17753742009-09-09 22:19:26 -070035static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
36
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -080037struct ath_ani {
38 bool caldone;
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -080039 unsigned int longcal_timer;
40 unsigned int shortcal_timer;
41 unsigned int resetcal_timer;
42 unsigned int checkani_timer;
43 struct timer_list timer;
44};
45
Felix Fietkaub5bfc562010-10-08 22:13:53 +020046struct ath_cycle_counters {
47 u32 cycles;
48 u32 rx_busy;
49 u32 rx_frame;
50 u32 tx_frame;
51};
52
Luis R. Rodriguez211f5852009-10-06 21:19:07 -040053enum ath_device_state {
54 ATH_HW_UNAVAILABLE,
55 ATH_HW_INITIALIZED,
56};
57
Sujith497ad9a2010-04-01 10:28:20 +053058enum ath_bus_type {
59 ATH_PCI,
60 ATH_AHB,
61 ATH_USB,
62};
63
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070064struct reg_dmn_pair_mapping {
65 u16 regDmnEnum;
66 u16 reg_5ghz_ctl;
67 u16 reg_2ghz_ctl;
68};
69
70struct ath_regulatory {
71 char alpha2[2];
72 u16 country_code;
73 u16 max_power_level;
74 u32 tp_scale;
75 u16 current_rd;
76 u16 current_rd_ext;
77 int16_t power_limit;
78 struct reg_dmn_pair_mapping *regpair;
79};
80
Bruno Randolf34a13052010-09-08 16:04:33 +090081enum ath_crypt_caps {
Bruno Randolfce2220d2010-09-17 11:36:25 +090082 ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
83 ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
Bruno Randolf34a13052010-09-08 16:04:33 +090084};
85
Bruno Randolf1bba5b72010-09-08 16:04:38 +090086struct ath_keyval {
87 u8 kv_type;
88 u8 kv_pad;
89 u16 kv_len;
90 u8 kv_val[16]; /* TK */
91 u8 kv_mic[8]; /* Michael MIC key */
92 u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
93 * supports both MIC keys in the same key cache entry;
94 * in that case, kv_mic is the RX key) */
95};
96
97enum ath_cipher {
98 ATH_CIPHER_WEP = 0,
99 ATH_CIPHER_AES_OCB = 1,
100 ATH_CIPHER_AES_CCM = 2,
101 ATH_CIPHER_CKIP = 3,
102 ATH_CIPHER_TKIP = 4,
103 ATH_CIPHER_CLR = 5,
104 ATH_CIPHER_MIC = 127
105};
106
Sujith50f56312010-04-16 11:53:50 +0530107/**
108 * struct ath_ops - Register read/write operations
109 *
110 * @read: Register read
111 * @write: Register write
112 * @enable_write_buffer: Enable multiple register writes
Felix Fietkau435c1612010-10-05 12:03:42 +0200113 * @write_flush: flush buffered register writes and disable buffering
Sujith50f56312010-04-16 11:53:50 +0530114 */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700115struct ath_ops {
116 unsigned int (*read)(void *, u32 reg_offset);
Sujith50f56312010-04-16 11:53:50 +0530117 void (*write)(void *, u32 val, u32 reg_offset);
118 void (*enable_write_buffer)(void *);
Sujith50f56312010-04-16 11:53:50 +0530119 void (*write_flush) (void *);
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700120};
121
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700122struct ath_common;
123
124struct ath_bus_ops {
Sujith497ad9a2010-04-01 10:28:20 +0530125 enum ath_bus_type ath_bus_type;
126 void (*read_cachesize)(struct ath_common *common, int *csz);
127 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
128 void (*bt_coex_prep)(struct ath_common *common);
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700129};
130
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700131struct ath_common {
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700132 void *ah;
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -0400133 void *priv;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700134 struct ieee80211_hw *hw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700135 int debug_mask;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400136 enum ath_device_state state;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700137
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -0800138 struct ath_ani ani;
139
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700140 u16 cachelsz;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700141 u16 curaid;
142 u8 macaddr[ETH_ALEN];
143 u8 curbssid[ETH_ALEN];
144 u8 bssidmask[ETH_ALEN];
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700145
Luis R. Rodriguez43c27612009-09-13 21:07:07 -0700146 u8 tx_chainmask;
147 u8 rx_chainmask;
148
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800149 u32 rx_bufsize;
150
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -0800151 u32 keymax;
152 DECLARE_BITMAP(keymap, ATH_KEYMAX);
Felix Fietkau56363dd2010-08-28 18:21:21 +0200153 DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
Bruno Randolf34a13052010-09-08 16:04:33 +0900154 enum ath_crypt_caps crypt_caps;
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -0800155
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200156 unsigned int clockrate;
157
Felix Fietkaub5bfc562010-10-08 22:13:53 +0200158 spinlock_t cc_lock;
159 struct ath_cycle_counters cc_ani;
160 struct ath_cycle_counters cc_survey;
161
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700162 struct ath_regulatory regulatory;
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700163 const struct ath_ops *ops;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700164 const struct ath_bus_ops *bus_ops;
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700165};
166
167struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
168 u32 len,
169 gfp_t gfp_mask);
170
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700171void ath_hw_setbssidmask(struct ath_common *common);
Bruno Randolf1bba5b72010-09-08 16:04:38 +0900172void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
173int ath_key_config(struct ath_common *common,
174 struct ieee80211_vif *vif,
175 struct ieee80211_sta *sta,
176 struct ieee80211_key_conf *key);
177bool ath_hw_keyreset(struct ath_common *common, u16 entry);
Felix Fietkaub5bfc562010-10-08 22:13:53 +0200178void ath_hw_cycle_counters_update(struct ath_common *common);
179int32_t ath_hw_get_listen_time(struct ath_common *common);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700180
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700181#endif /* ATH_H */