Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com) |
| 7 | * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org |
| 8 | * Carsten Langgaard, carstenl@mips.com |
| 9 | * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved. |
| 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/init.h> |
| 12 | #include <linux/sched.h> |
| 13 | #include <linux/mm.h> |
| 14 | |
| 15 | #include <asm/cpu.h> |
| 16 | #include <asm/bootinfo.h> |
| 17 | #include <asm/mmu_context.h> |
| 18 | #include <asm/pgtable.h> |
| 19 | #include <asm/system.h> |
| 20 | |
| 21 | extern void build_tlb_refill_handler(void); |
| 22 | |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 23 | /* |
| 24 | * Make sure all entries differ. If they're not different |
| 25 | * MIPS32 will take revenge ... |
| 26 | */ |
| 27 | #define UNIQUE_ENTRYHI(idx) (CKSEG0 + ((idx) << (PAGE_SHIFT + 1))) |
| 28 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 29 | /* Atomicity and interruptability */ |
| 30 | #ifdef CONFIG_MIPS_MT_SMTC |
| 31 | |
| 32 | #include <asm/smtc.h> |
| 33 | #include <asm/mipsmtregs.h> |
| 34 | |
| 35 | #define ENTER_CRITICAL(flags) \ |
| 36 | { \ |
| 37 | unsigned int mvpflags; \ |
| 38 | local_irq_save(flags);\ |
| 39 | mvpflags = dvpe() |
| 40 | #define EXIT_CRITICAL(flags) \ |
| 41 | evpe(mvpflags); \ |
| 42 | local_irq_restore(flags); \ |
| 43 | } |
| 44 | #else |
| 45 | |
| 46 | #define ENTER_CRITICAL(flags) local_irq_save(flags) |
| 47 | #define EXIT_CRITICAL(flags) local_irq_restore(flags) |
| 48 | |
| 49 | #endif /* CONFIG_MIPS_MT_SMTC */ |
| 50 | |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 51 | #if defined(CONFIG_CPU_LOONGSON2) |
| 52 | /* |
| 53 | * LOONGSON2 has a 4 entry itlb which is a subset of dtlb, |
| 54 | * unfortrunately, itlb is not totally transparent to software. |
| 55 | */ |
| 56 | #define FLUSH_ITLB write_c0_diag(4); |
| 57 | |
| 58 | #define FLUSH_ITLB_VM(vma) { if ((vma)->vm_flags & VM_EXEC) write_c0_diag(4); } |
| 59 | |
| 60 | #else |
| 61 | |
| 62 | #define FLUSH_ITLB |
| 63 | #define FLUSH_ITLB_VM(vma) |
| 64 | |
| 65 | #endif |
| 66 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | void local_flush_tlb_all(void) |
| 68 | { |
| 69 | unsigned long flags; |
| 70 | unsigned long old_ctx; |
| 71 | int entry; |
| 72 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 73 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | /* Save old context and create impossible VPN2 value */ |
| 75 | old_ctx = read_c0_entryhi(); |
| 76 | write_c0_entrylo0(0); |
| 77 | write_c0_entrylo1(0); |
| 78 | |
| 79 | entry = read_c0_wired(); |
| 80 | |
| 81 | /* Blast 'em all away. */ |
| 82 | while (entry < current_cpu_data.tlbsize) { |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 83 | /* Make sure all entries differ. */ |
| 84 | write_c0_entryhi(UNIQUE_ENTRYHI(entry)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | write_c0_index(entry); |
| 86 | mtc0_tlbw_hazard(); |
| 87 | tlb_write_indexed(); |
| 88 | entry++; |
| 89 | } |
| 90 | tlbw_use_hazard(); |
| 91 | write_c0_entryhi(old_ctx); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 92 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 93 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | } |
| 95 | |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 96 | /* All entries common to a mm share an asid. To effectively flush |
| 97 | these entries, we just bump the asid. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | void local_flush_tlb_mm(struct mm_struct *mm) |
| 99 | { |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 100 | int cpu; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 102 | preempt_disable(); |
| 103 | |
| 104 | cpu = smp_processor_id(); |
| 105 | |
| 106 | if (cpu_context(cpu, mm) != 0) { |
| 107 | drop_mmu_context(mm, cpu); |
| 108 | } |
| 109 | |
| 110 | preempt_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, |
| 114 | unsigned long end) |
| 115 | { |
| 116 | struct mm_struct *mm = vma->vm_mm; |
| 117 | int cpu = smp_processor_id(); |
| 118 | |
| 119 | if (cpu_context(cpu, mm) != 0) { |
| 120 | unsigned long flags; |
| 121 | int size; |
| 122 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 123 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 124 | size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT; |
| 125 | size = (size + 1) >> 1; |
| 126 | if (size <= current_cpu_data.tlbsize/2) { |
| 127 | int oldpid = read_c0_entryhi(); |
| 128 | int newpid = cpu_asid(cpu, mm); |
| 129 | |
| 130 | start &= (PAGE_MASK << 1); |
| 131 | end += ((PAGE_SIZE << 1) - 1); |
| 132 | end &= (PAGE_MASK << 1); |
| 133 | while (start < end) { |
| 134 | int idx; |
| 135 | |
| 136 | write_c0_entryhi(start | newpid); |
| 137 | start += (PAGE_SIZE << 1); |
| 138 | mtc0_tlbw_hazard(); |
| 139 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 140 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | idx = read_c0_index(); |
| 142 | write_c0_entrylo0(0); |
| 143 | write_c0_entrylo1(0); |
| 144 | if (idx < 0) |
| 145 | continue; |
| 146 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 147 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | mtc0_tlbw_hazard(); |
| 149 | tlb_write_indexed(); |
| 150 | } |
| 151 | tlbw_use_hazard(); |
| 152 | write_c0_entryhi(oldpid); |
| 153 | } else { |
| 154 | drop_mmu_context(mm, cpu); |
| 155 | } |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 156 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 157 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | } |
| 159 | } |
| 160 | |
| 161 | void local_flush_tlb_kernel_range(unsigned long start, unsigned long end) |
| 162 | { |
| 163 | unsigned long flags; |
| 164 | int size; |
| 165 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 166 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT; |
| 168 | size = (size + 1) >> 1; |
| 169 | if (size <= current_cpu_data.tlbsize / 2) { |
| 170 | int pid = read_c0_entryhi(); |
| 171 | |
| 172 | start &= (PAGE_MASK << 1); |
| 173 | end += ((PAGE_SIZE << 1) - 1); |
| 174 | end &= (PAGE_MASK << 1); |
| 175 | |
| 176 | while (start < end) { |
| 177 | int idx; |
| 178 | |
| 179 | write_c0_entryhi(start); |
| 180 | start += (PAGE_SIZE << 1); |
| 181 | mtc0_tlbw_hazard(); |
| 182 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 183 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | idx = read_c0_index(); |
| 185 | write_c0_entrylo0(0); |
| 186 | write_c0_entrylo1(0); |
| 187 | if (idx < 0) |
| 188 | continue; |
| 189 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 190 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | mtc0_tlbw_hazard(); |
| 192 | tlb_write_indexed(); |
| 193 | } |
| 194 | tlbw_use_hazard(); |
| 195 | write_c0_entryhi(pid); |
| 196 | } else { |
| 197 | local_flush_tlb_all(); |
| 198 | } |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 199 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 200 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page) |
| 204 | { |
| 205 | int cpu = smp_processor_id(); |
| 206 | |
| 207 | if (cpu_context(cpu, vma->vm_mm) != 0) { |
| 208 | unsigned long flags; |
| 209 | int oldpid, newpid, idx; |
| 210 | |
| 211 | newpid = cpu_asid(cpu, vma->vm_mm); |
| 212 | page &= (PAGE_MASK << 1); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 213 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | oldpid = read_c0_entryhi(); |
| 215 | write_c0_entryhi(page | newpid); |
| 216 | mtc0_tlbw_hazard(); |
| 217 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 218 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | idx = read_c0_index(); |
| 220 | write_c0_entrylo0(0); |
| 221 | write_c0_entrylo1(0); |
| 222 | if (idx < 0) |
| 223 | goto finish; |
| 224 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 225 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | mtc0_tlbw_hazard(); |
| 227 | tlb_write_indexed(); |
| 228 | tlbw_use_hazard(); |
| 229 | |
| 230 | finish: |
| 231 | write_c0_entryhi(oldpid); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 232 | FLUSH_ITLB_VM(vma); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 233 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | } |
| 235 | } |
| 236 | |
| 237 | /* |
| 238 | * This one is only used for pages with the global bit set so we don't care |
| 239 | * much about the ASID. |
| 240 | */ |
| 241 | void local_flush_tlb_one(unsigned long page) |
| 242 | { |
| 243 | unsigned long flags; |
| 244 | int oldpid, idx; |
| 245 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 246 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | oldpid = read_c0_entryhi(); |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 248 | page &= (PAGE_MASK << 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | write_c0_entryhi(page); |
| 250 | mtc0_tlbw_hazard(); |
| 251 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 252 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | idx = read_c0_index(); |
| 254 | write_c0_entrylo0(0); |
| 255 | write_c0_entrylo1(0); |
| 256 | if (idx >= 0) { |
| 257 | /* Make sure all entries differ. */ |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 258 | write_c0_entryhi(UNIQUE_ENTRYHI(idx)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | mtc0_tlbw_hazard(); |
| 260 | tlb_write_indexed(); |
| 261 | tlbw_use_hazard(); |
| 262 | } |
| 263 | write_c0_entryhi(oldpid); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 264 | FLUSH_ITLB; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 265 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | /* |
| 269 | * We will need multiple versions of update_mmu_cache(), one that just |
| 270 | * updates the TLB with the new pte(s), and another which also checks |
| 271 | * for the R4k "end of page" hardware bug and does the needy. |
| 272 | */ |
| 273 | void __update_tlb(struct vm_area_struct * vma, unsigned long address, pte_t pte) |
| 274 | { |
| 275 | unsigned long flags; |
| 276 | pgd_t *pgdp; |
Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 277 | pud_t *pudp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | pmd_t *pmdp; |
| 279 | pte_t *ptep; |
| 280 | int idx, pid; |
| 281 | |
| 282 | /* |
| 283 | * Handle debugger faulting in for debugee. |
| 284 | */ |
| 285 | if (current->active_mm != vma->vm_mm) |
| 286 | return; |
| 287 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 288 | ENTER_CRITICAL(flags); |
Thiemo Seufer | 172546b | 2005-04-02 10:21:56 +0000 | [diff] [blame] | 289 | |
| 290 | pid = read_c0_entryhi() & ASID_MASK; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | address &= (PAGE_MASK << 1); |
| 292 | write_c0_entryhi(address | pid); |
| 293 | pgdp = pgd_offset(vma->vm_mm, address); |
| 294 | mtc0_tlbw_hazard(); |
| 295 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 296 | tlb_probe_hazard(); |
Ralf Baechle | c6e8b58 | 2005-02-10 12:19:59 +0000 | [diff] [blame] | 297 | pudp = pud_offset(pgdp, address); |
| 298 | pmdp = pmd_offset(pudp, address); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 299 | idx = read_c0_index(); |
| 300 | ptep = pte_offset_map(pmdp, address); |
| 301 | |
Chris Dearman | 962f480 | 2007-09-19 00:46:32 +0100 | [diff] [blame] | 302 | #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) |
Maciej W. Rozycki | 3044299 | 2005-02-01 23:02:12 +0000 | [diff] [blame] | 303 | write_c0_entrylo0(ptep->pte_high); |
| 304 | ptep++; |
| 305 | write_c0_entrylo1(ptep->pte_high); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 | #else |
Maciej W. Rozycki | 3044299 | 2005-02-01 23:02:12 +0000 | [diff] [blame] | 307 | write_c0_entrylo0(pte_val(*ptep++) >> 6); |
| 308 | write_c0_entrylo1(pte_val(*ptep) >> 6); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | mtc0_tlbw_hazard(); |
| 311 | if (idx < 0) |
| 312 | tlb_write_random(); |
| 313 | else |
| 314 | tlb_write_indexed(); |
| 315 | tlbw_use_hazard(); |
Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 316 | FLUSH_ITLB_VM(vma); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 317 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | #if 0 |
| 321 | static void r4k_update_mmu_cache_hwbug(struct vm_area_struct * vma, |
| 322 | unsigned long address, pte_t pte) |
| 323 | { |
| 324 | unsigned long flags; |
| 325 | unsigned int asid; |
| 326 | pgd_t *pgdp; |
| 327 | pmd_t *pmdp; |
| 328 | pte_t *ptep; |
| 329 | int idx; |
| 330 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 331 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | address &= (PAGE_MASK << 1); |
| 333 | asid = read_c0_entryhi() & ASID_MASK; |
| 334 | write_c0_entryhi(address | asid); |
| 335 | pgdp = pgd_offset(vma->vm_mm, address); |
| 336 | mtc0_tlbw_hazard(); |
| 337 | tlb_probe(); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 338 | tlb_probe_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | pmdp = pmd_offset(pgdp, address); |
| 340 | idx = read_c0_index(); |
| 341 | ptep = pte_offset_map(pmdp, address); |
| 342 | write_c0_entrylo0(pte_val(*ptep++) >> 6); |
| 343 | write_c0_entrylo1(pte_val(*ptep) >> 6); |
| 344 | mtc0_tlbw_hazard(); |
| 345 | if (idx < 0) |
| 346 | tlb_write_random(); |
| 347 | else |
| 348 | tlb_write_indexed(); |
| 349 | tlbw_use_hazard(); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 350 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 351 | } |
| 352 | #endif |
| 353 | |
| 354 | void __init add_wired_entry(unsigned long entrylo0, unsigned long entrylo1, |
| 355 | unsigned long entryhi, unsigned long pagemask) |
| 356 | { |
| 357 | unsigned long flags; |
| 358 | unsigned long wired; |
| 359 | unsigned long old_pagemask; |
| 360 | unsigned long old_ctx; |
| 361 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 362 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | /* Save old context and create impossible VPN2 value */ |
| 364 | old_ctx = read_c0_entryhi(); |
| 365 | old_pagemask = read_c0_pagemask(); |
| 366 | wired = read_c0_wired(); |
| 367 | write_c0_wired(wired + 1); |
| 368 | write_c0_index(wired); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 369 | tlbw_use_hazard(); /* What is the hazard here? */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | write_c0_pagemask(pagemask); |
| 371 | write_c0_entryhi(entryhi); |
| 372 | write_c0_entrylo0(entrylo0); |
| 373 | write_c0_entrylo1(entrylo1); |
| 374 | mtc0_tlbw_hazard(); |
| 375 | tlb_write_indexed(); |
| 376 | tlbw_use_hazard(); |
| 377 | |
| 378 | write_c0_entryhi(old_ctx); |
Ralf Baechle | 432bef2 | 2006-09-08 04:16:21 +0200 | [diff] [blame] | 379 | tlbw_use_hazard(); /* What is the hazard here? */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | write_c0_pagemask(old_pagemask); |
| 381 | local_flush_tlb_all(); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 382 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | /* |
| 386 | * Used for loading TLB entries before trap_init() has started, when we |
| 387 | * don't actually want to add a wired entry which remains throughout the |
| 388 | * lifetime of the system |
| 389 | */ |
| 390 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 391 | static int temp_tlb_entry __cpuinitdata; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | |
| 393 | __init int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1, |
| 394 | unsigned long entryhi, unsigned long pagemask) |
| 395 | { |
| 396 | int ret = 0; |
| 397 | unsigned long flags; |
| 398 | unsigned long wired; |
| 399 | unsigned long old_pagemask; |
| 400 | unsigned long old_ctx; |
| 401 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 402 | ENTER_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 403 | /* Save old context and create impossible VPN2 value */ |
| 404 | old_ctx = read_c0_entryhi(); |
| 405 | old_pagemask = read_c0_pagemask(); |
| 406 | wired = read_c0_wired(); |
| 407 | if (--temp_tlb_entry < wired) { |
Maciej W. Rozycki | 3044299 | 2005-02-01 23:02:12 +0000 | [diff] [blame] | 408 | printk(KERN_WARNING |
| 409 | "No TLB space left for add_temporary_entry\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | ret = -ENOSPC; |
| 411 | goto out; |
| 412 | } |
| 413 | |
| 414 | write_c0_index(temp_tlb_entry); |
| 415 | write_c0_pagemask(pagemask); |
| 416 | write_c0_entryhi(entryhi); |
| 417 | write_c0_entrylo0(entrylo0); |
| 418 | write_c0_entrylo1(entrylo1); |
| 419 | mtc0_tlbw_hazard(); |
| 420 | tlb_write_indexed(); |
| 421 | tlbw_use_hazard(); |
| 422 | |
| 423 | write_c0_entryhi(old_ctx); |
| 424 | write_c0_pagemask(old_pagemask); |
| 425 | out: |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 426 | EXIT_CRITICAL(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 427 | return ret; |
| 428 | } |
| 429 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 430 | static void __cpuinit probe_tlb(unsigned long config) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | { |
| 432 | struct cpuinfo_mips *c = ¤t_cpu_data; |
| 433 | unsigned int reg; |
| 434 | |
| 435 | /* |
| 436 | * If this isn't a MIPS32 / MIPS64 compliant CPU. Config 1 register |
| 437 | * is not supported, we assume R4k style. Cpu probing already figured |
| 438 | * out the number of tlb entries. |
| 439 | */ |
Maciej W. Rozycki | 3044299 | 2005-02-01 23:02:12 +0000 | [diff] [blame] | 440 | if ((c->processor_id & 0xff0000) == PRID_COMP_LEGACY) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | return; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 442 | #ifdef CONFIG_MIPS_MT_SMTC |
| 443 | /* |
| 444 | * If TLB is shared in SMTC system, total size already |
| 445 | * has been calculated and written into cpu_data tlbsize |
| 446 | */ |
| 447 | if((smtc_status & SMTC_TLB_SHARED) == SMTC_TLB_SHARED) |
| 448 | return; |
| 449 | #endif /* CONFIG_MIPS_MT_SMTC */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | |
| 451 | reg = read_c0_config1(); |
| 452 | if (!((config >> 7) & 3)) |
| 453 | panic("No TLB present"); |
| 454 | |
| 455 | c->tlbsize = ((reg >> 25) & 0x3f) + 1; |
| 456 | } |
| 457 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 458 | static int __cpuinitdata ntlb = 0; |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 459 | static int __init set_ntlb(char *str) |
| 460 | { |
| 461 | get_option(&str, &ntlb); |
| 462 | return 1; |
| 463 | } |
| 464 | |
| 465 | __setup("ntlb=", set_ntlb); |
| 466 | |
Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 467 | void __cpuinit tlb_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | { |
| 469 | unsigned int config = read_c0_config(); |
| 470 | |
| 471 | /* |
| 472 | * You should never change this register: |
| 473 | * - On R4600 1.7 the tlbp never hits for pages smaller than |
| 474 | * the value in the c0_pagemask register. |
| 475 | * - The entire mm handling assumes the c0_pagemask register to |
Thiemo Seufer | a7c2996 | 2008-02-29 00:43:47 +0000 | [diff] [blame] | 476 | * be set to fixed-size pages. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | */ |
| 478 | probe_tlb(config); |
| 479 | write_c0_pagemask(PM_DEFAULT_MASK); |
| 480 | write_c0_wired(0); |
Thiemo Seufer | c6281ed | 2006-03-14 14:35:27 +0000 | [diff] [blame] | 481 | write_c0_framemask(0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | temp_tlb_entry = current_cpu_data.tlbsize - 1; |
Thiemo Seufer | c6281ed | 2006-03-14 14:35:27 +0000 | [diff] [blame] | 483 | |
| 484 | /* From this point on the ARC firmware is dead. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | local_flush_tlb_all(); |
| 486 | |
Thiemo Seufer | c6281ed | 2006-03-14 14:35:27 +0000 | [diff] [blame] | 487 | /* Did I tell you that ARC SUCKS? */ |
| 488 | |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 489 | if (ntlb) { |
| 490 | if (ntlb > 1 && ntlb <= current_cpu_data.tlbsize) { |
| 491 | int wired = current_cpu_data.tlbsize - ntlb; |
| 492 | write_c0_wired(wired); |
| 493 | write_c0_index(wired-1); |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 494 | printk("Restricting TLB to %d entries\n", ntlb); |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 495 | } else |
| 496 | printk("Ignoring invalid argument ntlb=%d\n", ntlb); |
| 497 | } |
| 498 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | build_tlb_refill_handler(); |
| 500 | } |