blob: 3cced8455727953a2525571c5a62b5ad884e8bee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
Nicolas Pitre39af22a2010-12-15 15:14:45 -050013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010016#include <asm/cachetype.h>
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +010017#include <asm/highmem.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000018#include <asm/smp_plat.h>
Russell King8d802d22005-05-10 17:31:43 +010019#include <asm/tlbflush.h>
Steve Capper0b19f932013-05-17 12:33:28 +010020#include <linux/hugetlb.h>
Russell King8d802d22005-05-10 17:31:43 +010021
Russell King1b2e2b72006-08-21 17:06:38 +010022#include "mm.h"
23
Russell Kingf8130902015-06-01 23:44:46 +010024#ifdef CONFIG_ARM_HEAVY_MB
Russell King4e1f8a62015-06-03 13:10:16 +010025void (*soc_mb)(void);
26
Russell Kingf8130902015-06-01 23:44:46 +010027void arm_heavy_mb(void)
28{
29#ifdef CONFIG_OUTER_CACHE_SYNC
30 if (outer_cache.sync)
31 outer_cache.sync();
32#endif
Russell King4e1f8a62015-06-03 13:10:16 +010033 if (soc_mb)
34 soc_mb();
Russell Kingf8130902015-06-01 23:44:46 +010035}
36EXPORT_SYMBOL(arm_heavy_mb);
37#endif
38
Russell King8d802d22005-05-10 17:31:43 +010039#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010040
Catalin Marinas481467d2005-09-30 16:07:04 +010041static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
42{
Russell Kingde27c302011-07-02 14:46:27 +010043 unsigned long to = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000044 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010045
Russell King67ece142011-07-02 15:20:44 +010046 set_top_pte(to, pfn_pte(pfn, PAGE_KERNEL));
Catalin Marinas481467d2005-09-30 16:07:04 +010047
48 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010049 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010050 :
Jungseung Lee12e669b2014-11-29 02:54:27 +010051 : "r" (to), "r" (to + PAGE_SIZE - 1), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010052 : "cc");
53}
54
Will Deaconc4e259c2010-09-13 16:19:41 +010055static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len)
56{
Russell King67ece142011-07-02 15:20:44 +010057 unsigned long va = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Will Deaconc4e259c2010-09-13 16:19:41 +010058 unsigned long offset = vaddr & (PAGE_SIZE - 1);
59 unsigned long to;
60
Russell King67ece142011-07-02 15:20:44 +010061 set_top_pte(va, pfn_pte(pfn, PAGE_KERNEL));
62 to = va + offset;
Will Deaconc4e259c2010-09-13 16:19:41 +010063 flush_icache_range(to, to + len);
64}
65
Russell Kingd7b6b352005-09-08 15:32:23 +010066void flush_cache_mm(struct mm_struct *mm)
67{
68 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000069 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010070 return;
71 }
72
73 if (cache_is_vipt_aliasing()) {
74 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010075 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010076 :
77 : "r" (0)
78 : "cc");
79 }
80}
81
82void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
83{
84 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000085 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010086 return;
87 }
88
89 if (cache_is_vipt_aliasing()) {
90 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010091 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010092 :
93 : "r" (0)
94 : "cc");
95 }
Russell King9e959222009-10-25 13:35:13 +000096
Russell King6060e8d2009-10-25 14:12:27 +000097 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000098 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010099}
100
101void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
102{
103 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +0000104 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +0100105 return;
106 }
107
Russell King2df341e2009-10-24 22:58:40 +0100108 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +0100109 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +0100110 __flush_icache_all();
111 }
Russell King9e959222009-10-25 13:35:13 +0000112
113 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
114 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +0100115}
Will Deaconc4e259c2010-09-13 16:19:41 +0100116
Russell King2ef7f3d2009-11-05 13:29:36 +0000117#else
Will Deaconc4e259c2010-09-13 16:19:41 +0100118#define flush_pfn_alias(pfn,vaddr) do { } while (0)
119#define flush_icache_alias(pfn,vaddr,len) do { } while (0)
Russell King2ef7f3d2009-11-05 13:29:36 +0000120#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100121
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100122#define FLAG_PA_IS_EXEC 1
123#define FLAG_PA_CORE_IN_MM 2
124
Russell King2ef7f3d2009-11-05 13:29:36 +0000125static void flush_ptrace_access_other(void *args)
126{
127 __flush_icache_all();
128}
Russell King2ef7f3d2009-11-05 13:29:36 +0000129
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100130static inline
131void __flush_ptrace_access(struct page *page, unsigned long uaddr, void *kaddr,
132 unsigned long len, unsigned int flags)
George G. Davisa188ad22006-09-02 18:43:20 +0100133{
134 if (cache_is_vivt()) {
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100135 if (flags & FLAG_PA_CORE_IN_MM) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000136 unsigned long addr = (unsigned long)kaddr;
137 __cpuc_coherent_kern_range(addr, addr + len);
138 }
George G. Davisa188ad22006-09-02 18:43:20 +0100139 return;
140 }
141
142 if (cache_is_vipt_aliasing()) {
143 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100144 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100145 return;
146 }
147
Will Deaconc4e259c2010-09-13 16:19:41 +0100148 /* VIPT non-aliasing D-cache */
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100149 if (flags & FLAG_PA_IS_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100150 unsigned long addr = (unsigned long)kaddr;
Will Deaconc4e259c2010-09-13 16:19:41 +0100151 if (icache_is_vipt_aliasing())
152 flush_icache_alias(page_to_pfn(page), uaddr, len);
153 else
154 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000155 if (cache_ops_need_broadcast())
156 smp_call_function(flush_ptrace_access_other,
157 NULL, 1);
George G. Davisa188ad22006-09-02 18:43:20 +0100158 }
159}
Russell King2ef7f3d2009-11-05 13:29:36 +0000160
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100161static
162void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
163 unsigned long uaddr, void *kaddr, unsigned long len)
164{
165 unsigned int flags = 0;
166 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm)))
167 flags |= FLAG_PA_CORE_IN_MM;
168 if (vma->vm_flags & VM_EXEC)
169 flags |= FLAG_PA_IS_EXEC;
170 __flush_ptrace_access(page, uaddr, kaddr, len, flags);
171}
172
173void flush_uprobe_xol_access(struct page *page, unsigned long uaddr,
174 void *kaddr, unsigned long len)
175{
176 unsigned int flags = FLAG_PA_CORE_IN_MM|FLAG_PA_IS_EXEC;
177
178 __flush_ptrace_access(page, uaddr, kaddr, len, flags);
179}
180
Russell King2ef7f3d2009-11-05 13:29:36 +0000181/*
182 * Copy user data from/to a page which is mapped into a different
183 * processes address space. Really, we want to allow our "user
184 * space" model to handle this.
185 *
186 * Note that this code needs to run on the current CPU.
187 */
188void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
189 unsigned long uaddr, void *dst, const void *src,
190 unsigned long len)
191{
192#ifdef CONFIG_SMP
193 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100194#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000195 memcpy(dst, src, len);
196 flush_ptrace_access(vma, page, uaddr, dst, len);
197#ifdef CONFIG_SMP
198 preempt_enable();
199#endif
200}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Russell King8830f042005-06-20 09:51:03 +0100202void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 /*
205 * Writeback any data associated with the kernel mapping of this
206 * page. This ensures that data in the physical page is mutually
207 * coherent with the kernels mapping.
208 */
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100209 if (!PageHighMem(page)) {
Steve Capper0b19f932013-05-17 12:33:28 +0100210 size_t page_size = PAGE_SIZE << compound_order(page);
211 __cpuc_flush_dcache_area(page_address(page), page_size);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100212 } else {
Steve Capper0b19f932013-05-17 12:33:28 +0100213 unsigned long i;
Joonsoo Kimdd0f67f2013-04-05 03:16:14 +0100214 if (cache_is_vipt_nonaliasing()) {
Steve Capper0b19f932013-05-17 12:33:28 +0100215 for (i = 0; i < (1 << compound_order(page)); i++) {
Steven Capper2a7cfcb2013-12-16 17:25:52 +0100216 void *addr = kmap_atomic(page + i);
Joonsoo Kimdd0f67f2013-04-05 03:16:14 +0100217 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Steve Capper0b19f932013-05-17 12:33:28 +0100218 kunmap_atomic(addr);
219 }
220 } else {
221 for (i = 0; i < (1 << compound_order(page)); i++) {
Steven Capper2a7cfcb2013-12-16 17:25:52 +0100222 void *addr = kmap_high_get(page + i);
Steve Capper0b19f932013-05-17 12:33:28 +0100223 if (addr) {
224 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Steven Capper2a7cfcb2013-12-16 17:25:52 +0100225 kunmap_high(page + i);
Steve Capper0b19f932013-05-17 12:33:28 +0100226 }
Joonsoo Kimdd0f67f2013-04-05 03:16:14 +0100227 }
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100228 }
229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231 /*
Russell King8830f042005-06-20 09:51:03 +0100232 * If this is a page cache page, and we have an aliasing VIPT cache,
233 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100234 * userspace colour, which is congruent with page->index.
235 */
Russell Kingf91fb052009-10-24 23:05:34 +0100236 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100237 flush_pfn_alias(page_to_pfn(page),
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300238 page->index << PAGE_SHIFT);
Russell King8830f042005-06-20 09:51:03 +0100239}
240
241static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
242{
243 struct mm_struct *mm = current->active_mm;
244 struct vm_area_struct *mpnt;
Russell King8830f042005-06-20 09:51:03 +0100245 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100246
247 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 * There are possible user space mappings of this page:
249 * - VIVT cache: we need to also write back and invalidate all user
250 * data in the current VM view associated with this page.
251 * - aliasing VIPT: we only need to find one mapping of this page.
252 */
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300253 pgoff = page->index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
255 flush_dcache_mmap_lock(mapping);
Michel Lespinasse6b2dbba2012-10-08 16:31:25 -0700256 vma_interval_tree_foreach(mpnt, &mapping->i_mmap, pgoff, pgoff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 unsigned long offset;
258
259 /*
260 * If this VMA is not in our MM, we can ignore it.
261 */
262 if (mpnt->vm_mm != mm)
263 continue;
264 if (!(mpnt->vm_flags & VM_MAYSHARE))
265 continue;
266 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
267 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 }
269 flush_dcache_mmap_unlock(mapping);
270}
271
Catalin Marinas60121912010-09-13 15:58:06 +0100272#if __LINUX_ARM_ARCH__ >= 6
273void __sync_icache_dcache(pte_t pteval)
274{
275 unsigned long pfn;
276 struct page *page;
277 struct address_space *mapping;
278
Catalin Marinas60121912010-09-13 15:58:06 +0100279 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
280 /* only flush non-aliasing VIPT caches for exec mappings */
281 return;
282 pfn = pte_pfn(pteval);
283 if (!pfn_valid(pfn))
284 return;
285
286 page = pfn_to_page(pfn);
287 if (cache_is_vipt_aliasing())
288 mapping = page_mapping(page);
289 else
290 mapping = NULL;
291
292 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
293 __flush_dcache_page(mapping, page);
saeed bishara8373dc32011-05-16 15:41:15 +0100294
295 if (pte_exec(pteval))
Catalin Marinas60121912010-09-13 15:58:06 +0100296 __flush_icache_all();
297}
298#endif
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300/*
301 * Ensure cache coherency between kernel mapping and userspace mapping
302 * of this page.
303 *
304 * We have three cases to consider:
305 * - VIPT non-aliasing cache: fully coherent so nothing required.
306 * - VIVT: fully aliasing, so we need to handle every alias in our
307 * current VM view.
308 * - VIPT aliasing: need to handle one alias in our current VM view.
309 *
310 * If we need to handle aliasing:
311 * If the page only exists in the page cache and there are no user
312 * space mappings, we can be lazy and remember that we may have dirty
313 * kernel cache lines for later. Otherwise, we assume we have
314 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000315 *
saeed bishara31bee4c2011-05-16 11:25:21 +0100316 * Note that we disable the lazy flush for SMP configurations where
317 * the cache maintenance operations are not automatically broadcasted.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 */
319void flush_dcache_page(struct page *page)
320{
Russell King421fe932009-10-25 10:23:04 +0000321 struct address_space *mapping;
322
323 /*
324 * The zero page is never written to, so never has any dirty
325 * cache lines, and therefore never needs to be flushed.
326 */
327 if (page == ZERO_PAGE(0))
328 return;
329
330 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Catalin Marinas85848dd2010-09-13 15:58:37 +0100332 if (!cache_ops_need_broadcast() &&
Kirill A. Shutemove1534ae2016-01-15 16:53:46 -0800333 mapping && !page_mapcount(page))
Catalin Marinasc0177802010-09-13 15:57:36 +0100334 clear_bit(PG_dcache_clean, &page->flags);
Catalin Marinas85848dd2010-09-13 15:58:37 +0100335 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100337 if (mapping && cache_is_vivt())
338 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100339 else if (mapping)
340 __flush_icache_all();
Catalin Marinasc0177802010-09-13 15:57:36 +0100341 set_bit(PG_dcache_clean, &page->flags);
Russell King8830f042005-06-20 09:51:03 +0100342 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343}
344EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000345
346/*
Simon Baatz1bc39742013-06-10 21:10:12 +0100347 * Ensure cache coherency for the kernel mapping of this page. We can
348 * assume that the page is pinned via kmap.
349 *
350 * If the page only exists in the page cache and there are no user
351 * space mappings, this is a no-op since the page was already marked
352 * dirty at creation. Otherwise, we need to flush the dirty kernel
353 * cache lines directly.
354 */
355void flush_kernel_dcache_page(struct page *page)
356{
357 if (cache_is_vivt() || cache_is_vipt_aliasing()) {
358 struct address_space *mapping;
359
360 mapping = page_mapping(page);
361
362 if (!mapping || mapping_mapped(mapping)) {
363 void *addr;
364
365 addr = page_address(page);
366 /*
367 * kmap_atomic() doesn't set the page virtual
368 * address for highmem pages, and
369 * kunmap_atomic() takes care of cache
370 * flushing already.
371 */
372 if (!IS_ENABLED(CONFIG_HIGHMEM) || addr)
373 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
374 }
375 }
376}
377EXPORT_SYMBOL(flush_kernel_dcache_page);
378
379/*
Russell King6020dff2006-12-30 23:17:40 +0000380 * Flush an anonymous page so that users of get_user_pages()
381 * can safely access the data. The expected sequence is:
382 *
383 * get_user_pages()
384 * -> flush_anon_page
385 * memcpy() to/from page
386 * if written to page, flush_dcache_page()
387 */
388void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
389{
390 unsigned long pfn;
391
392 /* VIPT non-aliasing caches need do nothing */
393 if (cache_is_vipt_nonaliasing())
394 return;
395
396 /*
397 * Write back and invalidate userspace mapping.
398 */
399 pfn = page_to_pfn(page);
400 if (cache_is_vivt()) {
401 flush_cache_page(vma, vmaddr, pfn);
402 } else {
403 /*
404 * For aliasing VIPT, we can flush an alias of the
405 * userspace address only.
406 */
407 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100408 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000409 }
410
411 /*
412 * Invalidate kernel mapping. No data should be contained
413 * in this mapping of the page. FIXME: this is overkill
414 * since we actually ask for a write-back and invalidate.
415 */
Russell King2c9b9c82009-11-26 12:56:21 +0000416 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000417}