blob: 43d54f5b26b9b08edf95dd1b48b13ff6440451af [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
Nicolas Pitre39af22a2010-12-15 15:14:45 -050013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010016#include <asm/cachetype.h>
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +010017#include <asm/highmem.h>
Russell King2ef7f3d2009-11-05 13:29:36 +000018#include <asm/smp_plat.h>
Russell King8d802d22005-05-10 17:31:43 +010019#include <asm/tlbflush.h>
Steve Capper0b19f932013-05-17 12:33:28 +010020#include <linux/hugetlb.h>
Russell King8d802d22005-05-10 17:31:43 +010021
Russell King1b2e2b72006-08-21 17:06:38 +010022#include "mm.h"
23
Russell King8d802d22005-05-10 17:31:43 +010024#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010025
Catalin Marinas481467d2005-09-30 16:07:04 +010026static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
27{
Russell Kingde27c302011-07-02 14:46:27 +010028 unsigned long to = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000029 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010030
Russell King67ece142011-07-02 15:20:44 +010031 set_top_pte(to, pfn_pte(pfn, PAGE_KERNEL));
Catalin Marinas481467d2005-09-30 16:07:04 +010032
33 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010034 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010035 :
Catalin Marinas141fa402006-03-10 22:26:47 +000036 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010037 : "cc");
38}
39
Will Deaconc4e259c2010-09-13 16:19:41 +010040static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len)
41{
Russell King67ece142011-07-02 15:20:44 +010042 unsigned long va = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Will Deaconc4e259c2010-09-13 16:19:41 +010043 unsigned long offset = vaddr & (PAGE_SIZE - 1);
44 unsigned long to;
45
Russell King67ece142011-07-02 15:20:44 +010046 set_top_pte(va, pfn_pte(pfn, PAGE_KERNEL));
47 to = va + offset;
Will Deaconc4e259c2010-09-13 16:19:41 +010048 flush_icache_range(to, to + len);
49}
50
Russell Kingd7b6b352005-09-08 15:32:23 +010051void flush_cache_mm(struct mm_struct *mm)
52{
53 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000054 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010055 return;
56 }
57
58 if (cache_is_vipt_aliasing()) {
59 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010060 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010061 :
62 : "r" (0)
63 : "cc");
64 }
65}
66
67void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
68{
69 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000070 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010071 return;
72 }
73
74 if (cache_is_vipt_aliasing()) {
75 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010076 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010077 :
78 : "r" (0)
79 : "cc");
80 }
Russell King9e959222009-10-25 13:35:13 +000081
Russell King6060e8d2009-10-25 14:12:27 +000082 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000083 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010084}
85
86void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
87{
88 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000089 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010090 return;
91 }
92
Russell King2df341e2009-10-24 22:58:40 +010093 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010094 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +010095 __flush_icache_all();
96 }
Russell King9e959222009-10-25 13:35:13 +000097
98 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
99 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +0100100}
Will Deaconc4e259c2010-09-13 16:19:41 +0100101
Russell King2ef7f3d2009-11-05 13:29:36 +0000102#else
Will Deaconc4e259c2010-09-13 16:19:41 +0100103#define flush_pfn_alias(pfn,vaddr) do { } while (0)
104#define flush_icache_alias(pfn,vaddr,len) do { } while (0)
Russell King2ef7f3d2009-11-05 13:29:36 +0000105#endif
George G. Davisa188ad22006-09-02 18:43:20 +0100106
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100107#define FLAG_PA_IS_EXEC 1
108#define FLAG_PA_CORE_IN_MM 2
109
Russell King2ef7f3d2009-11-05 13:29:36 +0000110static void flush_ptrace_access_other(void *args)
111{
112 __flush_icache_all();
113}
Russell King2ef7f3d2009-11-05 13:29:36 +0000114
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100115static inline
116void __flush_ptrace_access(struct page *page, unsigned long uaddr, void *kaddr,
117 unsigned long len, unsigned int flags)
George G. Davisa188ad22006-09-02 18:43:20 +0100118{
119 if (cache_is_vivt()) {
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100120 if (flags & FLAG_PA_CORE_IN_MM) {
Russell King2ef7f3d2009-11-05 13:29:36 +0000121 unsigned long addr = (unsigned long)kaddr;
122 __cpuc_coherent_kern_range(addr, addr + len);
123 }
George G. Davisa188ad22006-09-02 18:43:20 +0100124 return;
125 }
126
127 if (cache_is_vipt_aliasing()) {
128 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100129 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100130 return;
131 }
132
Will Deaconc4e259c2010-09-13 16:19:41 +0100133 /* VIPT non-aliasing D-cache */
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100134 if (flags & FLAG_PA_IS_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100135 unsigned long addr = (unsigned long)kaddr;
Will Deaconc4e259c2010-09-13 16:19:41 +0100136 if (icache_is_vipt_aliasing())
137 flush_icache_alias(page_to_pfn(page), uaddr, len);
138 else
139 __cpuc_coherent_kern_range(addr, addr + len);
Russell King2ef7f3d2009-11-05 13:29:36 +0000140 if (cache_ops_need_broadcast())
141 smp_call_function(flush_ptrace_access_other,
142 NULL, 1);
George G. Davisa188ad22006-09-02 18:43:20 +0100143 }
144}
Russell King2ef7f3d2009-11-05 13:29:36 +0000145
Victor Kamensky72e6ae22014-04-29 04:20:52 +0100146static
147void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
148 unsigned long uaddr, void *kaddr, unsigned long len)
149{
150 unsigned int flags = 0;
151 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm)))
152 flags |= FLAG_PA_CORE_IN_MM;
153 if (vma->vm_flags & VM_EXEC)
154 flags |= FLAG_PA_IS_EXEC;
155 __flush_ptrace_access(page, uaddr, kaddr, len, flags);
156}
157
158void flush_uprobe_xol_access(struct page *page, unsigned long uaddr,
159 void *kaddr, unsigned long len)
160{
161 unsigned int flags = FLAG_PA_CORE_IN_MM|FLAG_PA_IS_EXEC;
162
163 __flush_ptrace_access(page, uaddr, kaddr, len, flags);
164}
165
Russell King2ef7f3d2009-11-05 13:29:36 +0000166/*
167 * Copy user data from/to a page which is mapped into a different
168 * processes address space. Really, we want to allow our "user
169 * space" model to handle this.
170 *
171 * Note that this code needs to run on the current CPU.
172 */
173void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
174 unsigned long uaddr, void *dst, const void *src,
175 unsigned long len)
176{
177#ifdef CONFIG_SMP
178 preempt_disable();
Russell King8d802d22005-05-10 17:31:43 +0100179#endif
Russell King2ef7f3d2009-11-05 13:29:36 +0000180 memcpy(dst, src, len);
181 flush_ptrace_access(vma, page, uaddr, dst, len);
182#ifdef CONFIG_SMP
183 preempt_enable();
184#endif
185}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Russell King8830f042005-06-20 09:51:03 +0100187void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 /*
190 * Writeback any data associated with the kernel mapping of this
191 * page. This ensures that data in the physical page is mutually
192 * coherent with the kernels mapping.
193 */
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100194 if (!PageHighMem(page)) {
Steve Capper0b19f932013-05-17 12:33:28 +0100195 size_t page_size = PAGE_SIZE << compound_order(page);
196 __cpuc_flush_dcache_area(page_address(page), page_size);
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100197 } else {
Steve Capper0b19f932013-05-17 12:33:28 +0100198 unsigned long i;
Joonsoo Kimdd0f67f2013-04-05 03:16:14 +0100199 if (cache_is_vipt_nonaliasing()) {
Steve Capper0b19f932013-05-17 12:33:28 +0100200 for (i = 0; i < (1 << compound_order(page)); i++) {
Steven Capper2a7cfcb2013-12-16 17:25:52 +0100201 void *addr = kmap_atomic(page + i);
Joonsoo Kimdd0f67f2013-04-05 03:16:14 +0100202 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Steve Capper0b19f932013-05-17 12:33:28 +0100203 kunmap_atomic(addr);
204 }
205 } else {
206 for (i = 0; i < (1 << compound_order(page)); i++) {
Steven Capper2a7cfcb2013-12-16 17:25:52 +0100207 void *addr = kmap_high_get(page + i);
Steve Capper0b19f932013-05-17 12:33:28 +0100208 if (addr) {
209 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Steven Capper2a7cfcb2013-12-16 17:25:52 +0100210 kunmap_high(page + i);
Steve Capper0b19f932013-05-17 12:33:28 +0100211 }
Joonsoo Kimdd0f67f2013-04-05 03:16:14 +0100212 }
Nicolas Pitre7e5a69e2010-03-29 21:46:02 +0100213 }
214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 /*
Russell King8830f042005-06-20 09:51:03 +0100217 * If this is a page cache page, and we have an aliasing VIPT cache,
218 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100219 * userspace colour, which is congruent with page->index.
220 */
Russell Kingf91fb052009-10-24 23:05:34 +0100221 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100222 flush_pfn_alias(page_to_pfn(page),
223 page->index << PAGE_CACHE_SHIFT);
224}
225
226static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
227{
228 struct mm_struct *mm = current->active_mm;
229 struct vm_area_struct *mpnt;
Russell King8830f042005-06-20 09:51:03 +0100230 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100231
232 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 * There are possible user space mappings of this page:
234 * - VIVT cache: we need to also write back and invalidate all user
235 * data in the current VM view associated with this page.
236 * - aliasing VIPT: we only need to find one mapping of this page.
237 */
238 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
239
240 flush_dcache_mmap_lock(mapping);
Michel Lespinasse6b2dbba2012-10-08 16:31:25 -0700241 vma_interval_tree_foreach(mpnt, &mapping->i_mmap, pgoff, pgoff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 unsigned long offset;
243
244 /*
245 * If this VMA is not in our MM, we can ignore it.
246 */
247 if (mpnt->vm_mm != mm)
248 continue;
249 if (!(mpnt->vm_flags & VM_MAYSHARE))
250 continue;
251 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
252 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 }
254 flush_dcache_mmap_unlock(mapping);
255}
256
Catalin Marinas60121912010-09-13 15:58:06 +0100257#if __LINUX_ARM_ARCH__ >= 6
258void __sync_icache_dcache(pte_t pteval)
259{
260 unsigned long pfn;
261 struct page *page;
262 struct address_space *mapping;
263
Catalin Marinas60121912010-09-13 15:58:06 +0100264 if (cache_is_vipt_nonaliasing() && !pte_exec(pteval))
265 /* only flush non-aliasing VIPT caches for exec mappings */
266 return;
267 pfn = pte_pfn(pteval);
268 if (!pfn_valid(pfn))
269 return;
270
271 page = pfn_to_page(pfn);
272 if (cache_is_vipt_aliasing())
273 mapping = page_mapping(page);
274 else
275 mapping = NULL;
276
277 if (!test_and_set_bit(PG_dcache_clean, &page->flags))
278 __flush_dcache_page(mapping, page);
saeed bishara8373dc32011-05-16 15:41:15 +0100279
280 if (pte_exec(pteval))
Catalin Marinas60121912010-09-13 15:58:06 +0100281 __flush_icache_all();
282}
283#endif
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/*
286 * Ensure cache coherency between kernel mapping and userspace mapping
287 * of this page.
288 *
289 * We have three cases to consider:
290 * - VIPT non-aliasing cache: fully coherent so nothing required.
291 * - VIVT: fully aliasing, so we need to handle every alias in our
292 * current VM view.
293 * - VIPT aliasing: need to handle one alias in our current VM view.
294 *
295 * If we need to handle aliasing:
296 * If the page only exists in the page cache and there are no user
297 * space mappings, we can be lazy and remember that we may have dirty
298 * kernel cache lines for later. Otherwise, we assume we have
299 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000300 *
saeed bishara31bee4c2011-05-16 11:25:21 +0100301 * Note that we disable the lazy flush for SMP configurations where
302 * the cache maintenance operations are not automatically broadcasted.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 */
304void flush_dcache_page(struct page *page)
305{
Russell King421fe932009-10-25 10:23:04 +0000306 struct address_space *mapping;
307
308 /*
309 * The zero page is never written to, so never has any dirty
310 * cache lines, and therefore never needs to be flushed.
311 */
312 if (page == ZERO_PAGE(0))
313 return;
314
315 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Catalin Marinas85848dd2010-09-13 15:58:37 +0100317 if (!cache_ops_need_broadcast() &&
Ming Lei81f28942013-06-05 02:44:00 +0100318 mapping && !page_mapped(page))
Catalin Marinasc0177802010-09-13 15:57:36 +0100319 clear_bit(PG_dcache_clean, &page->flags);
Catalin Marinas85848dd2010-09-13 15:58:37 +0100320 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100322 if (mapping && cache_is_vivt())
323 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100324 else if (mapping)
325 __flush_icache_all();
Catalin Marinasc0177802010-09-13 15:57:36 +0100326 set_bit(PG_dcache_clean, &page->flags);
Russell King8830f042005-06-20 09:51:03 +0100327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000330
331/*
Simon Baatz1bc39742013-06-10 21:10:12 +0100332 * Ensure cache coherency for the kernel mapping of this page. We can
333 * assume that the page is pinned via kmap.
334 *
335 * If the page only exists in the page cache and there are no user
336 * space mappings, this is a no-op since the page was already marked
337 * dirty at creation. Otherwise, we need to flush the dirty kernel
338 * cache lines directly.
339 */
340void flush_kernel_dcache_page(struct page *page)
341{
342 if (cache_is_vivt() || cache_is_vipt_aliasing()) {
343 struct address_space *mapping;
344
345 mapping = page_mapping(page);
346
347 if (!mapping || mapping_mapped(mapping)) {
348 void *addr;
349
350 addr = page_address(page);
351 /*
352 * kmap_atomic() doesn't set the page virtual
353 * address for highmem pages, and
354 * kunmap_atomic() takes care of cache
355 * flushing already.
356 */
357 if (!IS_ENABLED(CONFIG_HIGHMEM) || addr)
358 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
359 }
360 }
361}
362EXPORT_SYMBOL(flush_kernel_dcache_page);
363
364/*
Russell King6020dff2006-12-30 23:17:40 +0000365 * Flush an anonymous page so that users of get_user_pages()
366 * can safely access the data. The expected sequence is:
367 *
368 * get_user_pages()
369 * -> flush_anon_page
370 * memcpy() to/from page
371 * if written to page, flush_dcache_page()
372 */
373void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
374{
375 unsigned long pfn;
376
377 /* VIPT non-aliasing caches need do nothing */
378 if (cache_is_vipt_nonaliasing())
379 return;
380
381 /*
382 * Write back and invalidate userspace mapping.
383 */
384 pfn = page_to_pfn(page);
385 if (cache_is_vivt()) {
386 flush_cache_page(vma, vmaddr, pfn);
387 } else {
388 /*
389 * For aliasing VIPT, we can flush an alias of the
390 * userspace address only.
391 */
392 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100393 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000394 }
395
396 /*
397 * Invalidate kernel mapping. No data should be contained
398 * in this mapping of the page. FIXME: this is overkill
399 * since we actually ask for a write-back and invalidate.
400 */
Russell King2c9b9c82009-11-26 12:56:21 +0000401 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000402}