blob: c1540727cdbf079037bce03db31407d85552627a [file] [log] [blame]
Eilon Greensteind05c26c2009-01-17 23:26:13 -08001/* Copyright 2008-2009 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
Joe Perches7995c642010-02-17 15:01:52 +000017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070019#include <linux/kernel.h>
20#include <linux/errno.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/delay.h>
24#include <linux/ethtool.h>
25#include <linux/mutex.h>
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070026
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027#include "bnx2x.h"
28
29/********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070030#define ETH_HLEN 14
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070031#define ETH_OVREHEAD (ETH_HLEN + 8)/* 8 for CRC + VLAN*/
32#define ETH_MIN_PACKET_SIZE 60
33#define ETH_MAX_PACKET_SIZE 1500
34#define ETH_MAX_JUMBO_PACKET_SIZE 9600
35#define MDIO_ACCESS_TIMEOUT 1000
36#define BMAC_CONTROL_RX_ENABLE 2
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070037
38/***********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070039/* Shortcut definitions */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070040/***********************************************************/
41
Eilon Greenstein2f904462009-08-12 08:22:16 +000042#define NIG_LATCH_BC_ENABLE_MI_INT 0
43
44#define NIG_STATUS_EMAC0_MI_INT \
45 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070046#define NIG_STATUS_XGXS0_LINK10G \
47 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
48#define NIG_STATUS_XGXS0_LINK_STATUS \
49 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
50#define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
51 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
52#define NIG_STATUS_SERDES0_LINK_STATUS \
53 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
54#define NIG_MASK_MI_INT \
55 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
56#define NIG_MASK_XGXS0_LINK10G \
57 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
58#define NIG_MASK_XGXS0_LINK_STATUS \
59 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
60#define NIG_MASK_SERDES0_LINK_STATUS \
61 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
62
63#define MDIO_AN_CL73_OR_37_COMPLETE \
64 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
65 MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
66
67#define XGXS_RESET_BITS \
68 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
69 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
70 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
71 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
72 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
73
74#define SERDES_RESET_BITS \
75 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
76 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
77 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
78 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
79
80#define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
81#define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
Eilon Greenstein3196a882008-08-13 15:58:49 -070082#define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
83#define AUTONEG_PARALLEL \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070084 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
Eilon Greenstein3196a882008-08-13 15:58:49 -070085#define AUTONEG_SGMII_FIBER_AUTODET \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070086 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
Eilon Greenstein3196a882008-08-13 15:58:49 -070087#define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070088
89#define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
90 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
91#define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
92 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
93#define GP_STATUS_SPEED_MASK \
94 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
95#define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
96#define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
97#define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
98#define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
99#define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
100#define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
101#define GP_STATUS_10G_HIG \
102 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
103#define GP_STATUS_10G_CX4 \
104 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
105#define GP_STATUS_12G_HIG \
106 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
107#define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
108#define GP_STATUS_13G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
109#define GP_STATUS_15G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
110#define GP_STATUS_16G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
111#define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
112#define GP_STATUS_10G_KX4 \
113 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
114
115#define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
116#define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
117#define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
118#define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
119#define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
120#define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
121#define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
122#define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
123#define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
124#define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
125#define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
126#define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
127#define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
128#define LINK_12GTFD LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
129#define LINK_12GXFD LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
130#define LINK_12_5GTFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
131#define LINK_12_5GXFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
132#define LINK_13GTFD LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
133#define LINK_13GXFD LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
134#define LINK_15GTFD LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
135#define LINK_15GXFD LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
136#define LINK_16GTFD LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
137#define LINK_16GXFD LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
138
139#define PHY_XGXS_FLAG 0x1
140#define PHY_SGMII_FLAG 0x2
141#define PHY_SERDES_FLAG 0x4
142
Eilon Greenstein589abe32009-02-12 08:36:55 +0000143/* */
144#define SFP_EEPROM_CON_TYPE_ADDR 0x2
145 #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
146 #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
147
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000148
149#define SFP_EEPROM_COMP_CODE_ADDR 0x3
150 #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
151 #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
152 #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
153
Eilon Greenstein589abe32009-02-12 08:36:55 +0000154#define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
155 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
156 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000157
Eilon Greenstein589abe32009-02-12 08:36:55 +0000158#define SFP_EEPROM_OPTIONS_ADDR 0x40
159 #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
160#define SFP_EEPROM_OPTIONS_SIZE 2
161
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000162#define EDC_MODE_LINEAR 0x0022
163#define EDC_MODE_LIMITING 0x0044
164#define EDC_MODE_PASSIVE_DAC 0x0055
Eilon Greenstein589abe32009-02-12 08:36:55 +0000165
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000166
167
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700168/**********************************************************/
169/* INTERFACE */
170/**********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000171
172#define CL45_WR_OVER_CL22(_bp, _phy, _bank, _addr, _val) \
173 bnx2x_cl45_write(_bp, _phy, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700174 DEFAULT_PHY_DEV_ADDR, \
175 (_bank + (_addr & 0xf)), \
176 _val)
177
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000178#define CL45_RD_OVER_CL22(_bp, _phy, _bank, _addr, _val) \
179 bnx2x_cl45_read(_bp, _phy, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700180 DEFAULT_PHY_DEV_ADDR, \
181 (_bank + (_addr & 0xf)), \
182 _val)
183
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000184static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700185{
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000186 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000187
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000188 /* Set Clause 22 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000189 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000190 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
191 udelay(500);
192 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
193 udelay(500);
194 /* Set Clause 45 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000195 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000196}
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000197
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000198static void bnx2x_set_phy_mdio(struct link_params *params, u8 phy_flags)
199{
200 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000201
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000202 if (phy_flags & PHY_XGXS_FLAG) {
203 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST +
204 params->port*0x18, 0);
205 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + params->port*0x18,
206 DEFAULT_PHY_DEV_ADDR);
207 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000208 bnx2x_set_serdes_access(bp, params->port);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000209
210 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD +
211 params->port*0x10,
212 DEFAULT_PHY_DEV_ADDR);
213 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700214}
215
216static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
217{
218 u32 val = REG_RD(bp, reg);
219
220 val |= bits;
221 REG_WR(bp, reg, val);
222 return val;
223}
224
225static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
226{
227 u32 val = REG_RD(bp, reg);
228
229 val &= ~bits;
230 REG_WR(bp, reg, val);
231 return val;
232}
233
234static void bnx2x_emac_init(struct link_params *params,
235 struct link_vars *vars)
236{
237 /* reset and unreset the emac core */
238 struct bnx2x *bp = params->bp;
239 u8 port = params->port;
240 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
241 u32 val;
242 u16 timeout;
243
244 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
245 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
246 udelay(5);
247 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
248 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
249
250 /* init emac - use read-modify-write */
251 /* self clear reset */
252 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700253 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700254
255 timeout = 200;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700256 do {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700257 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
258 DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
259 if (!timeout) {
260 DP(NETIF_MSG_LINK, "EMAC timeout!\n");
261 return;
262 }
263 timeout--;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700264 } while (val & EMAC_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700265
266 /* Set mac address */
267 val = ((params->mac_addr[0] << 8) |
268 params->mac_addr[1]);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700269 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700270
271 val = ((params->mac_addr[2] << 24) |
272 (params->mac_addr[3] << 16) |
273 (params->mac_addr[4] << 8) |
274 params->mac_addr[5]);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700275 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700276}
277
278static u8 bnx2x_emac_enable(struct link_params *params,
279 struct link_vars *vars, u8 lb)
280{
281 struct bnx2x *bp = params->bp;
282 u8 port = params->port;
283 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
284 u32 val;
285
286 DP(NETIF_MSG_LINK, "enabling EMAC\n");
287
288 /* enable emac and not bmac */
289 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
290
291 /* for paladium */
292 if (CHIP_REV_IS_EMUL(bp)) {
293 /* Use lane 1 (of lanes 0-3) */
294 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 1);
295 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
296 port*4, 1);
297 }
298 /* for fpga */
299 else
300
301 if (CHIP_REV_IS_FPGA(bp)) {
302 /* Use lane 1 (of lanes 0-3) */
303 DP(NETIF_MSG_LINK, "bnx2x_emac_enable: Setting FPGA\n");
304
305 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 1);
306 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4,
307 0);
308 } else
309 /* ASIC */
310 if (vars->phy_flags & PHY_XGXS_FLAG) {
311 u32 ser_lane = ((params->lane_config &
312 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
313 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
314
315 DP(NETIF_MSG_LINK, "XGXS\n");
316 /* select the master lanes (out of 0-3) */
317 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 +
318 port*4, ser_lane);
319 /* select XGXS */
320 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
321 port*4, 1);
322
323 } else { /* SerDes */
324 DP(NETIF_MSG_LINK, "SerDes\n");
325 /* select SerDes */
326 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
327 port*4, 0);
328 }
329
Eilon Greenstein811a2f22009-02-12 08:37:04 +0000330 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
331 EMAC_RX_MODE_RESET);
332 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
333 EMAC_TX_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700334
335 if (CHIP_REV_IS_SLOW(bp)) {
336 /* config GMII mode */
337 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700338 EMAC_WR(bp, EMAC_REG_EMAC_MODE,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700339 (val | EMAC_MODE_PORT_GMII));
340 } else { /* ASIC */
341 /* pause enable/disable */
342 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
343 EMAC_RX_MODE_FLOW_EN);
David S. Millerc0700f92008-12-16 23:53:20 -0800344 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700345 bnx2x_bits_en(bp, emac_base +
346 EMAC_REG_EMAC_RX_MODE,
347 EMAC_RX_MODE_FLOW_EN);
348
349 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700350 (EMAC_TX_MODE_EXT_PAUSE_EN |
351 EMAC_TX_MODE_FLOW_EN));
David S. Millerc0700f92008-12-16 23:53:20 -0800352 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700353 bnx2x_bits_en(bp, emac_base +
354 EMAC_REG_EMAC_TX_MODE,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700355 (EMAC_TX_MODE_EXT_PAUSE_EN |
356 EMAC_TX_MODE_FLOW_EN));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700357 }
358
359 /* KEEP_VLAN_TAG, promiscuous */
360 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
361 val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700362 EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700363
364 /* Set Loopback */
365 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
366 if (lb)
367 val |= 0x810;
368 else
369 val &= ~0x810;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700370 EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700371
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +0000372 /* enable emac */
373 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
374
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700375 /* enable emac for jumbo packets */
Eilon Greenstein3196a882008-08-13 15:58:49 -0700376 EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700377 (EMAC_RX_MTU_SIZE_JUMBO_ENA |
378 (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
379
380 /* strip CRC */
381 REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
382
383 /* disable the NIG in/out to the bmac */
384 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
385 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
386 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
387
388 /* enable the NIG in/out to the emac */
389 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
390 val = 0;
David S. Millerc0700f92008-12-16 23:53:20 -0800391 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700392 val = 1;
393
394 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
395 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
396
397 if (CHIP_REV_IS_EMUL(bp)) {
398 /* take the BigMac out of reset */
399 REG_WR(bp,
400 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
401 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
402
403 /* enable access for bmac registers */
404 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
Eilon Greenstein6f654972009-08-12 08:23:51 +0000405 } else
406 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700407
408 vars->mac_type = MAC_TYPE_EMAC;
409 return 0;
410}
411
412
413
414static u8 bnx2x_bmac_enable(struct link_params *params, struct link_vars *vars,
415 u8 is_lb)
416{
417 struct bnx2x *bp = params->bp;
418 u8 port = params->port;
419 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
420 NIG_REG_INGRESS_BMAC0_MEM;
421 u32 wb_data[2];
422 u32 val;
423
424 DP(NETIF_MSG_LINK, "Enabling BigMAC\n");
425 /* reset and unreset the BigMac */
426 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
427 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
428 msleep(1);
429
430 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
431 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
432
433 /* enable access for bmac registers */
434 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
435
436 /* XGXS control */
437 wb_data[0] = 0x3c;
438 wb_data[1] = 0;
439 REG_WR_DMAE(bp, bmac_addr +
440 BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
441 wb_data, 2);
442
443 /* tx MAC SA */
444 wb_data[0] = ((params->mac_addr[2] << 24) |
445 (params->mac_addr[3] << 16) |
446 (params->mac_addr[4] << 8) |
447 params->mac_addr[5]);
448 wb_data[1] = ((params->mac_addr[0] << 8) |
449 params->mac_addr[1]);
450 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR,
451 wb_data, 2);
452
453 /* tx control */
454 val = 0xc0;
David S. Millerc0700f92008-12-16 23:53:20 -0800455 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700456 val |= 0x800000;
457 wb_data[0] = val;
458 wb_data[1] = 0;
459 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL,
460 wb_data, 2);
461
462 /* mac control */
463 val = 0x3;
464 if (is_lb) {
465 val |= 0x4;
466 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
467 }
468 wb_data[0] = val;
469 wb_data[1] = 0;
470 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
471 wb_data, 2);
472
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700473 /* set rx mtu */
474 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
475 wb_data[1] = 0;
476 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE,
477 wb_data, 2);
478
479 /* rx control set to don't strip crc */
480 val = 0x14;
David S. Millerc0700f92008-12-16 23:53:20 -0800481 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700482 val |= 0x20;
483 wb_data[0] = val;
484 wb_data[1] = 0;
485 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL,
486 wb_data, 2);
487
488 /* set tx mtu */
489 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
490 wb_data[1] = 0;
491 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE,
492 wb_data, 2);
493
494 /* set cnt max size */
495 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
496 wb_data[1] = 0;
497 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE,
498 wb_data, 2);
499
500 /* configure safc */
501 wb_data[0] = 0x1000200;
502 wb_data[1] = 0;
503 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
504 wb_data, 2);
505 /* fix for emulation */
506 if (CHIP_REV_IS_EMUL(bp)) {
507 wb_data[0] = 0xf000;
508 wb_data[1] = 0;
509 REG_WR_DMAE(bp,
510 bmac_addr + BIGMAC_REGISTER_TX_PAUSE_THRESHOLD,
511 wb_data, 2);
512 }
513
514 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
515 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
516 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
517 val = 0;
David S. Millerc0700f92008-12-16 23:53:20 -0800518 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700519 val = 1;
520 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
521 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
522 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
523 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
524 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
525 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
526
527 vars->mac_type = MAC_TYPE_BMAC;
528 return 0;
529}
530
531static void bnx2x_phy_deassert(struct link_params *params, u8 phy_flags)
532{
533 struct bnx2x *bp = params->bp;
534 u32 val;
535
536 if (phy_flags & PHY_XGXS_FLAG) {
537 DP(NETIF_MSG_LINK, "bnx2x_phy_deassert:XGXS\n");
538 val = XGXS_RESET_BITS;
539
540 } else { /* SerDes */
541 DP(NETIF_MSG_LINK, "bnx2x_phy_deassert:SerDes\n");
542 val = SERDES_RESET_BITS;
543 }
544
545 val = val << (params->port*16);
546
547 /* reset and unreset the SerDes/XGXS */
548 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
549 val);
550 udelay(500);
551 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET,
552 val);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000553 bnx2x_set_phy_mdio(params, phy_flags);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700554}
555
556void bnx2x_link_status_update(struct link_params *params,
557 struct link_vars *vars)
558{
559 struct bnx2x *bp = params->bp;
560 u8 link_10g;
561 u8 port = params->port;
562
563 if (params->switch_cfg == SWITCH_CFG_1G)
564 vars->phy_flags = PHY_SERDES_FLAG;
565 else
566 vars->phy_flags = PHY_XGXS_FLAG;
567 vars->link_status = REG_RD(bp, params->shmem_base +
568 offsetof(struct shmem_region,
569 port_mb[port].link_status));
570
571 vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
572
573 if (vars->link_up) {
574 DP(NETIF_MSG_LINK, "phy link up\n");
575
576 vars->phy_link_up = 1;
577 vars->duplex = DUPLEX_FULL;
578 switch (vars->link_status &
579 LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
580 case LINK_10THD:
581 vars->duplex = DUPLEX_HALF;
582 /* fall thru */
583 case LINK_10TFD:
584 vars->line_speed = SPEED_10;
585 break;
586
587 case LINK_100TXHD:
588 vars->duplex = DUPLEX_HALF;
589 /* fall thru */
590 case LINK_100T4:
591 case LINK_100TXFD:
592 vars->line_speed = SPEED_100;
593 break;
594
595 case LINK_1000THD:
596 vars->duplex = DUPLEX_HALF;
597 /* fall thru */
598 case LINK_1000TFD:
599 vars->line_speed = SPEED_1000;
600 break;
601
602 case LINK_2500THD:
603 vars->duplex = DUPLEX_HALF;
604 /* fall thru */
605 case LINK_2500TFD:
606 vars->line_speed = SPEED_2500;
607 break;
608
609 case LINK_10GTFD:
610 vars->line_speed = SPEED_10000;
611 break;
612
613 case LINK_12GTFD:
614 vars->line_speed = SPEED_12000;
615 break;
616
617 case LINK_12_5GTFD:
618 vars->line_speed = SPEED_12500;
619 break;
620
621 case LINK_13GTFD:
622 vars->line_speed = SPEED_13000;
623 break;
624
625 case LINK_15GTFD:
626 vars->line_speed = SPEED_15000;
627 break;
628
629 case LINK_16GTFD:
630 vars->line_speed = SPEED_16000;
631 break;
632
633 default:
634 break;
635 }
636
637 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
David S. Millerc0700f92008-12-16 23:53:20 -0800638 vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700639 else
David S. Millerc0700f92008-12-16 23:53:20 -0800640 vars->flow_ctrl &= ~BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700641
642 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
David S. Millerc0700f92008-12-16 23:53:20 -0800643 vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700644 else
David S. Millerc0700f92008-12-16 23:53:20 -0800645 vars->flow_ctrl &= ~BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700646
647 if (vars->phy_flags & PHY_XGXS_FLAG) {
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700648 if (vars->line_speed &&
649 ((vars->line_speed == SPEED_10) ||
650 (vars->line_speed == SPEED_100))) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700651 vars->phy_flags |= PHY_SGMII_FLAG;
652 } else {
653 vars->phy_flags &= ~PHY_SGMII_FLAG;
654 }
655 }
656
657 /* anything 10 and over uses the bmac */
658 link_10g = ((vars->line_speed == SPEED_10000) ||
659 (vars->line_speed == SPEED_12000) ||
660 (vars->line_speed == SPEED_12500) ||
661 (vars->line_speed == SPEED_13000) ||
662 (vars->line_speed == SPEED_15000) ||
663 (vars->line_speed == SPEED_16000));
664 if (link_10g)
665 vars->mac_type = MAC_TYPE_BMAC;
666 else
667 vars->mac_type = MAC_TYPE_EMAC;
668
669 } else { /* link down */
670 DP(NETIF_MSG_LINK, "phy link down\n");
671
672 vars->phy_link_up = 0;
673
674 vars->line_speed = 0;
675 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -0800676 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700677
678 /* indicate no mac active */
679 vars->mac_type = MAC_TYPE_NONE;
680 }
681
682 DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x\n",
683 vars->link_status, vars->phy_link_up);
684 DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
685 vars->line_speed, vars->duplex, vars->flow_ctrl);
686}
687
688static void bnx2x_update_mng(struct link_params *params, u32 link_status)
689{
690 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000691
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700692 REG_WR(bp, params->shmem_base +
693 offsetof(struct shmem_region,
694 port_mb[params->port].link_status),
695 link_status);
696}
697
698static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
699{
700 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
701 NIG_REG_INGRESS_BMAC0_MEM;
702 u32 wb_data[2];
Eilon Greenstein3196a882008-08-13 15:58:49 -0700703 u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700704
705 /* Only if the bmac is out of reset */
706 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
707 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
708 nig_bmac_enable) {
709
710 /* Clear Rx Enable bit in BMAC_CONTROL register */
711 REG_RD_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
712 wb_data, 2);
713 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
714 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
715 wb_data, 2);
716
717 msleep(1);
718 }
719}
720
721static u8 bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
722 u32 line_speed)
723{
724 struct bnx2x *bp = params->bp;
725 u8 port = params->port;
726 u32 init_crd, crd;
727 u32 count = 1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700728
729 /* disable port */
730 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
731
732 /* wait for init credit */
733 init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
734 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
735 DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
736
737 while ((init_crd != crd) && count) {
738 msleep(5);
739
740 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
741 count--;
742 }
743 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
744 if (init_crd != crd) {
745 DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
746 init_crd, crd);
747 return -EINVAL;
748 }
749
David S. Millerc0700f92008-12-16 23:53:20 -0800750 if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700751 line_speed == SPEED_10 ||
752 line_speed == SPEED_100 ||
753 line_speed == SPEED_1000 ||
754 line_speed == SPEED_2500) {
755 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700756 /* update threshold */
757 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
758 /* update init credit */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700759 init_crd = 778; /* (800-18-4) */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700760
761 } else {
762 u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
763 ETH_OVREHEAD)/16;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700764 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700765 /* update threshold */
766 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
767 /* update init credit */
768 switch (line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700769 case SPEED_10000:
770 init_crd = thresh + 553 - 22;
771 break;
772
773 case SPEED_12000:
774 init_crd = thresh + 664 - 22;
775 break;
776
777 case SPEED_13000:
778 init_crd = thresh + 742 - 22;
779 break;
780
781 case SPEED_16000:
782 init_crd = thresh + 778 - 22;
783 break;
784 default:
785 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
786 line_speed);
787 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700788 }
789 }
790 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
791 DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
792 line_speed, init_crd);
793
794 /* probe the credit changes */
795 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
796 msleep(5);
797 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
798
799 /* enable port */
800 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
801 return 0;
802}
803
Eilon Greenstein589abe32009-02-12 08:36:55 +0000804static u32 bnx2x_get_emac_base(struct bnx2x *bp, u32 ext_phy_type, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700805{
806 u32 emac_base;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000807
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700808 switch (ext_phy_type) {
809 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Eilon Greenstein589abe32009-02-12 08:36:55 +0000810 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000811 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein589abe32009-02-12 08:36:55 +0000812 /* All MDC/MDIO is directed through single EMAC */
813 if (REG_RD(bp, NIG_REG_PORT_SWAP))
814 emac_base = GRCBASE_EMAC0;
815 else
816 emac_base = GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700817 break;
818 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein6378c022008-08-13 15:59:25 -0700819 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700820 break;
821 default:
Eilon Greenstein6378c022008-08-13 15:59:25 -0700822 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700823 break;
824 }
825 return emac_base;
826
827}
828
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000829u8 bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
830 u8 devad, u16 reg, u16 val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700831{
832 u32 tmp, saved_mode;
833 u8 i, rc = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700834
835 /* set clause 45 mode, slow down the MDIO clock to 2.5MHz
836 * (a value of 49==0x31) and make sure that the AUTO poll is off
837 */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000838
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000839 saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700840 tmp = saved_mode & ~(EMAC_MDIO_MODE_AUTO_POLL |
841 EMAC_MDIO_MODE_CLOCK_CNT);
842 tmp |= (EMAC_MDIO_MODE_CLAUSE_45 |
843 (49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000844 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, tmp);
845 REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700846 udelay(40);
847
848 /* address */
849
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000850 tmp = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700851 EMAC_MDIO_COMM_COMMAND_ADDRESS |
852 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000853 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700854
855 for (i = 0; i < 50; i++) {
856 udelay(10);
857
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000858 tmp = REG_RD(bp, phy->mdio_ctrl +
859 EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700860 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
861 udelay(5);
862 break;
863 }
864 }
865 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
866 DP(NETIF_MSG_LINK, "write phy register failed\n");
867 rc = -EFAULT;
868 } else {
869 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000870 tmp = ((phy->addr << 21) | (devad << 16) | val |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700871 EMAC_MDIO_COMM_COMMAND_WRITE_45 |
872 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000873 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700874
875 for (i = 0; i < 50; i++) {
876 udelay(10);
877
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000878 tmp = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700879 EMAC_REG_EMAC_MDIO_COMM);
880 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
881 udelay(5);
882 break;
883 }
884 }
885 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
886 DP(NETIF_MSG_LINK, "write phy register failed\n");
887 rc = -EFAULT;
888 }
889 }
890
891 /* Restore the saved mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000892 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700893
894 return rc;
895}
896
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000897u8 bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
898 u8 devad, u16 reg, u16 *ret_val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700899{
900 u32 val, saved_mode;
901 u16 i;
902 u8 rc = 0;
903
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700904 /* set clause 45 mode, slow down the MDIO clock to 2.5MHz
905 * (a value of 49==0x31) and make sure that the AUTO poll is off
906 */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000907
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000908 saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
909 val = saved_mode & ~((EMAC_MDIO_MODE_AUTO_POLL |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700910 EMAC_MDIO_MODE_CLOCK_CNT));
911 val |= (EMAC_MDIO_MODE_CLAUSE_45 |
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000912 (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000913 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, val);
914 REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700915 udelay(40);
916
917 /* address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000918 val = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700919 EMAC_MDIO_COMM_COMMAND_ADDRESS |
920 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000921 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700922
923 for (i = 0; i < 50; i++) {
924 udelay(10);
925
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000926 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700927 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
928 udelay(5);
929 break;
930 }
931 }
932 if (val & EMAC_MDIO_COMM_START_BUSY) {
933 DP(NETIF_MSG_LINK, "read phy register failed\n");
934
935 *ret_val = 0;
936 rc = -EFAULT;
937
938 } else {
939 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000940 val = ((phy->addr << 21) | (devad << 16) |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700941 EMAC_MDIO_COMM_COMMAND_READ_45 |
942 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000943 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700944
945 for (i = 0; i < 50; i++) {
946 udelay(10);
947
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000948 val = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700949 EMAC_REG_EMAC_MDIO_COMM);
950 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
951 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
952 break;
953 }
954 }
955 if (val & EMAC_MDIO_COMM_START_BUSY) {
956 DP(NETIF_MSG_LINK, "read phy register failed\n");
957
958 *ret_val = 0;
959 rc = -EFAULT;
960 }
961 }
962
963 /* Restore the saved mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000964 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700965
966 return rc;
967}
968
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000969u8 bnx2x_phy_read(struct link_params *params, u8 phy_addr,
970 u8 devad, u16 reg, u16 *ret_val)
971{
972 u8 phy_index;
973 /**
974 * Probe for the phy according to the given phy_addr, and execute
975 * the read request on it
976 */
977 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
978 if (params->phy[phy_index].addr == phy_addr) {
979 return bnx2x_cl45_read(params->bp,
980 &params->phy[phy_index], devad,
981 reg, ret_val);
982 }
983 }
984 return -EINVAL;
985}
986
987u8 bnx2x_phy_write(struct link_params *params, u8 phy_addr,
988 u8 devad, u16 reg, u16 val)
989{
990 u8 phy_index;
991 /**
992 * Probe for the phy according to the given phy_addr, and execute
993 * the write request on it
994 */
995 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
996 if (params->phy[phy_index].addr == phy_addr) {
997 return bnx2x_cl45_write(params->bp,
998 &params->phy[phy_index], devad,
999 reg, val);
1000 }
1001 }
1002 return -EINVAL;
1003}
1004
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001005static void bnx2x_set_aer_mmd(struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001006 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001007{
1008 struct bnx2x *bp = params->bp;
1009 u32 ser_lane;
1010 u16 offset;
1011
1012 ser_lane = ((params->lane_config &
1013 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1014 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1015
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001016 offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
1017 (phy->addr + ser_lane) : 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001018
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001019 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001020 MDIO_REG_BANK_AER_BLOCK,
1021 MDIO_AER_BLOCK_AER_REG, 0x3800 + offset);
1022}
1023
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001024static void bnx2x_set_master_ln(struct link_params *params,
1025 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001026{
1027 struct bnx2x *bp = params->bp;
1028 u16 new_master_ln, ser_lane;
1029 ser_lane = ((params->lane_config &
1030 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1031 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1032
1033 /* set the master_ln for AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001034 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001035 MDIO_REG_BANK_XGXS_BLOCK2,
1036 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
1037 &new_master_ln);
1038
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001039 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001040 MDIO_REG_BANK_XGXS_BLOCK2 ,
1041 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
1042 (new_master_ln | ser_lane));
1043}
1044
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001045static u8 bnx2x_reset_unicore(struct link_params *params,
1046 struct bnx2x_phy *phy,
1047 u8 set_serdes)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001048{
1049 struct bnx2x *bp = params->bp;
1050 u16 mii_control;
1051 u16 i;
1052
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001053 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001054 MDIO_REG_BANK_COMBO_IEEE0,
1055 MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
1056
1057 /* reset the unicore */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001058 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001059 MDIO_REG_BANK_COMBO_IEEE0,
1060 MDIO_COMBO_IEEE0_MII_CONTROL,
1061 (mii_control |
1062 MDIO_COMBO_IEEO_MII_CONTROL_RESET));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001063 if (set_serdes)
1064 bnx2x_set_serdes_access(bp, params->port);
Eilon Greensteinc1b73992009-02-12 08:37:07 +00001065
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001066 /* wait for the reset to self clear */
1067 for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
1068 udelay(5);
1069
1070 /* the reset erased the previous bank value */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001071 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001072 MDIO_REG_BANK_COMBO_IEEE0,
1073 MDIO_COMBO_IEEE0_MII_CONTROL,
1074 &mii_control);
1075
1076 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
1077 udelay(5);
1078 return 0;
1079 }
1080 }
1081
1082 DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
1083 return -EINVAL;
1084
1085}
1086
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001087static void bnx2x_set_swap_lanes(struct link_params *params,
1088 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001089{
1090 struct bnx2x *bp = params->bp;
1091 /* Each two bits represents a lane number:
1092 No swap is 0123 => 0x1b no need to enable the swap */
1093 u16 ser_lane, rx_lane_swap, tx_lane_swap;
1094
1095 ser_lane = ((params->lane_config &
1096 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1097 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1098 rx_lane_swap = ((params->lane_config &
1099 PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
1100 PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
1101 tx_lane_swap = ((params->lane_config &
1102 PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
1103 PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
1104
1105 if (rx_lane_swap != 0x1b) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001106 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001107 MDIO_REG_BANK_XGXS_BLOCK2,
1108 MDIO_XGXS_BLOCK2_RX_LN_SWAP,
1109 (rx_lane_swap |
1110 MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
1111 MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
1112 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001113 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001114 MDIO_REG_BANK_XGXS_BLOCK2,
1115 MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
1116 }
1117
1118 if (tx_lane_swap != 0x1b) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001119 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001120 MDIO_REG_BANK_XGXS_BLOCK2,
1121 MDIO_XGXS_BLOCK2_TX_LN_SWAP,
1122 (tx_lane_swap |
1123 MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
1124 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001125 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001126 MDIO_REG_BANK_XGXS_BLOCK2,
1127 MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
1128 }
1129}
1130
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001131static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
1132 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001133{
1134 struct bnx2x *bp = params->bp;
1135 u16 control2;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001136 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001137 MDIO_REG_BANK_SERDES_DIGITAL,
1138 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1139 &control2);
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02001140 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
1141 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
1142 else
1143 control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
1144 DP(NETIF_MSG_LINK, "params->speed_cap_mask = 0x%x, control2 = 0x%x\n",
1145 params->speed_cap_mask, control2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001146 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001147 MDIO_REG_BANK_SERDES_DIGITAL,
1148 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1149 control2);
1150
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001151 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02001152 (params->speed_cap_mask &
1153 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001154 DP(NETIF_MSG_LINK, "XGXS\n");
1155
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001156 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001157 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1158 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
1159 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
1160
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001161 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001162 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1163 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1164 &control2);
1165
1166
1167 control2 |=
1168 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
1169
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001170 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001171 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1172 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1173 control2);
1174
1175 /* Disable parallel detection of HiG */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001176 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001177 MDIO_REG_BANK_XGXS_BLOCK2,
1178 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
1179 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
1180 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
1181 }
1182}
1183
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001184static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
1185 struct link_params *params,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001186 struct link_vars *vars,
1187 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001188{
1189 struct bnx2x *bp = params->bp;
1190 u16 reg_val;
1191
1192 /* CL37 Autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001193 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001194 MDIO_REG_BANK_COMBO_IEEE0,
1195 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
1196
1197 /* CL37 Autoneg Enabled */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001198 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001199 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
1200 else /* CL37 Autoneg Disabled */
1201 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1202 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
1203
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001204 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001205 MDIO_REG_BANK_COMBO_IEEE0,
1206 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
1207
1208 /* Enable/Disable Autodetection */
1209
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001210 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001211 MDIO_REG_BANK_SERDES_DIGITAL,
1212 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001213 reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
1214 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
1215 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001216 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001217 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1218 else
1219 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1220
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001221 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001222 MDIO_REG_BANK_SERDES_DIGITAL,
1223 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
1224
1225 /* Enable TetonII and BAM autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001226 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001227 MDIO_REG_BANK_BAM_NEXT_PAGE,
1228 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1229 &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001230 if (vars->line_speed == SPEED_AUTO_NEG) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001231 /* Enable BAM aneg Mode and TetonII aneg Mode */
1232 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1233 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1234 } else {
1235 /* TetonII and BAM Autoneg Disabled */
1236 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1237 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1238 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001239 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001240 MDIO_REG_BANK_BAM_NEXT_PAGE,
1241 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1242 reg_val);
1243
Eilon Greenstein239d6862009-08-12 08:23:04 +00001244 if (enable_cl73) {
1245 /* Enable Cl73 FSM status bits */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001246 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001247 MDIO_REG_BANK_CL73_USERB0,
1248 MDIO_CL73_USERB0_CL73_UCTRL,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001249 0xe);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001250
1251 /* Enable BAM Station Manager*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001252 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001253 MDIO_REG_BANK_CL73_USERB0,
1254 MDIO_CL73_USERB0_CL73_BAM_CTRL1,
1255 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
1256 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
1257 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
1258
Yaniv Rosner7846e472009-11-05 19:18:07 +02001259 /* Advertise CL73 link speeds */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001260 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001261 MDIO_REG_BANK_CL73_IEEEB1,
1262 MDIO_CL73_IEEEB1_AN_ADV2,
1263 &reg_val);
Yaniv Rosner7846e472009-11-05 19:18:07 +02001264 if (params->speed_cap_mask &
1265 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
1266 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
1267 if (params->speed_cap_mask &
1268 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
1269 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
Eilon Greenstein239d6862009-08-12 08:23:04 +00001270
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001271 CL45_WR_OVER_CL22(bp, phy,
Julia Lawallcc817352010-08-05 10:26:38 +00001272 MDIO_REG_BANK_CL73_IEEEB1,
1273 MDIO_CL73_IEEEB1_AN_ADV2,
1274 reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001275
Eilon Greenstein239d6862009-08-12 08:23:04 +00001276 /* CL73 Autoneg Enabled */
1277 reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
1278
1279 } else /* CL73 Autoneg Disabled */
1280 reg_val = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001281
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001282 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001283 MDIO_REG_BANK_CL73_IEEEB0,
1284 MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
1285}
1286
1287/* program SerDes, forced speed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001288static void bnx2x_program_serdes(struct bnx2x_phy *phy,
1289 struct link_params *params,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001290 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001291{
1292 struct bnx2x *bp = params->bp;
1293 u16 reg_val;
1294
Eilon Greenstein57937202009-08-12 08:23:53 +00001295 /* program duplex, disable autoneg and sgmii*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001296 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001297 MDIO_REG_BANK_COMBO_IEEE0,
1298 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
1299 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
Eilon Greenstein57937202009-08-12 08:23:53 +00001300 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1301 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001302 if (params->req_duplex == DUPLEX_FULL)
1303 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001304 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001305 MDIO_REG_BANK_COMBO_IEEE0,
1306 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
1307
1308 /* program speed
1309 - needed only if the speed is greater than 1G (2.5G or 10G) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001310 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001311 MDIO_REG_BANK_SERDES_DIGITAL,
1312 MDIO_SERDES_DIGITAL_MISC1, &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001313 /* clearing the speed value before setting the right speed */
1314 DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
1315
1316 reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
1317 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
1318
1319 if (!((vars->line_speed == SPEED_1000) ||
1320 (vars->line_speed == SPEED_100) ||
1321 (vars->line_speed == SPEED_10))) {
1322
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001323 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
1324 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001325 if (vars->line_speed == SPEED_10000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001326 reg_val |=
1327 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001328 if (vars->line_speed == SPEED_13000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001329 reg_val |=
1330 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001331 }
1332
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001333 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001334 MDIO_REG_BANK_SERDES_DIGITAL,
1335 MDIO_SERDES_DIGITAL_MISC1, reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001336
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001337}
1338
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001339static void bnx2x_set_brcm_cl37_advertisment(struct bnx2x_phy *phy,
1340 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001341{
1342 struct bnx2x *bp = params->bp;
1343 u16 val = 0;
1344
1345 /* configure the 48 bits for BAM AN */
1346
1347 /* set extended capabilities */
1348 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
1349 val |= MDIO_OVER_1G_UP1_2_5G;
1350 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
1351 val |= MDIO_OVER_1G_UP1_10G;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001352 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001353 MDIO_REG_BANK_OVER_1G,
1354 MDIO_OVER_1G_UP1, val);
1355
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001356 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001357 MDIO_REG_BANK_OVER_1G,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001358 MDIO_OVER_1G_UP3, 0x400);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001359}
1360
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001361static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
1362 struct link_params *params, u16 *ieee_fc)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001363{
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02001364 struct bnx2x *bp = params->bp;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001365 *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001366 /* resolve pause mode and advertisement
1367 * Please refer to Table 28B-3 of the 802.3ab-1999 spec */
1368
1369 switch (params->req_flow_ctrl) {
David S. Millerc0700f92008-12-16 23:53:20 -08001370 case BNX2X_FLOW_CTRL_AUTO:
1371 if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH) {
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001372 *ieee_fc |=
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001373 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
1374 } else {
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001375 *ieee_fc |=
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001376 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
1377 }
1378 break;
David S. Millerc0700f92008-12-16 23:53:20 -08001379 case BNX2X_FLOW_CTRL_TX:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001380 *ieee_fc |=
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001381 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
1382 break;
1383
David S. Millerc0700f92008-12-16 23:53:20 -08001384 case BNX2X_FLOW_CTRL_RX:
1385 case BNX2X_FLOW_CTRL_BOTH:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001386 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001387 break;
1388
David S. Millerc0700f92008-12-16 23:53:20 -08001389 case BNX2X_FLOW_CTRL_NONE:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001390 default:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001391 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001392 break;
1393 }
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02001394 DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001395}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001396
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001397static void bnx2x_set_ieee_aneg_advertisment(struct bnx2x_phy *phy,
1398 struct link_params *params,
Eilon Greenstein1ef70b92009-08-12 08:23:59 +00001399 u16 ieee_fc)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001400{
1401 struct bnx2x *bp = params->bp;
Yaniv Rosner7846e472009-11-05 19:18:07 +02001402 u16 val;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001403 /* for AN, we are always publishing full duplex */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001404
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001405 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001406 MDIO_REG_BANK_COMBO_IEEE0,
Eilon Greenstein1ef70b92009-08-12 08:23:59 +00001407 MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001408 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001409 MDIO_REG_BANK_CL73_IEEEB1,
1410 MDIO_CL73_IEEEB1_AN_ADV1, &val);
1411 val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
1412 val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001413 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001414 MDIO_REG_BANK_CL73_IEEEB1,
1415 MDIO_CL73_IEEEB1_AN_ADV1, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001416}
1417
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001418static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
1419 struct link_params *params,
1420 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001421{
1422 struct bnx2x *bp = params->bp;
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00001423 u16 mii_control;
Eilon Greenstein239d6862009-08-12 08:23:04 +00001424
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001425 DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00001426 /* Enable and restart BAM/CL37 aneg */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001427
Eilon Greenstein239d6862009-08-12 08:23:04 +00001428 if (enable_cl73) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001429 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001430 MDIO_REG_BANK_CL73_IEEEB0,
1431 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1432 &mii_control);
1433
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001434 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001435 MDIO_REG_BANK_CL73_IEEEB0,
1436 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1437 (mii_control |
1438 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
1439 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
1440 } else {
1441
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001442 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001443 MDIO_REG_BANK_COMBO_IEEE0,
1444 MDIO_COMBO_IEEE0_MII_CONTROL,
1445 &mii_control);
1446 DP(NETIF_MSG_LINK,
1447 "bnx2x_restart_autoneg mii_control before = 0x%x\n",
1448 mii_control);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001449 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001450 MDIO_REG_BANK_COMBO_IEEE0,
1451 MDIO_COMBO_IEEE0_MII_CONTROL,
1452 (mii_control |
1453 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1454 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
1455 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001456}
1457
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001458static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
1459 struct link_params *params,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001460 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001461{
1462 struct bnx2x *bp = params->bp;
1463 u16 control1;
1464
1465 /* in SGMII mode, the unicore is always slave */
1466
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001467 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001468 MDIO_REG_BANK_SERDES_DIGITAL,
1469 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
1470 &control1);
1471 control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
1472 /* set sgmii mode (and not fiber) */
1473 control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
1474 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
1475 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001476 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001477 MDIO_REG_BANK_SERDES_DIGITAL,
1478 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
1479 control1);
1480
1481 /* if forced speed */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001482 if (!(vars->line_speed == SPEED_AUTO_NEG)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001483 /* set speed, disable autoneg */
1484 u16 mii_control;
1485
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001486 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001487 MDIO_REG_BANK_COMBO_IEEE0,
1488 MDIO_COMBO_IEEE0_MII_CONTROL,
1489 &mii_control);
1490 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1491 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
1492 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
1493
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001494 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001495 case SPEED_100:
1496 mii_control |=
1497 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
1498 break;
1499 case SPEED_1000:
1500 mii_control |=
1501 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
1502 break;
1503 case SPEED_10:
1504 /* there is nothing to set for 10M */
1505 break;
1506 default:
1507 /* invalid speed for SGMII */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001508 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
1509 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001510 break;
1511 }
1512
1513 /* setting the full duplex */
1514 if (params->req_duplex == DUPLEX_FULL)
1515 mii_control |=
1516 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001517 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001518 MDIO_REG_BANK_COMBO_IEEE0,
1519 MDIO_COMBO_IEEE0_MII_CONTROL,
1520 mii_control);
1521
1522 } else { /* AN mode */
1523 /* enable and restart AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001524 bnx2x_restart_autoneg(phy, params, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001525 }
1526}
1527
1528
1529/*
1530 * link management
1531 */
1532
1533static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001534{ /* LD LP */
1535 switch (pause_result) { /* ASYM P ASYM P */
1536 case 0xb: /* 1 0 1 1 */
David S. Millerc0700f92008-12-16 23:53:20 -08001537 vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001538 break;
1539
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001540 case 0xe: /* 1 1 1 0 */
David S. Millerc0700f92008-12-16 23:53:20 -08001541 vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001542 break;
1543
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001544 case 0x5: /* 0 1 0 1 */
1545 case 0x7: /* 0 1 1 1 */
1546 case 0xd: /* 1 1 0 1 */
1547 case 0xf: /* 1 1 1 1 */
David S. Millerc0700f92008-12-16 23:53:20 -08001548 vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001549 break;
1550
1551 default:
1552 break;
1553 }
1554}
1555
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001556static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
1557 struct link_params *params,
1558 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001559{
1560 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001561 u16 ld_pause; /* local */
1562 u16 lp_pause; /* link partner */
1563 u16 an_complete; /* AN complete */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001564 u16 pause_result;
1565 u8 ret = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001566 /* read twice */
1567
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001568 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001569 MDIO_AN_DEVAD,
1570 MDIO_AN_REG_STATUS, &an_complete);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001571 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001572 MDIO_AN_DEVAD,
1573 MDIO_AN_REG_STATUS, &an_complete);
1574
1575 if (an_complete & MDIO_AN_REG_STATUS_AN_COMPLETE) {
1576 ret = 1;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001577 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001578 MDIO_AN_DEVAD,
1579 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001580 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001581 MDIO_AN_DEVAD,
1582 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
1583 pause_result = (ld_pause &
1584 MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
1585 pause_result |= (lp_pause &
1586 MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
Frans Pop2381a552010-03-24 07:57:36 +00001587 DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001588 pause_result);
1589 bnx2x_pause_resolve(vars, pause_result);
David S. Millerc0700f92008-12-16 23:53:20 -08001590 if (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001591 phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
1592 bnx2x_cl45_read(bp, phy,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001593 MDIO_AN_DEVAD,
1594 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
1595
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001596 bnx2x_cl45_read(bp, phy,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001597 MDIO_AN_DEVAD,
1598 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
1599 pause_result = (ld_pause &
1600 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
1601 pause_result |= (lp_pause &
1602 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
1603
1604 bnx2x_pause_resolve(vars, pause_result);
Frans Pop2381a552010-03-24 07:57:36 +00001605 DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001606 pause_result);
1607 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001608 }
1609 return ret;
1610}
1611
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001612static u8 bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
1613 struct link_params *params)
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001614{
1615 struct bnx2x *bp = params->bp;
1616 u16 pd_10g, status2_1000x;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001617 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001618 MDIO_REG_BANK_SERDES_DIGITAL,
1619 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
1620 &status2_1000x);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001621 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001622 MDIO_REG_BANK_SERDES_DIGITAL,
1623 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
1624 &status2_1000x);
1625 if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
1626 DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
1627 params->port);
1628 return 1;
1629 }
1630
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001631 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001632 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1633 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
1634 &pd_10g);
1635
1636 if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
1637 DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
1638 params->port);
1639 return 1;
1640 }
1641 return 0;
1642}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001643
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001644static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
1645 struct link_params *params,
1646 struct link_vars *vars,
1647 u32 gp_status)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001648{
1649 struct bnx2x *bp = params->bp;
Eilon Greenstein3196a882008-08-13 15:58:49 -07001650 u16 ld_pause; /* local driver */
1651 u16 lp_pause; /* link partner */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001652 u16 pause_result;
1653
David S. Millerc0700f92008-12-16 23:53:20 -08001654 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001655
1656 /* resolve from gp_status in case of AN complete and not sgmii */
David S. Millerc0700f92008-12-16 23:53:20 -08001657 if ((params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001658 (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
1659 (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001660 (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)) {
1661 if (bnx2x_direct_parallel_detect_used(phy, params)) {
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001662 vars->flow_ctrl = params->req_fc_auto_adv;
1663 return;
1664 }
Yaniv Rosner7846e472009-11-05 19:18:07 +02001665 if ((gp_status &
1666 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
1667 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
1668 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
1669 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
1670
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001671 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001672 MDIO_REG_BANK_CL73_IEEEB1,
1673 MDIO_CL73_IEEEB1_AN_ADV1,
1674 &ld_pause);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001675 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001676 MDIO_REG_BANK_CL73_IEEEB1,
1677 MDIO_CL73_IEEEB1_AN_LP_ADV1,
1678 &lp_pause);
1679 pause_result = (ld_pause &
1680 MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
1681 >> 8;
1682 pause_result |= (lp_pause &
1683 MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
1684 >> 10;
1685 DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
1686 pause_result);
1687 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001688 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001689 MDIO_REG_BANK_COMBO_IEEE0,
1690 MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
1691 &ld_pause);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001692 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001693 MDIO_REG_BANK_COMBO_IEEE0,
1694 MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
1695 &lp_pause);
1696 pause_result = (ld_pause &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001697 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
Yaniv Rosner7846e472009-11-05 19:18:07 +02001698 pause_result |= (lp_pause &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001699 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
Yaniv Rosner7846e472009-11-05 19:18:07 +02001700 DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
1701 pause_result);
1702 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001703 bnx2x_pause_resolve(vars, pause_result);
David S. Millerc0700f92008-12-16 23:53:20 -08001704 } else if ((params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001705 (bnx2x_ext_phy_resolve_fc(phy, params, vars))) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001706 return;
1707 } else {
David S. Millerc0700f92008-12-16 23:53:20 -08001708 if (params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001709 vars->flow_ctrl = params->req_fc_auto_adv;
1710 else
1711 vars->flow_ctrl = params->req_flow_ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001712 }
1713 DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
1714}
1715
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001716static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
1717 struct link_params *params)
Eilon Greenstein239d6862009-08-12 08:23:04 +00001718{
1719 struct bnx2x *bp = params->bp;
1720 u16 rx_status, ustat_val, cl37_fsm_recieved;
1721 DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
1722 /* Step 1: Make sure signal is detected */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001723 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001724 MDIO_REG_BANK_RX0,
1725 MDIO_RX0_RX_STATUS,
1726 &rx_status);
1727 if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
1728 (MDIO_RX0_RX_STATUS_SIGDET)) {
1729 DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
1730 "rx_status(0x80b0) = 0x%x\n", rx_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001731 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001732 MDIO_REG_BANK_CL73_IEEEB0,
1733 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1734 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
1735 return;
1736 }
1737 /* Step 2: Check CL73 state machine */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001738 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001739 MDIO_REG_BANK_CL73_USERB0,
1740 MDIO_CL73_USERB0_CL73_USTAT1,
1741 &ustat_val);
1742 if ((ustat_val &
1743 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
1744 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
1745 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
1746 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
1747 DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
1748 "ustat_val(0x8371) = 0x%x\n", ustat_val);
1749 return;
1750 }
1751 /* Step 3: Check CL37 Message Pages received to indicate LP
1752 supports only CL37 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001753 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001754 MDIO_REG_BANK_REMOTE_PHY,
1755 MDIO_REMOTE_PHY_MISC_RX_STATUS,
1756 &cl37_fsm_recieved);
1757 if ((cl37_fsm_recieved &
1758 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
1759 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
1760 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
1761 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
1762 DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
1763 "misc_rx_status(0x8330) = 0x%x\n",
1764 cl37_fsm_recieved);
1765 return;
1766 }
1767 /* The combined cl37/cl73 fsm state information indicating that we are
1768 connected to a device which does not support cl73, but does support
1769 cl37 BAM. In this case we disable cl73 and restart cl37 auto-neg */
1770 /* Disable CL73 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001771 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001772 MDIO_REG_BANK_CL73_IEEEB0,
1773 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1774 0);
1775 /* Restart CL37 autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001776 bnx2x_restart_autoneg(phy, params, 0);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001777 DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
1778}
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001779static u8 bnx2x_link_settings_status(struct bnx2x_phy *phy,
1780 struct link_params *params,
1781 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001782{
1783 struct bnx2x *bp = params->bp;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001784 u16 new_line_speed , gp_status;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001785 u8 rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001786 u32 ext_phy_type;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001787 /* Read gp_status */
1788 CL45_RD_OVER_CL22(bp, phy,
1789 MDIO_REG_BANK_GP_STATUS,
1790 MDIO_GP_STATUS_TOP_AN_STATUS1,
1791 &gp_status);
1792
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001793 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
1794 DP(NETIF_MSG_LINK, "phy link up gp_status=0x%x\n",
1795 gp_status);
1796
1797 vars->phy_link_up = 1;
1798 vars->link_status |= LINK_STATUS_LINK_UP;
1799
1800 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
1801 vars->duplex = DUPLEX_FULL;
1802 else
1803 vars->duplex = DUPLEX_HALF;
1804
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001805 bnx2x_flow_ctrl_resolve(&params->phy[INT_PHY],
1806 params, vars, gp_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001807
1808 switch (gp_status & GP_STATUS_SPEED_MASK) {
1809 case GP_STATUS_10M:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001810 new_line_speed = SPEED_10;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001811 if (vars->duplex == DUPLEX_FULL)
1812 vars->link_status |= LINK_10TFD;
1813 else
1814 vars->link_status |= LINK_10THD;
1815 break;
1816
1817 case GP_STATUS_100M:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001818 new_line_speed = SPEED_100;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001819 if (vars->duplex == DUPLEX_FULL)
1820 vars->link_status |= LINK_100TXFD;
1821 else
1822 vars->link_status |= LINK_100TXHD;
1823 break;
1824
1825 case GP_STATUS_1G:
1826 case GP_STATUS_1G_KX:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001827 new_line_speed = SPEED_1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001828 if (vars->duplex == DUPLEX_FULL)
1829 vars->link_status |= LINK_1000TFD;
1830 else
1831 vars->link_status |= LINK_1000THD;
1832 break;
1833
1834 case GP_STATUS_2_5G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001835 new_line_speed = SPEED_2500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001836 if (vars->duplex == DUPLEX_FULL)
1837 vars->link_status |= LINK_2500TFD;
1838 else
1839 vars->link_status |= LINK_2500THD;
1840 break;
1841
1842 case GP_STATUS_5G:
1843 case GP_STATUS_6G:
1844 DP(NETIF_MSG_LINK,
1845 "link speed unsupported gp_status 0x%x\n",
1846 gp_status);
1847 return -EINVAL;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001848
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001849 case GP_STATUS_10G_KX4:
1850 case GP_STATUS_10G_HIG:
1851 case GP_STATUS_10G_CX4:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001852 new_line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001853 vars->link_status |= LINK_10GTFD;
1854 break;
1855
1856 case GP_STATUS_12G_HIG:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001857 new_line_speed = SPEED_12000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001858 vars->link_status |= LINK_12GTFD;
1859 break;
1860
1861 case GP_STATUS_12_5G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001862 new_line_speed = SPEED_12500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001863 vars->link_status |= LINK_12_5GTFD;
1864 break;
1865
1866 case GP_STATUS_13G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001867 new_line_speed = SPEED_13000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001868 vars->link_status |= LINK_13GTFD;
1869 break;
1870
1871 case GP_STATUS_15G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001872 new_line_speed = SPEED_15000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001873 vars->link_status |= LINK_15GTFD;
1874 break;
1875
1876 case GP_STATUS_16G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001877 new_line_speed = SPEED_16000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001878 vars->link_status |= LINK_16GTFD;
1879 break;
1880
1881 default:
1882 DP(NETIF_MSG_LINK,
1883 "link speed unsupported gp_status 0x%x\n",
1884 gp_status);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001885 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001886 }
1887
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001888 vars->line_speed = new_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001889 vars->link_status |= LINK_STATUS_SERDES_LINK;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001890 ext_phy_type = params->phy[EXT_PHY1].type;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07001891 if ((params->req_line_speed == SPEED_AUTO_NEG) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001892 ((ext_phy_type ==
Yaniv Rosner57963ed2008-08-13 15:55:28 -07001893 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001894 (ext_phy_type ==
Eilon Greenstein589abe32009-02-12 08:36:55 +00001895 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001896 (ext_phy_type ==
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02001897 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001898 (ext_phy_type ==
Eilon Greenstein2f904462009-08-12 08:22:16 +00001899 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726))) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001900 vars->autoneg = AUTO_NEG_ENABLED;
1901
1902 if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) {
1903 vars->autoneg |= AUTO_NEG_COMPLETE;
1904 vars->link_status |=
1905 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
1906 }
1907
1908 vars->autoneg |= AUTO_NEG_PARALLEL_DETECTION_USED;
1909 vars->link_status |=
1910 LINK_STATUS_PARALLEL_DETECTION_USED;
1911
1912 }
David S. Millerc0700f92008-12-16 23:53:20 -08001913 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001914 vars->link_status |=
1915 LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001916
David S. Millerc0700f92008-12-16 23:53:20 -08001917 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001918 vars->link_status |=
1919 LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001920
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001921
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001922 } else { /* link_down */
1923 DP(NETIF_MSG_LINK, "phy link down\n");
1924
1925 vars->phy_link_up = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07001926
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001927 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08001928 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001929 vars->autoneg = AUTO_NEG_DISABLED;
1930 vars->mac_type = MAC_TYPE_NONE;
Eilon Greenstein239d6862009-08-12 08:23:04 +00001931
1932 if ((params->req_line_speed == SPEED_AUTO_NEG) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001933 (SINGLE_MEDIA_DIRECT(params))) {
Eilon Greenstein239d6862009-08-12 08:23:04 +00001934 /* Check signal is detected */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001935 bnx2x_check_fallback_to_cl37(&params->phy[INT_PHY],
1936 params);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001937 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001938 }
1939
Frans Pop2381a552010-03-24 07:57:36 +00001940 DP(NETIF_MSG_LINK, "gp_status 0x%x phy_link_up %x line_speed %x\n",
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001941 gp_status, vars->phy_link_up, vars->line_speed);
1942 DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x"
1943 " autoneg 0x%x\n",
1944 vars->duplex,
1945 vars->flow_ctrl, vars->autoneg);
1946 DP(NETIF_MSG_LINK, "link_status 0x%x\n", vars->link_status);
1947
1948 return rc;
1949}
1950
Eilon Greensteined8680a2009-02-12 08:37:12 +00001951static void bnx2x_set_gmii_tx_driver(struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001952{
1953 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001954 struct bnx2x_phy *phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001955 u16 lp_up2;
1956 u16 tx_driver;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001957 u16 bank;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001958
1959 /* read precomp */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001960 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001961 MDIO_REG_BANK_OVER_1G,
1962 MDIO_OVER_1G_LP_UP2, &lp_up2);
1963
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001964 /* bits [10:7] at lp_up2, positioned at [15:12] */
1965 lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
1966 MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
1967 MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
1968
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001969 if (lp_up2 == 0)
1970 return;
1971
1972 for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
1973 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001974 CL45_RD_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001975 bank,
1976 MDIO_TX0_TX_DRIVER, &tx_driver);
1977
1978 /* replace tx_driver bits [15:12] */
1979 if (lp_up2 !=
1980 (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
1981 tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
1982 tx_driver |= lp_up2;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001983 CL45_WR_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001984 bank,
1985 MDIO_TX0_TX_DRIVER, tx_driver);
1986 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001987 }
1988}
1989
1990static u8 bnx2x_emac_program(struct link_params *params,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001991 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001992{
1993 struct bnx2x *bp = params->bp;
1994 u8 port = params->port;
1995 u16 mode = 0;
1996
1997 DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
1998 bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
1999 EMAC_REG_EMAC_MODE,
2000 (EMAC_MODE_25G_MODE |
2001 EMAC_MODE_PORT_MII_10M |
2002 EMAC_MODE_HALF_DUPLEX));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002003 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002004 case SPEED_10:
2005 mode |= EMAC_MODE_PORT_MII_10M;
2006 break;
2007
2008 case SPEED_100:
2009 mode |= EMAC_MODE_PORT_MII;
2010 break;
2011
2012 case SPEED_1000:
2013 mode |= EMAC_MODE_PORT_GMII;
2014 break;
2015
2016 case SPEED_2500:
2017 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
2018 break;
2019
2020 default:
2021 /* 10G not valid for EMAC */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002022 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
2023 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002024 return -EINVAL;
2025 }
2026
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002027 if (vars->duplex == DUPLEX_HALF)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002028 mode |= EMAC_MODE_HALF_DUPLEX;
2029 bnx2x_bits_en(bp,
2030 GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
2031 mode);
2032
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002033 bnx2x_set_led(params, LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002034 return 0;
2035}
2036
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002037static u8 bnx2x_init_serdes(struct bnx2x_phy *phy,
2038 struct link_params *params,
2039 struct link_vars *vars)
2040{
2041 u8 rc;
2042 vars->phy_flags |= PHY_SGMII_FLAG;
2043 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
2044 bnx2x_set_aer_mmd(params, phy);
2045 rc = bnx2x_reset_unicore(params, phy, 1);
2046 /* reset the SerDes and wait for reset bit return low */
2047 if (rc != 0)
2048 return rc;
2049 bnx2x_set_aer_mmd(params, phy);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002050
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002051 return rc;
2052}
2053
2054static u8 bnx2x_init_xgxs(struct bnx2x_phy *phy,
2055 struct link_params *params,
2056 struct link_vars *vars)
2057{
2058 u8 rc;
2059 vars->phy_flags = PHY_XGXS_FLAG;
2060 if ((phy->req_line_speed &&
2061 ((phy->req_line_speed == SPEED_100) ||
2062 (phy->req_line_speed == SPEED_10))) ||
2063 (!phy->req_line_speed &&
2064 (phy->speed_cap_mask >=
2065 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
2066 (phy->speed_cap_mask <
2067 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
2068 ))
2069 vars->phy_flags |= PHY_SGMII_FLAG;
2070 else
2071 vars->phy_flags &= ~PHY_SGMII_FLAG;
2072
2073 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
2074 bnx2x_set_aer_mmd(params, phy);
2075 bnx2x_set_master_ln(params, phy);
2076
2077 rc = bnx2x_reset_unicore(params, phy, 0);
2078 /* reset the SerDes and wait for reset bit return low */
2079 if (rc != 0)
2080 return rc;
2081
2082 bnx2x_set_aer_mmd(params, phy);
2083
2084 /* setting the masterLn_def again after the reset */
2085 bnx2x_set_master_ln(params, phy);
2086 bnx2x_set_swap_lanes(params, phy);
2087
2088 return rc;
2089}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002090/*****************************************************************************/
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002091/* External Phy section */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002092/*****************************************************************************/
Eilon Greensteinf57a6022009-08-12 08:23:11 +00002093void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002094{
2095 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002096 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002097 msleep(1);
2098 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002099 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002100}
2101
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002102static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
2103 u32 shmem_base, u32 spirom_ver)
2104{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002105 DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
2106 (u16)(spirom_ver>>16), (u16)spirom_ver, port);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002107 REG_WR(bp, shmem_base +
2108 offsetof(struct shmem_region,
2109 port_mb[port].ext_phy_fw_version),
2110 spirom_ver);
2111}
2112
2113static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp, u8 port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002114 struct bnx2x_phy *phy,
2115 u32 shmem_base)
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002116{
2117 u16 fw_ver1, fw_ver2;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002118
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002119 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002120 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002121 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002122 MDIO_PMA_REG_ROM_VER2, &fw_ver2);
2123 bnx2x_save_spirom_version(bp, port, shmem_base,
2124 (u32)(fw_ver1<<16 | fw_ver2));
2125}
2126
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002127static void bnx2x_save_8481_spirom_version(struct bnx2x_phy *phy,
2128 struct link_params *params,
2129 u32 shmem_base)
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002130{
2131 u16 val, fw_ver1, fw_ver2, cnt;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002132 struct bnx2x *bp = params->bp;
2133
2134 /* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002135 /* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002136 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002137 0xA819, 0x0014);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002138 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002139 MDIO_PMA_DEVAD,
2140 0xA81A,
2141 0xc200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002142 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002143 MDIO_PMA_DEVAD,
2144 0xA81B,
2145 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002146 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002147 MDIO_PMA_DEVAD,
2148 0xA81C,
2149 0x0300);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002150 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002151 MDIO_PMA_DEVAD,
2152 0xA817,
2153 0x0009);
2154
2155 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002156 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002157 MDIO_PMA_DEVAD,
2158 0xA818,
2159 &val);
2160 if (val & 1)
2161 break;
2162 udelay(5);
2163 }
2164 if (cnt == 100) {
2165 DP(NETIF_MSG_LINK, "Unable to read 8481 phy fw version(1)\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002166 bnx2x_save_spirom_version(bp, params->port,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002167 shmem_base, 0);
2168 return;
2169 }
2170
2171
2172 /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002173 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002174 0xA819, 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002175 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002176 0xA81A, 0xc200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002177 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002178 0xA817, 0x000A);
2179 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002180 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002181 MDIO_PMA_DEVAD,
2182 0xA818,
2183 &val);
2184 if (val & 1)
2185 break;
2186 udelay(5);
2187 }
2188 if (cnt == 100) {
2189 DP(NETIF_MSG_LINK, "Unable to read 8481 phy fw version(2)\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002190 bnx2x_save_spirom_version(bp, params->port,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002191 shmem_base, 0);
2192 return;
2193 }
2194
2195 /* lower 16 bits of the register SPI_FW_STATUS */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002196 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002197 MDIO_PMA_DEVAD,
2198 0xA81B,
2199 &fw_ver1);
2200 /* upper 16 bits of register SPI_FW_STATUS */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002201 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002202 MDIO_PMA_DEVAD,
2203 0xA81C,
2204 &fw_ver2);
2205
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002206 bnx2x_save_spirom_version(bp, params->port,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002207 shmem_base, (fw_ver2<<16) | fw_ver1);
2208}
2209
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002210static void bnx2x_bcm8072_external_rom_boot(struct bnx2x_phy *phy,
2211 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002212{
2213 struct bnx2x *bp = params->bp;
2214 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002215
2216 /* Need to wait 200ms after reset */
2217 msleep(200);
2218 /* Boot port from external ROM
2219 * Set ser_boot_ctl bit in the MISC_CTRL1 register
2220 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002221 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002222 MDIO_PMA_DEVAD,
2223 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2224
2225 /* Reset internal microprocessor */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002226 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002227 MDIO_PMA_DEVAD,
2228 MDIO_PMA_REG_GEN_CTRL,
2229 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2230 /* set micro reset = 0 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002231 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002232 MDIO_PMA_DEVAD,
2233 MDIO_PMA_REG_GEN_CTRL,
2234 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2235 /* Reset internal microprocessor */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002236 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002237 MDIO_PMA_DEVAD,
2238 MDIO_PMA_REG_GEN_CTRL,
2239 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2240 /* wait for 100ms for code download via SPI port */
2241 msleep(100);
2242
2243 /* Clear ser_boot_ctl bit */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002244 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002245 MDIO_PMA_DEVAD,
2246 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2247 /* Wait 100ms */
2248 msleep(100);
2249
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002250 bnx2x_save_bcm_spirom_ver(bp, port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002251 phy,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002252 params->shmem_base);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002253}
2254
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002255static u8 bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002256{
2257 /* This is only required for 8073A1, version 102 only */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002258 u16 val;
2259
2260 /* Read 8073 HW revision*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002261 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002262 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002263 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002264
2265 if (val != 1) {
2266 /* No need to workaround in 8073 A1 */
2267 return 0;
2268 }
2269
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002270 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002271 MDIO_PMA_DEVAD,
2272 MDIO_PMA_REG_ROM_VER2, &val);
2273
2274 /* SNR should be applied only for version 0x102 */
2275 if (val != 0x102)
2276 return 0;
2277
2278 return 1;
2279}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002280static u8 bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002281{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002282 u16 val, cnt, cnt1 ;
2283
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002284 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002285 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002286 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002287
2288 if (val > 0) {
2289 /* No need to workaround in 8073 A1 */
2290 return 0;
2291 }
2292 /* XAUI workaround in 8073 A0: */
2293
2294 /* After loading the boot ROM and restarting Autoneg,
2295 poll Dev1, Reg $C820: */
2296
2297 for (cnt = 0; cnt < 1000; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002298 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002299 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002300 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
2301 &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002302 /* If bit [14] = 0 or bit [13] = 0, continue on with
2303 system initialization (XAUI work-around not required,
2304 as these bits indicate 2.5G or 1G link up). */
2305 if (!(val & (1<<14)) || !(val & (1<<13))) {
2306 DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
2307 return 0;
2308 } else if (!(val & (1<<15))) {
2309 DP(NETIF_MSG_LINK, "clc bit 15 went off\n");
2310 /* If bit 15 is 0, then poll Dev1, Reg $C841 until
2311 it's MSB (bit 15) goes to 1 (indicating that the
2312 XAUI workaround has completed),
2313 then continue on with system initialization.*/
2314 for (cnt1 = 0; cnt1 < 1000; cnt1++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002315 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002316 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002317 MDIO_PMA_REG_8073_XAUI_WA, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002318 if (val & (1<<15)) {
2319 DP(NETIF_MSG_LINK,
2320 "XAUI workaround has completed\n");
2321 return 0;
2322 }
2323 msleep(3);
2324 }
2325 break;
2326 }
2327 msleep(3);
2328 }
2329 DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
2330 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002331}
2332
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002333static void bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
2334 struct bnx2x_phy *phy,
2335 u8 port, u32 shmem_base)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002336{
Yaniv Rosner6bbca912008-08-13 15:57:28 -07002337 /* Boot port from external ROM */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002338 /* EDC grst */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002339 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002340 MDIO_PMA_DEVAD,
2341 MDIO_PMA_REG_GEN_CTRL,
2342 0x0001);
2343
2344 /* ucode reboot and rst */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002345 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002346 MDIO_PMA_DEVAD,
2347 MDIO_PMA_REG_GEN_CTRL,
2348 0x008c);
2349
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002350 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002351 MDIO_PMA_DEVAD,
2352 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2353
2354 /* Reset internal microprocessor */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002355 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002356 MDIO_PMA_DEVAD,
2357 MDIO_PMA_REG_GEN_CTRL,
2358 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2359
2360 /* Release srst bit */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002361 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002362 MDIO_PMA_DEVAD,
2363 MDIO_PMA_REG_GEN_CTRL,
2364 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2365
Yaniv Rosner8ca60a62010-09-01 09:51:17 +00002366 /* wait for 120ms for code download via SPI port */
2367 msleep(120);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002368
2369 /* Clear ser_boot_ctl bit */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002370 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002371 MDIO_PMA_DEVAD,
2372 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002373 bnx2x_save_bcm_spirom_ver(bp, port, phy, shmem_base);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002374}
2375
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002376static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
2377 struct link_params *params)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002378{
2379 struct bnx2x *bp = params->bp;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002380 /* Need to wait 100ms after reset */
2381 msleep(100);
2382
Eilon Greenstein589abe32009-02-12 08:36:55 +00002383 /* Micro controller re-boot */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002384 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002385 MDIO_PMA_DEVAD,
2386 MDIO_PMA_REG_GEN_CTRL,
Yaniv Rosner93f72882009-11-05 19:18:26 +02002387 0x018B);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002388
2389 /* Set soft reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002390 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002391 MDIO_PMA_DEVAD,
2392 MDIO_PMA_REG_GEN_CTRL,
2393 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2394
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002395 bnx2x_cl45_write(bp, phy,
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002396 MDIO_PMA_DEVAD,
Yaniv Rosner93f72882009-11-05 19:18:26 +02002397 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002398
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002399 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002400 MDIO_PMA_DEVAD,
2401 MDIO_PMA_REG_GEN_CTRL,
2402 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2403
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002404 /* wait for 150ms for microcode load */
2405 msleep(150);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002406
2407 /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002408 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002409 MDIO_PMA_DEVAD,
2410 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2411
2412 msleep(200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002413 bnx2x_save_bcm_spirom_ver(bp, params->port,
2414 phy,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002415 params->shmem_base);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002416}
2417
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002418static void bnx2x_sfp_set_transmitter(struct bnx2x *bp,
2419 struct bnx2x_phy *phy,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002420 u8 port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002421 u8 tx_en)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002422{
2423 u16 val;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002424
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002425 DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x\n",
2426 tx_en, port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002427 /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002428 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002429 MDIO_PMA_DEVAD,
2430 MDIO_PMA_REG_PHY_IDENTIFIER,
2431 &val);
2432
2433 if (tx_en)
2434 val &= ~(1<<15);
2435 else
2436 val |= (1<<15);
2437
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002438 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002439 MDIO_PMA_DEVAD,
2440 MDIO_PMA_REG_PHY_IDENTIFIER,
2441 val);
2442}
2443
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002444static u8 bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
2445 struct link_params *params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002446 u16 addr, u8 byte_cnt, u8 *o_buf)
2447{
Eilon Greenstein589abe32009-02-12 08:36:55 +00002448 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002449 u16 val = 0;
2450 u16 i;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002451 if (byte_cnt > 16) {
2452 DP(NETIF_MSG_LINK, "Reading from eeprom is"
2453 " is limited to 0xf\n");
2454 return -EINVAL;
2455 }
2456 /* Set the read command byte count */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002457 bnx2x_cl45_write(bp, phy,
2458 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002459 (byte_cnt | 0xa000));
2460
2461 /* Set the read command address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002462 bnx2x_cl45_write(bp, phy,
2463 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002464 addr);
2465
2466 /* Activate read command */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002467 bnx2x_cl45_write(bp, phy,
2468 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002469 0x2c0f);
2470
2471 /* Wait up to 500us for command complete status */
2472 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002473 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002474 MDIO_PMA_DEVAD,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002475 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2476 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2477 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002478 break;
2479 udelay(5);
2480 }
2481
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002482 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
2483 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002484 DP(NETIF_MSG_LINK,
2485 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002486 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
Eilon Greenstein589abe32009-02-12 08:36:55 +00002487 return -EINVAL;
2488 }
2489
2490 /* Read the buffer */
2491 for (i = 0; i < byte_cnt; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002492 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002493 MDIO_PMA_DEVAD,
2494 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
2495 o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
2496 }
2497
2498 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002499 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002500 MDIO_PMA_DEVAD,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002501 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2502 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2503 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002504 return 0;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002505 msleep(1);
2506 }
2507 return -EINVAL;
2508}
2509
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002510static u8 bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
2511 struct link_params *params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002512 u16 addr, u8 byte_cnt, u8 *o_buf)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002513{
2514 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002515 u16 val, i;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002516
2517 if (byte_cnt > 16) {
2518 DP(NETIF_MSG_LINK, "Reading from eeprom is"
2519 " is limited to 0xf\n");
2520 return -EINVAL;
2521 }
2522
2523 /* Need to read from 1.8000 to clear it */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002524 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002525 MDIO_PMA_DEVAD,
2526 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
2527 &val);
2528
2529 /* Set the read command byte count */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002530 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002531 MDIO_PMA_DEVAD,
2532 MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
2533 ((byte_cnt < 2) ? 2 : byte_cnt));
2534
2535 /* Set the read command address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002536 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002537 MDIO_PMA_DEVAD,
2538 MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
2539 addr);
2540 /* Set the destination address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002541 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002542 MDIO_PMA_DEVAD,
2543 0x8004,
2544 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
2545
2546 /* Activate read command */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002547 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002548 MDIO_PMA_DEVAD,
2549 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
2550 0x8002);
2551 /* Wait appropriate time for two-wire command to finish before
2552 polling the status register */
2553 msleep(1);
2554
2555 /* Wait up to 500us for command complete status */
2556 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002557 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002558 MDIO_PMA_DEVAD,
2559 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2560 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2561 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
2562 break;
2563 udelay(5);
2564 }
2565
2566 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
2567 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
2568 DP(NETIF_MSG_LINK,
2569 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
2570 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
2571 return -EINVAL;
2572 }
2573
2574 /* Read the buffer */
2575 for (i = 0; i < byte_cnt; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002576 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002577 MDIO_PMA_DEVAD,
2578 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
2579 o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
2580 }
2581
2582 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002583 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002584 MDIO_PMA_DEVAD,
2585 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2586 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2587 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
2588 return 0;;
2589 msleep(1);
2590 }
2591
2592 return -EINVAL;
2593}
2594
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002595u8 bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
2596 struct link_params *params, u16 addr,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002597 u8 byte_cnt, u8 *o_buf)
2598{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002599 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726)
2600 return bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002601 byte_cnt, o_buf);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002602 else if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727)
2603 return bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002604 byte_cnt, o_buf);
2605 return -EINVAL;
2606}
2607
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002608static u8 bnx2x_get_edc_mode(struct bnx2x_phy *phy,
2609 struct link_params *params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002610 u16 *edc_mode)
2611{
2612 struct bnx2x *bp = params->bp;
2613 u8 val, check_limiting_mode = 0;
2614 *edc_mode = EDC_MODE_LIMITING;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002615
2616 /* First check for copper cable */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002617 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002618 SFP_EEPROM_CON_TYPE_ADDR,
2619 1,
2620 &val) != 0) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002621 DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00002622 return -EINVAL;
2623 }
2624
2625 switch (val) {
2626 case SFP_EEPROM_CON_TYPE_VAL_COPPER:
2627 {
2628 u8 copper_module_type;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002629
Eilon Greenstein589abe32009-02-12 08:36:55 +00002630 /* Check if its active cable( includes SFP+ module)
2631 of passive cable*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002632 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002633 SFP_EEPROM_FC_TX_TECH_ADDR,
2634 1,
2635 &copper_module_type) !=
2636 0) {
2637 DP(NETIF_MSG_LINK,
2638 "Failed to read copper-cable-type"
2639 " from SFP+ EEPROM\n");
2640 return -EINVAL;
2641 }
2642
2643 if (copper_module_type &
2644 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
2645 DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002646 check_limiting_mode = 1;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002647 } else if (copper_module_type &
2648 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
2649 DP(NETIF_MSG_LINK, "Passive Copper"
2650 " cable detected\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002651 *edc_mode =
2652 EDC_MODE_PASSIVE_DAC;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002653 } else {
2654 DP(NETIF_MSG_LINK, "Unknown copper-cable-"
2655 "type 0x%x !!!\n", copper_module_type);
2656 return -EINVAL;
2657 }
2658 break;
2659 }
2660 case SFP_EEPROM_CON_TYPE_VAL_LC:
2661 DP(NETIF_MSG_LINK, "Optic module detected\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002662 check_limiting_mode = 1;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002663 break;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002664 default:
2665 DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
2666 val);
2667 return -EINVAL;
2668 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002669
2670 if (check_limiting_mode) {
2671 u8 options[SFP_EEPROM_OPTIONS_SIZE];
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002672 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002673 SFP_EEPROM_OPTIONS_ADDR,
2674 SFP_EEPROM_OPTIONS_SIZE,
2675 options) != 0) {
2676 DP(NETIF_MSG_LINK, "Failed to read Option"
2677 " field from module EEPROM\n");
2678 return -EINVAL;
2679 }
2680 if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
2681 *edc_mode = EDC_MODE_LINEAR;
2682 else
2683 *edc_mode = EDC_MODE_LIMITING;
2684 }
2685 DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002686 return 0;
2687}
Eilon Greenstein589abe32009-02-12 08:36:55 +00002688/* This function read the relevant field from the module ( SFP+ ),
2689 and verify it is compliant with this board */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002690static u8 bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
2691 struct link_params *params)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002692{
2693 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002694 u32 val;
2695 u32 fw_resp;
2696 char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
2697 char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
Eilon Greenstein589abe32009-02-12 08:36:55 +00002698
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002699 val = REG_RD(bp, params->shmem_base +
2700 offsetof(struct shmem_region, dev_info.
2701 port_feature_config[params->port].config));
2702 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
2703 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002704 DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
2705 return 0;
2706 }
2707
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002708 /* Ask the FW to validate the module */
2709 if (!(params->feature_config_flags &
2710 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY)) {
2711 DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
2712 "verification\n");
2713 return -EINVAL;
2714 }
2715
2716 fw_resp = bnx2x_fw_command(bp, DRV_MSG_CODE_VRFY_OPT_MDL);
2717 if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
2718 DP(NETIF_MSG_LINK, "Approved module\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00002719 return 0;
2720 }
2721
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002722 /* format the warning message */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002723 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002724 SFP_EEPROM_VENDOR_NAME_ADDR,
2725 SFP_EEPROM_VENDOR_NAME_SIZE,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002726 (u8 *)vendor_name))
2727 vendor_name[0] = '\0';
2728 else
2729 vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002730 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002731 SFP_EEPROM_PART_NO_ADDR,
2732 SFP_EEPROM_PART_NO_SIZE,
2733 (u8 *)vendor_pn))
2734 vendor_pn[0] = '\0';
2735 else
2736 vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
Eilon Greenstein589abe32009-02-12 08:36:55 +00002737
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002738 netdev_info(bp->dev, "Warning: Unqualified SFP+ module detected,"
2739 " Port %d from %s part number %s\n",
Joe Perches7995c642010-02-17 15:01:52 +00002740 params->port, vendor_name, vendor_pn);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002741 return -EINVAL;
2742}
2743
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002744static u8 bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
2745 struct bnx2x_phy *phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002746 u16 edc_mode)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002747{
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002748 u16 cur_limiting_mode;
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002749
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002750 bnx2x_cl45_read(bp, phy,
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002751 MDIO_PMA_DEVAD,
2752 MDIO_PMA_REG_ROM_VER2,
2753 &cur_limiting_mode);
2754 DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
2755 cur_limiting_mode);
2756
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002757 if (edc_mode == EDC_MODE_LIMITING) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002758 DP(NETIF_MSG_LINK,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002759 "Setting LIMITING MODE\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002760 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002761 MDIO_PMA_DEVAD,
2762 MDIO_PMA_REG_ROM_VER2,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002763 EDC_MODE_LIMITING);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002764 } else { /* LRM mode ( default )*/
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002765
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002766 DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00002767
Eilon Greenstein589abe32009-02-12 08:36:55 +00002768 /* Changing to LRM mode takes quite few seconds.
2769 So do it only if current mode is limiting
2770 ( default is LRM )*/
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002771 if (cur_limiting_mode != EDC_MODE_LIMITING)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002772 return 0;
2773
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002774 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002775 MDIO_PMA_DEVAD,
2776 MDIO_PMA_REG_LRM_MODE,
2777 0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002778 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002779 MDIO_PMA_DEVAD,
2780 MDIO_PMA_REG_ROM_VER2,
2781 0x128);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002782 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002783 MDIO_PMA_DEVAD,
2784 MDIO_PMA_REG_MISC_CTRL0,
2785 0x4008);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002786 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002787 MDIO_PMA_DEVAD,
2788 MDIO_PMA_REG_LRM_MODE,
2789 0xaaaa);
2790 }
2791 return 0;
2792}
2793
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002794static u8 bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
2795 struct bnx2x_phy *phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002796 u16 edc_mode)
2797{
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002798 u16 phy_identifier;
2799 u16 rom_ver2_val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002800 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002801 MDIO_PMA_DEVAD,
2802 MDIO_PMA_REG_PHY_IDENTIFIER,
2803 &phy_identifier);
2804
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002805 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002806 MDIO_PMA_DEVAD,
2807 MDIO_PMA_REG_PHY_IDENTIFIER,
2808 (phy_identifier & ~(1<<9)));
2809
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002810 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002811 MDIO_PMA_DEVAD,
2812 MDIO_PMA_REG_ROM_VER2,
2813 &rom_ver2_val);
2814 /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002815 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002816 MDIO_PMA_DEVAD,
2817 MDIO_PMA_REG_ROM_VER2,
2818 (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
2819
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002820 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002821 MDIO_PMA_DEVAD,
2822 MDIO_PMA_REG_PHY_IDENTIFIER,
2823 (phy_identifier | (1<<9)));
2824
2825 return 0;
2826}
2827
2828
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002829static u8 bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
2830 struct link_params *params)
2831
Eilon Greenstein589abe32009-02-12 08:36:55 +00002832{
2833 u8 val;
2834 struct bnx2x *bp = params->bp;
2835 u16 timeout;
2836 /* Initialization time after hot-plug may take up to 300ms for some
2837 phys type ( e.g. JDSU ) */
2838 for (timeout = 0; timeout < 60; timeout++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002839 if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002840 == 0) {
2841 DP(NETIF_MSG_LINK, "SFP+ module initialization "
2842 "took %d ms\n", timeout * 5);
2843 return 0;
2844 }
2845 msleep(5);
2846 }
2847 return -EINVAL;
2848}
2849
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002850static void bnx2x_8727_power_module(struct bnx2x *bp,
2851 struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002852 struct bnx2x_phy *phy,
2853 u8 is_power_up) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002854 /* Make sure GPIOs are not using for LED mode */
2855 u16 val;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002856 /*
2857 * In the GPIO register, bit 4 is use to detemine if the GPIOs are
2858 * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
2859 * output
2860 * Bits 0-1 determine the gpios value for OUTPUT in case bit 4 val is 0
2861 * Bits 8-9 determine the gpios value for INPUT in case bit 4 val is 1
2862 * where the 1st bit is the over-current(only input), and 2nd bit is
2863 * for power( only output )
2864 */
2865
2866 /*
2867 * In case of NOC feature is disabled and power is up, set GPIO control
2868 * as input to enable listening of over-current indication
2869 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002870 if (phy->flags & FLAGS_NOC)
2871 return;
2872 if (!(phy->flags &
2873 FLAGS_NOC) && is_power_up)
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002874 val = (1<<4);
2875 else
2876 /*
2877 * Set GPIO control to OUTPUT, and set the power bit
2878 * to according to the is_power_up
2879 */
2880 val = ((!(is_power_up)) << 1);
2881
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002882 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002883 MDIO_PMA_DEVAD,
2884 MDIO_PMA_REG_8727_GPIO_CTRL,
2885 val);
2886}
2887
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002888static u8 bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
2889 struct link_params *params)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002890{
2891 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002892 u16 edc_mode;
2893 u8 rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002894
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002895 u32 val = REG_RD(bp, params->shmem_base +
2896 offsetof(struct shmem_region, dev_info.
2897 port_feature_config[params->port].config));
Eilon Greenstein589abe32009-02-12 08:36:55 +00002898
2899 DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
2900 params->port);
2901
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002902 if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002903 DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002904 return -EINVAL;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002905 } else if (bnx2x_verify_sfp_module(phy, params) !=
Eilon Greenstein589abe32009-02-12 08:36:55 +00002906 0) {
2907 /* check SFP+ module compatibility */
2908 DP(NETIF_MSG_LINK, "Module verification failed!!\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002909 rc = -EINVAL;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002910 /* Turn on fault module-detected led */
2911 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2912 MISC_REGISTERS_GPIO_HIGH,
2913 params->port);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002914 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) &&
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002915 ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
2916 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN)) {
2917 /* Shutdown SFP+ module */
2918 DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002919 bnx2x_8727_power_module(bp, params, phy, 0);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002920 return rc;
2921 }
2922 } else {
2923 /* Turn off fault module-detected led */
2924 DP(NETIF_MSG_LINK, "Turn off fault module-detected led\n");
2925 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2926 MISC_REGISTERS_GPIO_LOW,
2927 params->port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002928 }
2929
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002930 /* power up the SFP module */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002931 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727)
2932 bnx2x_8727_power_module(bp, params, phy, 1);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002933
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002934 /* Check and set limiting mode / LRM mode on 8726.
2935 On 8727 it is done automatically */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002936 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726)
2937 bnx2x_8726_set_limiting_mode(bp, phy, edc_mode);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002938 else
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002939 bnx2x_8727_set_limiting_mode(bp, phy, edc_mode);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002940 /*
2941 * Enable transmit for this module if the module is approved, or
2942 * if unapproved modules should also enable the Tx laser
2943 */
2944 if (rc == 0 ||
2945 (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
2946 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002947 bnx2x_sfp_set_transmitter(bp, phy, params->port, 1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002948 else
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002949 bnx2x_sfp_set_transmitter(bp, phy, params->port, 0);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002950
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002951 return rc;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002952}
2953
2954void bnx2x_handle_module_detect_int(struct link_params *params)
2955{
2956 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002957 struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
Eilon Greenstein589abe32009-02-12 08:36:55 +00002958 u32 gpio_val;
2959 u8 port = params->port;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002960
Eilon Greenstein589abe32009-02-12 08:36:55 +00002961 /* Set valid module led off */
2962 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2963 MISC_REGISTERS_GPIO_HIGH,
2964 params->port);
2965
2966 /* Get current gpio val refelecting module plugged in / out*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002967 gpio_val = bnx2x_get_gpio(bp, MISC_REGISTERS_GPIO_3, port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002968
2969 /* Call the handling function in case module is detected */
2970 if (gpio_val == 0) {
2971
2972 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002973 MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
2974 port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002975
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002976 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
2977 bnx2x_sfp_module_detection(phy, params);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002978 else
2979 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
2980 } else {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002981 u32 val = REG_RD(bp, params->shmem_base +
2982 offsetof(struct shmem_region, dev_info.
2983 port_feature_config[params->port].
2984 config));
2985
Eilon Greenstein589abe32009-02-12 08:36:55 +00002986 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
2987 MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
2988 port);
2989 /* Module was plugged out. */
2990 /* Disable transmit for this module */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002991 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
2992 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002993 bnx2x_sfp_set_transmitter(bp, phy, params->port, 0);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002994 }
2995}
2996
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002997static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosner6bbca912008-08-13 15:57:28 -07002998{
Yaniv Rosner6bbca912008-08-13 15:57:28 -07002999 /* Force KR or KX */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003000 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003001 MDIO_PMA_DEVAD,
3002 MDIO_PMA_REG_CTRL,
3003 0x2040);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003004 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003005 MDIO_PMA_DEVAD,
3006 MDIO_PMA_REG_10G_CTRL2,
3007 0x000b);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003008 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003009 MDIO_PMA_DEVAD,
3010 MDIO_PMA_REG_BCM_CTRL,
3011 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003012 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003013 MDIO_AN_DEVAD,
3014 MDIO_AN_REG_CTRL,
3015 0x0000);
3016}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003017
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003018static void bnx2x_8073_set_xaui_low_power_mode(struct bnx2x *bp,
3019 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003020{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003021 u16 val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003022 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003023 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003024 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003025
3026 if (val == 0) {
3027 /* Mustn't set low power mode in 8073 A0 */
3028 return;
3029 }
3030
3031 /* Disable PLL sequencer (use read-modify-write to clear bit 13) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003032 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003033 MDIO_XS_DEVAD,
3034 MDIO_XS_PLL_SEQUENCER, &val);
3035 val &= ~(1<<13);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003036 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003037 MDIO_XS_DEVAD, MDIO_XS_PLL_SEQUENCER, val);
3038
3039 /* PLL controls */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003040 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003041 MDIO_XS_DEVAD, 0x805E, 0x1077);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003042 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003043 MDIO_XS_DEVAD, 0x805D, 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003044 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003045 MDIO_XS_DEVAD, 0x805C, 0x030B);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003046 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003047 MDIO_XS_DEVAD, 0x805B, 0x1240);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003048 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003049 MDIO_XS_DEVAD, 0x805A, 0x2490);
3050
3051 /* Tx Controls */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003052 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003053 MDIO_XS_DEVAD, 0x80A7, 0x0C74);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003054 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003055 MDIO_XS_DEVAD, 0x80A6, 0x9041);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003056 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003057 MDIO_XS_DEVAD, 0x80A5, 0x4640);
3058
3059 /* Rx Controls */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003060 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003061 MDIO_XS_DEVAD, 0x80FE, 0x01C4);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003062 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003063 MDIO_XS_DEVAD, 0x80FD, 0x9249);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003064 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003065 MDIO_XS_DEVAD, 0x80FC, 0x2015);
3066
3067 /* Enable PLL sequencer (use read-modify-write to set bit 13) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003068 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003069 MDIO_XS_DEVAD,
3070 MDIO_XS_PLL_SEQUENCER, &val);
3071 val |= (1<<13);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003072 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003073 MDIO_XS_DEVAD, MDIO_XS_PLL_SEQUENCER, val);
3074}
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003075
3076static void bnx2x_8073_set_pause_cl37(struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003077 struct bnx2x_phy *phy,
3078 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003079{
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003080 u16 cl37_val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003081 struct bnx2x *bp = params->bp;
3082 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003083 MDIO_AN_DEVAD,
3084 MDIO_AN_REG_CL37_FC_LD, &cl37_val);
3085
3086 cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3087 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003088 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003089 if ((vars->ieee_fc &
3090 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
3091 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
3092 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
3093 }
3094 if ((vars->ieee_fc &
3095 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
3096 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3097 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3098 }
3099 if ((vars->ieee_fc &
3100 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
3101 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3102 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3103 }
3104 DP(NETIF_MSG_LINK,
3105 "Ext phy AN advertize cl37 0x%x\n", cl37_val);
3106
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003107 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003108 MDIO_AN_DEVAD,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003109 MDIO_AN_REG_CL37_FC_LD, cl37_val);
3110 msleep(500);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003111}
3112
3113static void bnx2x_ext_phy_set_pause(struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003114 struct bnx2x_phy *phy,
3115 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003116{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003117 u16 val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003118 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003119 /* read modify write pause advertizing */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003120 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003121 MDIO_AN_DEVAD,
3122 MDIO_AN_REG_ADV_PAUSE, &val);
3123
3124 val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003125
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003126 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
3127
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003128 if ((vars->ieee_fc &
3129 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003130 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3131 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
3132 }
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003133 if ((vars->ieee_fc &
3134 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003135 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3136 val |=
3137 MDIO_AN_REG_ADV_PAUSE_PAUSE;
3138 }
3139 DP(NETIF_MSG_LINK,
3140 "Ext phy AN advertize 0x%x\n", val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003141 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003142 MDIO_AN_DEVAD,
3143 MDIO_AN_REG_ADV_PAUSE, val);
3144}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003145
3146static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
3147 struct link_params *params)
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003148{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003149
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003150 u16 bank, i = 0;
3151 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003152
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003153 for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
3154 bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003155 CL45_WR_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003156 bank,
3157 MDIO_RX0_RX_EQ_BOOST,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003158 phy->rx_preemphasis[i]);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003159 }
3160
3161 for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
3162 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003163 CL45_WR_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003164 bank,
3165 MDIO_TX0_TX_DRIVER,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003166 phy->tx_preemphasis[i]);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003167 }
3168}
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003169
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003170static void bnx2x_8481_set_led(struct bnx2x *bp,
3171 struct bnx2x_phy *phy)
Eilon Greenstein2f904462009-08-12 08:22:16 +00003172{
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003173 u16 val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003174
3175 /* PHYC_CTL_LED_CTL */
3176 bnx2x_cl45_read(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003177 MDIO_PMA_DEVAD,
3178 MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
3179 val &= 0xFE00;
3180 val |= 0x0092;
Eilon Greenstein2f904462009-08-12 08:22:16 +00003181
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003182 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003183 MDIO_PMA_DEVAD,
3184 MDIO_PMA_REG_8481_LINK_SIGNAL, val);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003185
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003186 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003187 MDIO_PMA_DEVAD,
3188 MDIO_PMA_REG_8481_LED1_MASK,
3189 0x80);
3190
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003191 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003192 MDIO_PMA_DEVAD,
3193 MDIO_PMA_REG_8481_LED2_MASK,
3194 0x18);
3195
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003196 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003197 MDIO_PMA_DEVAD,
3198 MDIO_PMA_REG_8481_LED3_MASK,
3199 0x0040);
3200
Eilon Greenstein2f904462009-08-12 08:22:16 +00003201 /* 'Interrupt Mask' */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003202 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003203 MDIO_AN_DEVAD,
3204 0xFFFB, 0xFFFD);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003205}
Eilon Greenstein2f904462009-08-12 08:22:16 +00003206
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003207static void bnx2x_init_internal_phy(struct bnx2x_phy *phy,
3208 struct link_params *params,
3209 struct link_vars *vars)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003210{
3211 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003212 u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
3213 (params->loopback_mode == LOOPBACK_XGXS_10));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003214 if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003215 if (SINGLE_MEDIA_DIRECT(params) &&
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003216 (params->feature_config_flags &
3217 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003218 bnx2x_set_preemphasis(phy, params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003219
3220 /* forced speed requested? */
Yaniv Rosner7846e472009-11-05 19:18:07 +02003221 if (vars->line_speed != SPEED_AUTO_NEG ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003222 (SINGLE_MEDIA_DIRECT(params) &&
Yaniv Rosner7846e472009-11-05 19:18:07 +02003223 params->loopback_mode == LOOPBACK_EXT)) {
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003224 DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
3225
3226 /* disable autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003227 bnx2x_set_autoneg(phy, params, vars, 0);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003228
3229 /* program speed and duplex */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003230 bnx2x_program_serdes(phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003231
3232 } else { /* AN_mode */
3233 DP(NETIF_MSG_LINK, "not SGMII, AN\n");
3234
3235 /* AN enabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003236 bnx2x_set_brcm_cl37_advertisment(phy, params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003237
3238 /* program duplex & pause advertisement (for aneg) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003239 bnx2x_set_ieee_aneg_advertisment(phy, params,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003240 vars->ieee_fc);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003241
3242 /* enable autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003243 bnx2x_set_autoneg(phy, params, vars, enable_cl73);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003244
3245 /* enable and restart AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003246 bnx2x_restart_autoneg(phy, params, enable_cl73);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003247 }
3248
3249 } else { /* SGMII mode */
3250 DP(NETIF_MSG_LINK, "SGMII\n");
3251
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003252 bnx2x_initialize_sgmii_process(phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003253 }
3254}
3255
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003256static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
3257 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003258{
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003259 u16 cnt, ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003260 /* Wait for soft reset to get cleared upto 1 sec */
3261 for (cnt = 0; cnt < 1000; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003262 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003263 MDIO_PMA_DEVAD,
3264 MDIO_PMA_REG_CTRL, &ctrl);
3265 if (!(ctrl & (1<<15)))
3266 break;
3267 msleep(1);
3268 }
3269 DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n",
3270 ctrl, cnt);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003271 return 0;
3272}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003273
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003274static u8 bnx2x_8705_config_init(struct bnx2x_phy *phy,
3275 struct link_params *params,
3276 struct link_vars *vars)
3277{
3278 struct bnx2x *bp = params->bp;
3279 DP(NETIF_MSG_LINK, "init 8705\n");
3280 /* Restore normal power mode*/
3281 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
3282 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
3283 /* HW reset */
3284 bnx2x_ext_phy_hw_reset(bp, params->port);
3285 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
3286 bnx2x_wait_reset_complete(bp, phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003287 DP(NETIF_MSG_LINK, "XGXS 8705\n");
3288
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003289 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003290 MDIO_PMA_DEVAD,
3291 MDIO_PMA_REG_MISC_CTRL,
3292 0x8288);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003293 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003294 MDIO_PMA_DEVAD,
3295 MDIO_PMA_REG_PHY_IDENTIFIER,
3296 0x7fbf);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003297 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003298 MDIO_PMA_DEVAD,
3299 MDIO_PMA_REG_CMU_PLL_BYPASS,
3300 0x0100);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003301 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003302 MDIO_WIS_DEVAD,
3303 MDIO_WIS_REG_LASI_CNTL, 0x1);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003304
Eilon Greenstein3b313b62009-03-02 08:00:10 +00003305 /* BCM8705 doesn't have microcode, hence the 0 */
3306 bnx2x_save_spirom_version(bp, params->port,
3307 params->shmem_base, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003308
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003309 return 0;
3310}
3311
3312static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
3313 struct link_params *params,
3314 struct link_vars *vars)
3315{
3316 u16 cnt, val;
3317 struct bnx2x *bp = params->bp;
3318 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
3319 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
3320 /* HW reset */
3321 bnx2x_ext_phy_hw_reset(bp, params->port);
3322 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
3323
3324 bnx2x_wait_reset_complete(bp, phy);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003325 /* Wait until fw is loaded */
3326 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003327 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003328 MDIO_PMA_REG_ROM_VER1, &val);
3329 if (val)
3330 break;
3331 msleep(10);
3332 }
3333 DP(NETIF_MSG_LINK, "XGXS 8706 is initialized "
3334 "after %d ms\n", cnt);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003335 if ((params->feature_config_flags &
3336 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3337 u8 i;
3338 u16 reg;
3339 for (i = 0; i < 4; i++) {
3340 reg = MDIO_XS_8706_REG_BANK_RX0 +
3341 i*(MDIO_XS_8706_REG_BANK_RX1 -
3342 MDIO_XS_8706_REG_BANK_RX0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003343 bnx2x_cl45_read(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003344 MDIO_XS_DEVAD,
3345 reg, &val);
3346 /* Clear first 3 bits of the control */
3347 val &= ~0x7;
3348 /* Set control bits according to
3349 configuation */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003350 val |= (phy->rx_preemphasis[i] &
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003351 0x7);
3352 DP(NETIF_MSG_LINK, "Setting RX"
3353 "Equalizer to BCM8706 reg 0x%x"
3354 " <-- val 0x%x\n", reg, val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003355 bnx2x_cl45_write(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003356 MDIO_XS_DEVAD,
3357 reg, val);
3358 }
3359 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003360 /* Force speed */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003361 if (params->req_line_speed == SPEED_10000) {
3362 DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
3363
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003364 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003365 MDIO_PMA_DEVAD,
3366 MDIO_PMA_REG_DIGITAL_CTRL,
3367 0x400);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003368 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02003369 MDIO_PMA_REG_LASI_CTRL, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003370 } else {
3371 /* Force 1Gbps using autoneg with 1G
3372 advertisment */
3373
3374 /* Allow CL37 through CL73 */
3375 DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003376 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003377 MDIO_AN_DEVAD,
3378 MDIO_AN_REG_CL37_CL73,
3379 0x040c);
3380
3381 /* Enable Full-Duplex advertisment on CL37 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003382 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003383 MDIO_AN_DEVAD,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003384 MDIO_AN_REG_CL37_FC_LP,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003385 0x0020);
3386 /* Enable CL37 AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003387 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003388 MDIO_AN_DEVAD,
3389 MDIO_AN_REG_CL37_AN,
3390 0x1000);
3391 /* 1G support */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003392 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003393 MDIO_AN_DEVAD,
3394 MDIO_AN_REG_ADV, (1<<5));
3395
3396 /* Enable clause 73 AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003397 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003398 MDIO_AN_DEVAD,
3399 MDIO_AN_REG_CTRL,
3400 0x1200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003401 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02003402 MDIO_PMA_DEVAD,
3403 MDIO_PMA_REG_RX_ALARM_CTRL,
3404 0x0400);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003405 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02003406 MDIO_PMA_DEVAD,
3407 MDIO_PMA_REG_LASI_CTRL, 0x0004);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003408
3409 }
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003410 bnx2x_save_bcm_spirom_ver(bp, params->port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003411 phy,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003412 params->shmem_base);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003413 return 0;
3414}
3415
3416static u8 bnx2x_8726_config_init(struct bnx2x_phy *phy,
3417 struct link_params *params,
3418 struct link_vars *vars)
3419{
3420 struct bnx2x *bp = params->bp;
3421 DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
3422 /* Restore normal power mode*/
3423 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
3424 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
3425
3426 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
3427 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
3428
3429 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
3430 bnx2x_wait_reset_complete(bp, phy);
3431
3432 bnx2x_wait_reset_complete(bp, phy);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003433 DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003434 bnx2x_8726_external_rom_boot(phy, params);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003435
Eilon Greenstein589abe32009-02-12 08:36:55 +00003436 /* Need to call module detected on initialization since
3437 the module detection triggered by actual module
3438 insertion might occur before driver is loaded, and when
3439 driver is loaded, it reset all registers, including the
3440 transmitter */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003441 bnx2x_sfp_module_detection(phy, params);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003442
3443 /* Set Flow control */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003444 bnx2x_ext_phy_set_pause(params, phy, vars);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003445 if (params->req_line_speed == SPEED_1000) {
3446 DP(NETIF_MSG_LINK, "Setting 1G force\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003447 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003448 MDIO_PMA_REG_CTRL, 0x40);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003449 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003450 MDIO_PMA_REG_10G_CTRL2, 0xD);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003451 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003452 MDIO_PMA_REG_LASI_CTRL, 0x5);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003453 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003454 MDIO_PMA_REG_RX_ALARM_CTRL,
3455 0x400);
3456 } else if ((params->req_line_speed ==
3457 SPEED_AUTO_NEG) &&
3458 ((params->speed_cap_mask &
3459 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))) {
Frans Pop2381a552010-03-24 07:57:36 +00003460 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003461 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003462 MDIO_AN_REG_ADV, 0x20);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003463 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003464 MDIO_AN_REG_CL37_CL73, 0x040c);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003465 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003466 MDIO_AN_REG_CL37_FC_LD, 0x0020);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003467 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003468 MDIO_AN_REG_CL37_AN, 0x1000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003469 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003470 MDIO_AN_REG_CTRL, 0x1200);
3471
3472 /* Enable RX-ALARM control to receive
3473 interrupt for 1G speed change */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003474 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003475 MDIO_PMA_REG_LASI_CTRL, 0x4);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003476 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003477 MDIO_PMA_REG_RX_ALARM_CTRL,
3478 0x400);
3479
3480 } else { /* Default 10G. Set only LASI control */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003481 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003482 MDIO_PMA_REG_LASI_CTRL, 1);
3483 }
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003484
3485 /* Set TX PreEmphasis if needed */
3486 if ((params->feature_config_flags &
3487 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3488 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
3489 "TX_CTRL2 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003490 phy->tx_preemphasis[0],
3491 phy->tx_preemphasis[1]);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003492 bnx2x_cl45_write(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003493 MDIO_PMA_DEVAD,
3494 MDIO_PMA_REG_8726_TX_CTRL1,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003495 phy->tx_preemphasis[0]);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003496
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003497 bnx2x_cl45_write(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003498 MDIO_PMA_DEVAD,
3499 MDIO_PMA_REG_8726_TX_CTRL2,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003500 phy->tx_preemphasis[1]);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003501 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003502 return 0;
3503
3504}
3505
3506static u8 bnx2x_8072_8073_config_init(struct bnx2x_phy *phy,
3507 struct link_params *params,
3508 struct link_vars *vars)
3509{
3510 struct bnx2x *bp = params->bp;
3511 u16 val = 0;
3512 u8 gpio_port;
3513 DP(NETIF_MSG_LINK, "Init 8073\n");
3514
3515 gpio_port = params->port;
3516 /* Restore normal power mode*/
3517 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
3518 MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
3519
3520 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
3521 MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
3522
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003523 {
3524 u16 tmp1;
3525 u16 rx_alarm_ctrl_val;
3526 u16 lasi_ctrl_val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003527 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003528 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) {
3529 rx_alarm_ctrl_val = 0x400;
3530 lasi_ctrl_val = 0x0004;
3531 } else {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003532 rx_alarm_ctrl_val = (1<<2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003533 lasi_ctrl_val = 0x0004;
3534 }
3535
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003536 /* enable LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003537 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003538 MDIO_PMA_DEVAD,
3539 MDIO_PMA_REG_RX_ALARM_CTRL,
3540 rx_alarm_ctrl_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003541
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003542 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003543 MDIO_PMA_DEVAD,
3544 MDIO_PMA_REG_LASI_CTRL,
3545 lasi_ctrl_val);
3546
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003547 bnx2x_8073_set_pause_cl37(params, phy, vars);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003548
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003549 if (phy->type ==
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003550 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003551 bnx2x_bcm8072_external_rom_boot(phy, params);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003552 else
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003553 /* In case of 8073 with long xaui lines,
3554 don't set the 8073 xaui low power*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003555 bnx2x_8073_set_xaui_low_power_mode(bp, phy);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003556
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003557 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003558 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003559 MDIO_PMA_REG_M8051_MSGOUT_REG,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003560 &tmp1);
3561
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003562 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003563 MDIO_PMA_DEVAD,
3564 MDIO_PMA_REG_RX_ALARM, &tmp1);
3565
3566 DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1):"
3567 "0x%x\n", tmp1);
3568
3569 /* If this is forced speed, set to KR or KX
3570 * (all other are not supported)
3571 */
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003572 if (params->loopback_mode == LOOPBACK_EXT) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003573 bnx2x_807x_force_10G(bp, phy);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003574 DP(NETIF_MSG_LINK,
3575 "Forced speed 10G on 807X\n");
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003576 return 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003577 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003578 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003579 MDIO_PMA_DEVAD,
3580 MDIO_PMA_REG_BCM_CTRL,
3581 0x0002);
3582 }
3583 if (params->req_line_speed != SPEED_AUTO_NEG) {
3584 if (params->req_line_speed == SPEED_10000) {
3585 val = (1<<7);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003586 } else if (params->req_line_speed ==
3587 SPEED_2500) {
3588 val = (1<<5);
3589 /* Note that 2.5G works only
3590 when used with 1G advertisment */
3591 } else
3592 val = (1<<5);
3593 } else {
3594
3595 val = 0;
3596 if (params->speed_cap_mask &
3597 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
3598 val |= (1<<7);
3599
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003600 /* Note that 2.5G works only when
3601 used with 1G advertisment */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003602 if (params->speed_cap_mask &
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003603 (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
3604 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003605 val |= (1<<5);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003606 DP(NETIF_MSG_LINK,
3607 "807x autoneg val = 0x%x\n", val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003608 }
3609
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003610 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003611 MDIO_AN_DEVAD,
3612 MDIO_AN_REG_ADV, val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003613
3614 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003615 MDIO_AN_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003616 MDIO_AN_REG_8073_2_5G, &tmp1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003617
3618 if (((params->speed_cap_mask &
3619 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
3620 (params->req_line_speed ==
3621 SPEED_AUTO_NEG)) ||
3622 (params->req_line_speed ==
3623 SPEED_2500)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003624 u16 phy_ver;
3625 /* Allow 2.5G for A1 and above */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003626 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003627 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003628 MDIO_PMA_REG_8073_CHIP_REV, &phy_ver);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003629 DP(NETIF_MSG_LINK, "Add 2.5G\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003630 if (phy_ver > 0)
3631 tmp1 |= 1;
3632 else
3633 tmp1 &= 0xfffe;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003634 } else {
3635 DP(NETIF_MSG_LINK, "Disable 2.5G\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003636 tmp1 &= 0xfffe;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003637 }
3638
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003639 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003640 MDIO_AN_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003641 MDIO_AN_REG_8073_2_5G, tmp1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003642
3643 /* Add support for CL37 (passive mode) II */
3644
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003645 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003646 MDIO_AN_DEVAD,
3647 MDIO_AN_REG_CL37_FC_LD,
3648 &tmp1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003649
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003650 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003651 MDIO_AN_DEVAD,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003652 MDIO_AN_REG_CL37_FC_LD, (tmp1 |
3653 ((params->req_duplex == DUPLEX_FULL) ?
3654 0x20 : 0x40)));
3655
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003656 /* Add support for CL37 (passive mode) III */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003657 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003658 MDIO_AN_DEVAD,
3659 MDIO_AN_REG_CL37_AN, 0x1000);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003660
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003661 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003662 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003663 /* The SNR will improve about 2db by changing
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003664 BW and FEE main tap. Rest commands are executed
3665 after link is up*/
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003666 /*Change FFE main cursor to 5 in EDC register*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003667 if (bnx2x_8073_is_snr_needed(bp, phy))
3668 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003669 MDIO_PMA_DEVAD,
3670 MDIO_PMA_REG_EDC_FFE_MAIN,
3671 0xFB0C);
3672
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003673 /* Enable FEC (Forware Error Correction)
3674 Request in the AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003675 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003676 MDIO_AN_DEVAD,
3677 MDIO_AN_REG_ADV2, &tmp1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003678
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003679 tmp1 |= (1<<15);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003680
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003681 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003682 MDIO_AN_DEVAD,
3683 MDIO_AN_REG_ADV2, tmp1);
3684
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003685 }
3686
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003687 bnx2x_ext_phy_set_pause(params, phy, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003688
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003689 /* Restart autoneg */
3690 msleep(500);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003691 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003692 MDIO_AN_DEVAD,
3693 MDIO_AN_REG_CTRL, 0x1200);
3694 DP(NETIF_MSG_LINK, "807x Autoneg Restart: "
3695 "Advertise 1G=%x, 10G=%x\n",
3696 ((val & (1<<5)) > 0),
3697 ((val & (1<<7)) > 0));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003698 return 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003699 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003700}
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003701
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003702static u8 bnx2x_8727_config_init(struct bnx2x_phy *phy,
3703 struct link_params *params,
3704 struct link_vars *vars)
3705{
3706 u16 tmp1, val, mod_abs;
3707 u16 rx_alarm_ctrl_val;
3708 u16 lasi_ctrl_val;
3709 struct bnx2x *bp = params->bp;
3710 /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003711
3712 /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
3713
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003714 rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
3715 lasi_ctrl_val = 0x0004;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003716 bnx2x_wait_reset_complete(bp, phy);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003717 DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
3718 /* enable LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003719 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003720 MDIO_PMA_DEVAD,
3721 MDIO_PMA_REG_RX_ALARM_CTRL,
3722 rx_alarm_ctrl_val);
3723
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003724 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003725 MDIO_PMA_DEVAD,
3726 MDIO_PMA_REG_LASI_CTRL,
3727 lasi_ctrl_val);
3728
3729 /* Initially configure MOD_ABS to interrupt when
3730 module is presence( bit 8) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003731 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003732 MDIO_PMA_DEVAD,
3733 MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
3734 /* Set EDC off by setting OPTXLOS signal input to low
3735 (bit 9).
3736 When the EDC is off it locks onto a reference clock and
3737 avoids becoming 'lost'.*/
3738 mod_abs &= ~((1<<8) | (1<<9));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003739 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003740 MDIO_PMA_DEVAD,
3741 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
3742
3743 /* Make MOD_ABS give interrupt on change */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003744 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003745 MDIO_PMA_DEVAD,
3746 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3747 &val);
3748 val |= (1<<12);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003749 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003750 MDIO_PMA_DEVAD,
3751 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3752 val);
3753
3754 /* Set 8727 GPIOs to input to allow reading from the
3755 8727 GPIO0 status which reflect SFP+ module
3756 over-current */
3757
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003758 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003759 MDIO_PMA_DEVAD,
3760 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3761 &val);
3762 val &= 0xff8f; /* Reset bits 4-6 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003763 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003764 MDIO_PMA_DEVAD,
3765 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3766 val);
3767
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003768 bnx2x_8727_power_module(bp, params, phy, 1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003769
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003770 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003771 MDIO_PMA_DEVAD,
3772 MDIO_PMA_REG_M8051_MSGOUT_REG,
3773 &tmp1);
3774
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003775 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003776 MDIO_PMA_DEVAD,
3777 MDIO_PMA_REG_RX_ALARM, &tmp1);
3778
3779 /* Set option 1G speed */
3780 if (params->req_line_speed == SPEED_1000) {
3781
3782 DP(NETIF_MSG_LINK, "Setting 1G force\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003783 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003784 MDIO_PMA_DEVAD,
3785 MDIO_PMA_REG_CTRL, 0x40);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003786 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003787 MDIO_PMA_DEVAD,
3788 MDIO_PMA_REG_10G_CTRL2, 0xD);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003789 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003790 MDIO_PMA_DEVAD,
3791 MDIO_PMA_REG_10G_CTRL2, &tmp1);
Frans Pop2381a552010-03-24 07:57:36 +00003792 DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003793
3794 } else if ((params->req_line_speed ==
3795 SPEED_AUTO_NEG) &&
3796 ((params->speed_cap_mask &
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003797 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
3798 ((params->speed_cap_mask &
3799 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
3800 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Frans Pop2381a552010-03-24 07:57:36 +00003801 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003802 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3803 MDIO_AN_REG_8727_MISC_CTRL, 0);
3804 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003805 MDIO_AN_REG_CL37_AN, 0x1300);
3806 } else {
3807 /* Since the 8727 has only single reset pin,
3808 need to set the 10G registers although it is
3809 default */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003810 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003811 MDIO_AN_REG_8727_MISC_CTRL,
3812 0x0020);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003813 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003814 MDIO_AN_REG_CL37_AN, 0x0100);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003815 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003816 MDIO_PMA_REG_CTRL, 0x2040);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003817 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003818 MDIO_PMA_REG_10G_CTRL2, 0x0008);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003819 }
3820
Yaniv Rosner1ab6c162010-06-14 23:25:19 -07003821 /* Set 2-wire transfer rate of SFP+ module EEPROM
3822 * to 100Khz since some DACs(direct attached cables) do
3823 * not work at 400Khz.
3824 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003825 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003826 MDIO_PMA_DEVAD,
3827 MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
Yaniv Rosner1ab6c162010-06-14 23:25:19 -07003828 0xa001);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003829
3830 /* Set TX PreEmphasis if needed */
3831 if ((params->feature_config_flags &
3832 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3833 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
3834 "TX_CTRL2 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003835 phy->tx_preemphasis[0],
3836 phy->tx_preemphasis[1]);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003837 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003838 MDIO_PMA_DEVAD,
3839 MDIO_PMA_REG_8727_TX_CTRL1,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003840 phy->tx_preemphasis[0]);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003841
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003842 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003843 MDIO_PMA_DEVAD,
3844 MDIO_PMA_REG_8727_TX_CTRL2,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003845 phy->tx_preemphasis[1]);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003846 }
3847
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003848 return 0;
3849}
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003850
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003851static u8 bnx2x_7101_config_init(struct bnx2x_phy *phy,
3852 struct link_params *params,
3853 struct link_vars *vars)
3854{
3855 u16 fw_ver1, fw_ver2, val;
3856 struct bnx2x *bp = params->bp;
3857 DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
3858
3859 /* Restore normal power mode*/
3860 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
3861 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
3862 /* HW reset */
3863 bnx2x_ext_phy_hw_reset(bp, params->port);
3864
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003865 DP(NETIF_MSG_LINK,
3866 "Setting the SFX7101 LASI indication\n");
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003867 bnx2x_wait_reset_complete(bp, phy);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003868 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003869 MDIO_PMA_DEVAD,
3870 MDIO_PMA_REG_LASI_CTRL, 0x1);
3871 DP(NETIF_MSG_LINK,
3872 "Setting the SFX7101 LED to blink on traffic\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003873 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003874 MDIO_PMA_DEVAD,
3875 MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
3876
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003877 bnx2x_ext_phy_set_pause(params, phy, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003878 /* Restart autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003879 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003880 MDIO_AN_DEVAD,
3881 MDIO_AN_REG_CTRL, &val);
3882 val |= 0x200;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003883 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003884 MDIO_AN_DEVAD,
3885 MDIO_AN_REG_CTRL, val);
Eilon Greenstein28577182009-02-12 08:37:00 +00003886
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003887 /* Save spirom version */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003888 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003889 MDIO_PMA_REG_7101_VER1, &fw_ver1);
3890
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003891 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003892 MDIO_PMA_REG_7101_VER2, &fw_ver2);
3893
3894 bnx2x_save_spirom_version(params->bp, params->port,
3895 params->shmem_base,
3896 (u32)(fw_ver1<<16 | fw_ver2));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003897 return 0;
3898}
3899
3900static u8 bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
3901 struct link_params *params,
3902 struct link_vars *vars)
3903{
3904 struct bnx2x *bp = params->bp;
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003905 {
Eilon Greenstein2f904462009-08-12 08:22:16 +00003906 /* This phy uses the NIG latch mechanism since link
3907 indication arrives through its LED4 and not via
3908 its LASI signal, so we get steady signal
3909 instead of clear on read */
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003910 u16 autoneg_val, an_1000_val, an_10_100_val, temp;
3911 temp = vars->line_speed;
3912 vars->line_speed = SPEED_10000;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003913 bnx2x_wait_reset_complete(bp, phy);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003914 bnx2x_set_autoneg(phy, params, vars, 0);
3915 bnx2x_program_serdes(phy, params, vars);
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003916 vars->line_speed = temp;
3917
Eilon Greenstein2f904462009-08-12 08:22:16 +00003918 bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003919 1 << NIG_LATCH_BC_ENABLE_MI_INT);
Eilon Greenstein28577182009-02-12 08:37:00 +00003920
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003921 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003922 MDIO_PMA_DEVAD,
3923 MDIO_PMA_REG_CTRL, 0x0000);
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02003924
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003925 bnx2x_8481_set_led(bp, phy);
Eilon Greenstein28577182009-02-12 08:37:00 +00003926
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003927 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003928 MDIO_AN_DEVAD,
3929 MDIO_AN_REG_8481_1000T_CTRL,
3930 &an_1000_val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003931 bnx2x_ext_phy_set_pause(params, phy, vars);
3932 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003933 MDIO_AN_REG_8481_LEGACY_AN_ADV,
3934 &an_10_100_val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003935 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003936 MDIO_AN_REG_8481_LEGACY_MII_CTRL,
3937 &autoneg_val);
3938 /* Disable forced speed */
3939 autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) |
3940 (1<<13));
3941 an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
Eilon Greenstein2f904462009-08-12 08:22:16 +00003942
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003943 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
3944 (params->speed_cap_mask &
3945 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
3946 (params->req_line_speed == SPEED_1000)) {
3947 an_1000_val |= (1<<8);
3948 autoneg_val |= (1<<9 | 1<<12);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003949 if (params->req_duplex == DUPLEX_FULL)
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003950 an_1000_val |= (1<<9);
3951 DP(NETIF_MSG_LINK, "Advertising 1G\n");
3952 } else
3953 an_1000_val &= ~((1<<8) | (1<<9));
Yaniv Rosner46d15cc2009-11-05 19:18:30 +02003954
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003955 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003956 MDIO_AN_DEVAD,
3957 MDIO_AN_REG_8481_1000T_CTRL,
3958 an_1000_val);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003959
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003960 /* set 10 speed advertisement */
3961 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
3962 (params->speed_cap_mask &
3963 (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
3964 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
3965 an_10_100_val |= (1<<7);
3966 /*
3967 * Enable autoneg and restart autoneg for
3968 * legacy speeds
3969 */
3970 autoneg_val |= (1<<9 | 1<<12);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003971
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003972 if (params->req_duplex == DUPLEX_FULL)
3973 an_10_100_val |= (1<<8);
3974 DP(NETIF_MSG_LINK, "Advertising 100M\n");
Eilon Greenstein2f904462009-08-12 08:22:16 +00003975 }
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003976 /* set 10 speed advertisement */
3977 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
3978 (params->speed_cap_mask &
3979 (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
3980 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
3981 an_10_100_val |= (1<<5);
3982 autoneg_val |= (1<<9 | 1<<12);
3983 if (params->req_duplex == DUPLEX_FULL)
3984 an_10_100_val |= (1<<6);
3985 DP(NETIF_MSG_LINK, "Advertising 10M\n");
3986 }
3987
3988 /* Only 10/100 are allowed to work in FORCE mode */
3989 if (params->req_line_speed == SPEED_100) {
3990 autoneg_val |= (1<<13);
3991 /* Enabled AUTO-MDIX when autoneg is disabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003992 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003993 MDIO_AN_DEVAD,
3994 MDIO_AN_REG_8481_AUX_CTRL,
3995 (1<<15 | 1<<9 | 7<<0));
3996 DP(NETIF_MSG_LINK, "Setting 100M force\n");
3997 }
3998 if (params->req_line_speed == SPEED_10) {
3999 /* Enabled AUTO-MDIX when autoneg is disabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004000 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004001 MDIO_AN_DEVAD,
4002 MDIO_AN_REG_8481_AUX_CTRL,
4003 (1<<15 | 1<<9 | 7<<0));
4004 DP(NETIF_MSG_LINK, "Setting 10M force\n");
4005 }
4006
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004007 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004008 MDIO_AN_DEVAD,
4009 MDIO_AN_REG_8481_LEGACY_AN_ADV,
4010 an_10_100_val);
4011
4012 if (params->req_duplex == DUPLEX_FULL)
4013 autoneg_val |= (1<<8);
4014
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004015 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004016 MDIO_AN_DEVAD,
4017 MDIO_AN_REG_8481_LEGACY_MII_CTRL,
4018 autoneg_val);
4019
4020 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
4021 (params->speed_cap_mask &
4022 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
4023 (params->req_line_speed == SPEED_10000)) {
4024 DP(NETIF_MSG_LINK, "Advertising 10G\n");
4025 /* Restart autoneg for 10G*/
4026
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004027 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004028 MDIO_AN_DEVAD,
4029 MDIO_AN_REG_CTRL,
4030 0x3200);
4031
4032 } else if (params->req_line_speed != SPEED_10 &&
4033 params->req_line_speed != SPEED_100)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004034 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004035 MDIO_AN_DEVAD,
4036 MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
4037 1);
Eilon Greenstein28577182009-02-12 08:37:00 +00004038
Eilon Greensteinb1607af2009-08-12 08:22:54 +00004039 /* Save spirom version */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004040 bnx2x_save_8481_spirom_version(phy, params,
4041 params->shmem_base);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004042 return 0;
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004043 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004044}
4045
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004046static u8 bnx2x_848x3_config_init(struct bnx2x_phy *phy,
4047 struct link_params *params,
4048 struct link_vars *vars)
4049{
4050 struct bnx2x *bp = params->bp;
4051 u16 temp;
4052 msleep(1);
4053 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
4054 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
4055 params->port);
4056 msleep(200); /* 100 is not enough */
4057
4058 /**
4059 * BCM84823 requires that XGXS links up first @ 10G for normal
4060 * behavior
4061 */
4062 temp = vars->line_speed;
4063 vars->line_speed = SPEED_10000;
4064 bnx2x_set_autoneg(phy, params, vars, 0);
4065 bnx2x_program_serdes(phy, params, vars);
4066 vars->line_speed = temp;
4067 return bnx2x_848xx_cmn_config_init(phy, params, vars);
4068}
4069
4070static u8 bnx2x_8481_config_init(struct bnx2x_phy *phy,
4071 struct link_params *params,
4072 struct link_vars *vars)
4073{
4074 struct bnx2x *bp = params->bp;
4075 /* Restore normal power mode*/
4076 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
4077 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
4078
4079 /* HW reset */
4080 bnx2x_ext_phy_hw_reset(bp, params->port);
4081
4082 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
4083 return bnx2x_848xx_cmn_config_init(phy, params, vars);
4084}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004085static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
4086 struct link_params *params)
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004087{
4088 struct bnx2x *bp = params->bp;
4089 u16 mod_abs, rx_alarm_status;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004090 u32 val = REG_RD(bp, params->shmem_base +
4091 offsetof(struct shmem_region, dev_info.
4092 port_feature_config[params->port].
4093 config));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004094 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004095 MDIO_PMA_DEVAD,
4096 MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
4097 if (mod_abs & (1<<8)) {
4098
4099 /* Module is absent */
4100 DP(NETIF_MSG_LINK, "MOD_ABS indication "
4101 "show module is absent\n");
4102
4103 /* 1. Set mod_abs to detect next module
4104 presence event
4105 2. Set EDC off by setting OPTXLOS signal input to low
4106 (bit 9).
4107 When the EDC is off it locks onto a reference clock and
4108 avoids becoming 'lost'.*/
4109 mod_abs &= ~((1<<8)|(1<<9));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004110 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004111 MDIO_PMA_DEVAD,
4112 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
4113
4114 /* Clear RX alarm since it stays up as long as
4115 the mod_abs wasn't changed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004116 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004117 MDIO_PMA_DEVAD,
4118 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
4119
4120 } else {
4121 /* Module is present */
4122 DP(NETIF_MSG_LINK, "MOD_ABS indication "
4123 "show module is present\n");
4124 /* First thing, disable transmitter,
4125 and if the module is ok, the
4126 module_detection will enable it*/
4127
4128 /* 1. Set mod_abs to detect next module
4129 absent event ( bit 8)
4130 2. Restore the default polarity of the OPRXLOS signal and
4131 this signal will then correctly indicate the presence or
4132 absence of the Rx signal. (bit 9) */
4133 mod_abs |= ((1<<8)|(1<<9));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004134 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004135 MDIO_PMA_DEVAD,
4136 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
4137
4138 /* Clear RX alarm since it stays up as long as
4139 the mod_abs wasn't changed. This is need to be done
4140 before calling the module detection, otherwise it will clear
4141 the link update alarm */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004142 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004143 MDIO_PMA_DEVAD,
4144 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
4145
4146
4147 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
4148 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004149 bnx2x_sfp_set_transmitter(bp, phy, params->port, 0);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004150
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004151 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
4152 bnx2x_sfp_module_detection(phy, params);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004153 else
4154 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
4155 }
4156
4157 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
4158 rx_alarm_status);
4159 /* No need to check link status in case of
4160 module plugged in/out */
4161}
4162
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004163static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004164 struct link_params *params,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004165 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004166{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004167 u8 ext_phy_link_up = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004168 u16 val1, rx_sd;
4169 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004170 DP(NETIF_MSG_LINK, "XGXS 8705\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004171 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004172 MDIO_WIS_DEVAD,
4173 MDIO_WIS_REG_LASI_STATUS, &val1);
4174 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4175
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004176 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004177 MDIO_WIS_DEVAD,
4178 MDIO_WIS_REG_LASI_STATUS, &val1);
4179 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4180
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004181 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004182 MDIO_PMA_DEVAD,
4183 MDIO_PMA_REG_RX_SD, &rx_sd);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004184
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004185 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004186 1,
4187 0xc809, &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004188 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004189 1,
4190 0xc809, &val1);
4191
4192 DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
Joe Perches8e95a202009-12-03 07:58:21 +00004193 ext_phy_link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) &&
4194 ((val1 & (1<<8)) == 0));
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004195 if (ext_phy_link_up)
4196 vars->line_speed = SPEED_10000;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004197 return ext_phy_link_up;
4198}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004199
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004200static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
4201 struct link_params *params,
4202 struct link_vars *vars)
4203{
4204 u8 link_up = 0;
4205 u16 val1, val2, rx_sd, pcs_status;
4206 struct bnx2x *bp = params->bp;
Eilon Greenstein589abe32009-02-12 08:36:55 +00004207 DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
4208 /* Clear RX Alarm*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004209 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004210 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM,
4211 &val2);
4212 /* clear LASI indication*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004213 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004214 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS,
4215 &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004216 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004217 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS,
4218 &val2);
4219 DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x-->"
4220 "0x%x\n", val1, val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004221
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004222 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004223 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD,
4224 &rx_sd);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004225 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004226 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS,
4227 &pcs_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004228 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004229 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS,
4230 &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004231 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004232 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS,
4233 &val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004234
Eilon Greenstein589abe32009-02-12 08:36:55 +00004235 DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x"
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004236 " pcs_status 0x%x 1Gbps link_status 0x%x\n",
4237 rx_sd, pcs_status, val2);
4238 /* link is up if both bit 0 of pmd_rx_sd and
4239 * bit 0 of pcs_status are set, or if the autoneg bit
4240 1 is set
4241 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004242 link_up = ((rx_sd & pcs_status & 0x1) ||
4243 (val2 & (1<<1)));
4244 if (link_up) {
Yaniv Rosner57963ed2008-08-13 15:55:28 -07004245 if (val2 & (1<<1))
4246 vars->line_speed = SPEED_1000;
4247 else
4248 vars->line_speed = SPEED_10000;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004249 bnx2x_ext_phy_resolve_fc(phy, params, vars);
4250 return link_up;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07004251 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004252 return 0;
4253}
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004254
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004255static u8 bnx2x_8706_read_status(struct bnx2x_phy *phy,
4256 struct link_params *params,
4257 struct link_vars *vars)
4258{
4259 return bnx2x_8706_8726_read_status(phy, params, vars);
4260}
4261
4262static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
4263 struct link_params *params,
4264 struct link_vars *vars)
4265{
4266 struct bnx2x *bp = params->bp;
4267 u16 val1;
4268 u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
4269 if (link_up) {
4270 bnx2x_cl45_read(bp, phy,
4271 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
4272 &val1);
4273 if (val1 & (1<<15)) {
4274 DP(NETIF_MSG_LINK, "Tx is disabled\n");
4275 link_up = 0;
4276 vars->line_speed = 0;
4277 }
4278 }
4279 return link_up;
4280}
4281static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
4282 struct link_params *params,
4283 struct link_vars *vars)
4284
4285{
4286 struct bnx2x *bp = params->bp;
4287 u8 ext_phy_link_up = 0;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004288 u16 link_status = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004289 u16 rx_alarm_status, val1;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004290 /* Check the LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004291 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004292 MDIO_PMA_DEVAD,
4293 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
4294
4295 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
4296 rx_alarm_status);
4297
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004298 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004299 MDIO_PMA_DEVAD,
4300 MDIO_PMA_REG_LASI_STATUS, &val1);
4301
4302 DP(NETIF_MSG_LINK,
4303 "8727 LASI status 0x%x\n",
4304 val1);
4305
4306 /* Clear MSG-OUT */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004307 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004308 MDIO_PMA_DEVAD,
4309 MDIO_PMA_REG_M8051_MSGOUT_REG,
4310 &val1);
4311
4312 /*
4313 * If a module is present and there is need to check
4314 * for over current
4315 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004316 if (!(phy->flags & FLAGS_NOC) &&
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004317 !(rx_alarm_status & (1<<5))) {
4318 /* Check over-current using 8727 GPIO0 input*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004319 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004320 MDIO_PMA_DEVAD,
4321 MDIO_PMA_REG_8727_GPIO_CTRL,
4322 &val1);
4323
4324 if ((val1 & (1<<8)) == 0) {
4325 DP(NETIF_MSG_LINK, "8727 Power fault"
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004326 " has been detected on "
4327 "port %d\n",
4328 params->port);
Joe Perches7995c642010-02-17 15:01:52 +00004329 netdev_err(bp->dev, "Error: Power fault on Port %d has been detected and the power to that SFP+ module has been removed to prevent failure of the card. Please remove the SFP+ module and restart the system to clear this error.\n",
4330 params->port);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004331 /*
4332 * Disable all RX_ALARMs except for
4333 * mod_abs
4334 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004335 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004336 MDIO_PMA_DEVAD,
4337 MDIO_PMA_REG_RX_ALARM_CTRL,
4338 (1<<5));
4339
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004340 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004341 MDIO_PMA_DEVAD,
4342 MDIO_PMA_REG_PHY_IDENTIFIER,
4343 &val1);
4344 /* Wait for module_absent_event */
4345 val1 |= (1<<8);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004346 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004347 MDIO_PMA_DEVAD,
4348 MDIO_PMA_REG_PHY_IDENTIFIER,
4349 val1);
4350 /* Clear RX alarm */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004351 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004352 MDIO_PMA_DEVAD,
4353 MDIO_PMA_REG_RX_ALARM,
4354 &rx_alarm_status);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004355 return ext_phy_link_up;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004356 }
4357 } /* Over current check */
4358
4359 /* When module absent bit is set, check module */
4360 if (rx_alarm_status & (1<<5)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004361 bnx2x_8727_handle_mod_abs(phy, params);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004362 /* Enable all mod_abs and link detection bits */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004363 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004364 MDIO_PMA_DEVAD,
4365 MDIO_PMA_REG_RX_ALARM_CTRL,
4366 ((1<<5) | (1<<2)));
4367 }
4368
4369 /* If transmitter is disabled,
4370 ignore false link up indication */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004371 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004372 MDIO_PMA_DEVAD,
4373 MDIO_PMA_REG_PHY_IDENTIFIER,
4374 &val1);
4375 if (val1 & (1<<15)) {
4376 DP(NETIF_MSG_LINK, "Tx is disabled\n");
4377 ext_phy_link_up = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004378 return ext_phy_link_up;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004379 }
4380
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004381 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004382 MDIO_PMA_DEVAD,
4383 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
4384 &link_status);
4385
4386 /* Bits 0..2 --> speed detected,
4387 bits 13..15--> link is down */
4388 if ((link_status & (1<<2)) &&
4389 (!(link_status & (1<<15)))) {
4390 ext_phy_link_up = 1;
4391 vars->line_speed = SPEED_10000;
4392 } else if ((link_status & (1<<0)) &&
4393 (!(link_status & (1<<13)))) {
4394 ext_phy_link_up = 1;
4395 vars->line_speed = SPEED_1000;
4396 DP(NETIF_MSG_LINK,
4397 "port %x: External link"
4398 " up in 1G\n", params->port);
4399 } else {
4400 ext_phy_link_up = 0;
4401 DP(NETIF_MSG_LINK,
4402 "port %x: External link"
4403 " is down\n", params->port);
4404 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004405 return ext_phy_link_up;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004406
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004407}
4408static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
4409 struct link_params *params,
4410 struct link_vars *vars)
4411{
4412 struct bnx2x *bp = params->bp;
4413 u8 ext_phy_link_up = 0;
4414 u16 val1, val2;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004415 u16 link_status = 0;
4416 u16 an1000_status = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004417
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004418 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004419 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004420 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004421 MDIO_PCS_DEVAD,
4422 MDIO_PCS_REG_LASI_STATUS, &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004423 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004424 MDIO_PCS_DEVAD,
4425 MDIO_PCS_REG_LASI_STATUS, &val2);
4426 DP(NETIF_MSG_LINK,
4427 "870x LASI status 0x%x->0x%x\n",
4428 val1, val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004429 } else {
4430 /* In 8073, port1 is directed through emac0 and
4431 * port0 is directed through emac1
4432 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004433 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004434 MDIO_PMA_DEVAD,
4435 MDIO_PMA_REG_LASI_STATUS, &val1);
4436
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004437 DP(NETIF_MSG_LINK,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004438 "8703 LASI status 0x%x\n",
4439 val1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004440
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004441 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004442 /* clear the interrupt LASI status register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004443 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004444 MDIO_PCS_DEVAD,
4445 MDIO_PCS_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004446 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004447 MDIO_PCS_DEVAD,
4448 MDIO_PCS_REG_STATUS, &val1);
4449 DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n",
4450 val2, val1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004451 /* Clear MSG-OUT */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004452 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004453 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004454 MDIO_PMA_REG_M8051_MSGOUT_REG,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004455 &val1);
4456
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004457 /* Check the LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004458 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004459 MDIO_PMA_DEVAD,
4460 MDIO_PMA_REG_RX_ALARM, &val2);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004461
4462 DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
4463
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004464 /* Check the link status */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004465 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004466 MDIO_PCS_DEVAD,
4467 MDIO_PCS_REG_STATUS, &val2);
4468 DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
4469
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004470 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004471 MDIO_PMA_DEVAD,
4472 MDIO_PMA_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004473 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004474 MDIO_PMA_DEVAD,
4475 MDIO_PMA_REG_STATUS, &val1);
4476 ext_phy_link_up = ((val1 & 4) == 4);
4477 DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004478 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004479 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004480
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004481 if (ext_phy_link_up &&
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004482 ((params->req_line_speed !=
4483 SPEED_10000))) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004484 if (bnx2x_8073_xaui_wa(bp, phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004485 != 0) {
4486 ext_phy_link_up = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004487 return ext_phy_link_up;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004488 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004489 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004490 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004491 MDIO_AN_DEVAD,
4492 MDIO_AN_REG_LINK_STATUS,
4493 &an1000_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004494 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004495 MDIO_AN_DEVAD,
4496 MDIO_AN_REG_LINK_STATUS,
4497 &an1000_status);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004498
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004499 /* Check the link status on 1.1.2 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004500 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004501 MDIO_PMA_DEVAD,
4502 MDIO_PMA_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004503 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004504 MDIO_PMA_DEVAD,
4505 MDIO_PMA_REG_STATUS, &val1);
4506 DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
4507 "an_link_status=0x%x\n",
4508 val2, val1, an1000_status);
4509
Eilon Greenstein356e2382009-02-12 08:38:32 +00004510 ext_phy_link_up = (((val1 & 4) == 4) ||
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004511 (an1000_status & (1<<1)));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004512 if (ext_phy_link_up &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004513 bnx2x_8073_is_snr_needed(bp, phy)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004514 /* The SNR will improve about 2dbby
4515 changing the BW and FEE main tap.*/
4516
4517 /* The 1st write to change FFE main
4518 tap is set before restart AN */
4519 /* Change PLL Bandwidth in EDC
4520 register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004521 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004522 MDIO_PMA_DEVAD,
4523 MDIO_PMA_REG_PLL_BANDWIDTH,
4524 0x26BC);
4525
4526 /* Change CDR Bandwidth in EDC
4527 register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004528 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004529 MDIO_PMA_DEVAD,
4530 MDIO_PMA_REG_CDR_BANDWIDTH,
4531 0x0333);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004532 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004533 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004534 MDIO_PMA_DEVAD,
4535 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
4536 &link_status);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004537
4538 /* Bits 0..2 --> speed detected,
4539 bits 13..15--> link is down */
4540 if ((link_status & (1<<2)) &&
4541 (!(link_status & (1<<15)))) {
4542 ext_phy_link_up = 1;
4543 vars->line_speed = SPEED_10000;
4544 DP(NETIF_MSG_LINK,
4545 "port %x: External link"
4546 " up in 10G\n", params->port);
4547 } else if ((link_status & (1<<1)) &&
4548 (!(link_status & (1<<14)))) {
4549 ext_phy_link_up = 1;
4550 vars->line_speed = SPEED_2500;
4551 DP(NETIF_MSG_LINK,
4552 "port %x: External link"
4553 " up in 2.5G\n", params->port);
4554 } else if ((link_status & (1<<0)) &&
4555 (!(link_status & (1<<13)))) {
4556 ext_phy_link_up = 1;
4557 vars->line_speed = SPEED_1000;
4558 DP(NETIF_MSG_LINK,
4559 "port %x: External link"
4560 " up in 1G\n", params->port);
4561 } else {
4562 ext_phy_link_up = 0;
4563 DP(NETIF_MSG_LINK,
4564 "port %x: External link"
4565 " is down\n", params->port);
4566 }
4567 } else {
4568 /* See if 1G link is up for the 8072 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004569 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004570 MDIO_AN_DEVAD,
4571 MDIO_AN_REG_LINK_STATUS,
4572 &an1000_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004573 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004574 MDIO_AN_DEVAD,
4575 MDIO_AN_REG_LINK_STATUS,
4576 &an1000_status);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004577 if (an1000_status & (1<<1)) {
4578 ext_phy_link_up = 1;
4579 vars->line_speed = SPEED_1000;
4580 DP(NETIF_MSG_LINK,
4581 "port %x: External link"
4582 " up in 1G\n", params->port);
4583 } else if (ext_phy_link_up) {
4584 ext_phy_link_up = 1;
4585 vars->line_speed = SPEED_10000;
4586 DP(NETIF_MSG_LINK,
4587 "port %x: External link"
4588 " up in 10G\n", params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004589 }
4590 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004591
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004592 return ext_phy_link_up;
4593}
4594
4595static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
4596 struct link_params *params,
4597 struct link_vars *vars)
4598{
4599 struct bnx2x *bp = params->bp;
4600 u8 ext_phy_link_up;
4601 u16 val1, val2;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004602 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004603 MDIO_PMA_DEVAD,
4604 MDIO_PMA_REG_LASI_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004605 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004606 MDIO_PMA_DEVAD,
4607 MDIO_PMA_REG_LASI_STATUS, &val1);
4608 DP(NETIF_MSG_LINK,
4609 "10G-base-T LASI status 0x%x->0x%x\n",
4610 val2, val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004611 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004612 MDIO_PMA_DEVAD,
4613 MDIO_PMA_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004614 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004615 MDIO_PMA_DEVAD,
4616 MDIO_PMA_REG_STATUS, &val1);
4617 DP(NETIF_MSG_LINK,
4618 "10G-base-T PMA status 0x%x->0x%x\n",
4619 val2, val1);
4620 ext_phy_link_up = ((val1 & 4) == 4);
4621 /* if link is up
4622 * print the AN outcome of the SFX7101 PHY
4623 */
4624 if (ext_phy_link_up) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004625 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004626 MDIO_AN_DEVAD,
4627 MDIO_AN_REG_MASTER_STATUS,
4628 &val2);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07004629 vars->line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004630 DP(NETIF_MSG_LINK,
4631 "SFX7101 AN status 0x%x->Master=%x\n",
4632 val2,
4633 (val2 & (1<<14)));
4634 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004635 return ext_phy_link_up;
4636}
4637
4638static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
4639 struct link_params *params,
4640 struct link_vars *vars)
4641{
4642 struct bnx2x *bp = params->bp;
4643 u16 val1, val2;
4644 u8 ext_phy_link_up = 0;
4645
Eilon Greenstein2f904462009-08-12 08:22:16 +00004646 /* Check 10G-BaseT link status */
4647 /* Check PMD signal ok */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004648 bnx2x_cl45_read(bp, phy,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004649 MDIO_AN_DEVAD,
4650 0xFFFA,
4651 &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004652 bnx2x_cl45_read(bp, phy,
Eilon Greenstein28577182009-02-12 08:37:00 +00004653 MDIO_PMA_DEVAD,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004654 MDIO_PMA_REG_8481_PMD_SIGNAL,
4655 &val2);
4656 DP(NETIF_MSG_LINK, "PMD_SIGNAL 1.a811 = 0x%x\n", val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004657
Eilon Greenstein2f904462009-08-12 08:22:16 +00004658 /* Check link 10G */
4659 if (val2 & (1<<11)) {
Eilon Greenstein28577182009-02-12 08:37:00 +00004660 vars->line_speed = SPEED_10000;
4661 ext_phy_link_up = 1;
Eilon Greenstein2f904462009-08-12 08:22:16 +00004662 } else { /* Check Legacy speed link */
4663 u16 legacy_status, legacy_speed;
Eilon Greenstein28577182009-02-12 08:37:00 +00004664
Eilon Greenstein2f904462009-08-12 08:22:16 +00004665 /* Enable expansion register 0x42
4666 (Operation mode status) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004667 bnx2x_cl45_write(bp, phy,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004668 MDIO_AN_DEVAD,
4669 MDIO_AN_REG_8481_EXPANSION_REG_ACCESS,
4670 0xf42);
Eilon Greenstein28577182009-02-12 08:37:00 +00004671
Eilon Greenstein2f904462009-08-12 08:22:16 +00004672 /* Get legacy speed operation status */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004673 bnx2x_cl45_read(bp, phy,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004674 MDIO_AN_DEVAD,
4675 MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
4676 &legacy_status);
4677
4678 DP(NETIF_MSG_LINK, "Legacy speed status"
4679 " = 0x%x\n", legacy_status);
4680 ext_phy_link_up = ((legacy_status & (1<<11))
4681 == (1<<11));
4682 if (ext_phy_link_up) {
4683 legacy_speed = (legacy_status & (3<<9));
4684 if (legacy_speed == (0<<9))
4685 vars->line_speed = SPEED_10;
4686 else if (legacy_speed == (1<<9))
4687 vars->line_speed =
4688 SPEED_100;
4689 else if (legacy_speed == (2<<9))
4690 vars->line_speed =
4691 SPEED_1000;
4692 else /* Should not happen */
4693 vars->line_speed = 0;
4694
4695 if (legacy_status & (1<<8))
4696 vars->duplex = DUPLEX_FULL;
4697 else
4698 vars->duplex = DUPLEX_HALF;
4699
4700 DP(NETIF_MSG_LINK, "Link is up "
4701 "in %dMbps, is_duplex_full"
4702 "= %d\n",
4703 vars->line_speed,
4704 (vars->duplex == DUPLEX_FULL));
Eilon Greenstein28577182009-02-12 08:37:00 +00004705 }
4706 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004707 return ext_phy_link_up;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004708}
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004709
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004710static void bnx2x_link_int_enable(struct link_params *params)
4711{
4712 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004713 u32 mask;
4714 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004715
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004716 /* setting the status to report on link up
4717 for either XGXS or SerDes */
4718
4719 if (params->switch_cfg == SWITCH_CFG_10G) {
4720 mask = (NIG_MASK_XGXS0_LINK10G |
4721 NIG_MASK_XGXS0_LINK_STATUS);
4722 DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004723 if (!(SINGLE_MEDIA_DIRECT(params)) &&
4724 params->phy[INT_PHY].type !=
4725 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004726 mask |= NIG_MASK_MI_INT;
4727 DP(NETIF_MSG_LINK, "enabled external phy int\n");
4728 }
4729
4730 } else { /* SerDes */
4731 mask = NIG_MASK_SERDES0_LINK_STATUS;
4732 DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004733 if (!(SINGLE_MEDIA_DIRECT(params)) &&
4734 params->phy[INT_PHY].type !=
4735 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004736 mask |= NIG_MASK_MI_INT;
4737 DP(NETIF_MSG_LINK, "enabled external phy int\n");
4738 }
4739 }
4740 bnx2x_bits_en(bp,
4741 NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
4742 mask);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004743
4744 DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004745 (params->switch_cfg == SWITCH_CFG_10G),
4746 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004747 DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
4748 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
4749 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
4750 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
4751 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
4752 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
4753 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
4754}
4755
Eilon Greenstein2f904462009-08-12 08:22:16 +00004756static void bnx2x_8481_rearm_latch_signal(struct bnx2x *bp, u8 port,
4757 u8 is_mi_int)
4758{
4759 u32 latch_status = 0, is_mi_int_status;
4760 /* Disable the MI INT ( external phy int )
4761 * by writing 1 to the status register. Link down indication
4762 * is high-active-signal, so in this case we need to write the
4763 * status to clear the XOR
4764 */
4765 /* Read Latched signals */
4766 latch_status = REG_RD(bp,
4767 NIG_REG_LATCH_STATUS_0 + port*8);
4768 is_mi_int_status = REG_RD(bp,
4769 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4);
4770 DP(NETIF_MSG_LINK, "original_signal = 0x%x, nig_status = 0x%x,"
4771 "latch_status = 0x%x\n",
4772 is_mi_int, is_mi_int_status, latch_status);
4773 /* Handle only those with latched-signal=up.*/
4774 if (latch_status & 1) {
4775 /* For all latched-signal=up,Write original_signal to status */
4776 if (is_mi_int)
4777 bnx2x_bits_en(bp,
4778 NIG_REG_STATUS_INTERRUPT_PORT0
4779 + port*4,
4780 NIG_STATUS_EMAC0_MI_INT);
4781 else
4782 bnx2x_bits_dis(bp,
4783 NIG_REG_STATUS_INTERRUPT_PORT0
4784 + port*4,
4785 NIG_STATUS_EMAC0_MI_INT);
4786 /* For all latched-signal=up : Re-Arm Latch signals */
4787 REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
4788 (latch_status & 0xfffe) | (latch_status & 1));
4789 }
4790}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004791
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004792/*
4793 * link management
4794 */
4795static void bnx2x_link_int_ack(struct link_params *params,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004796 struct link_vars *vars, u8 is_10g,
4797 u8 is_mi_int)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004798{
4799 struct bnx2x *bp = params->bp;
4800 u8 port = params->port;
4801
4802 /* first reset all status
4803 * we assume only one line will be change at a time */
4804 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4805 (NIG_STATUS_XGXS0_LINK10G |
4806 NIG_STATUS_XGXS0_LINK_STATUS |
4807 NIG_STATUS_SERDES0_LINK_STATUS));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004808 if ((params->phy[EXT_PHY1].type
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02004809 == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004810 (params->phy[EXT_PHY1].type
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02004811 == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823)) {
Eilon Greenstein2f904462009-08-12 08:22:16 +00004812 bnx2x_8481_rearm_latch_signal(bp, port, is_mi_int);
4813 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004814 if (vars->phy_link_up) {
4815 if (is_10g) {
4816 /* Disable the 10G link interrupt
4817 * by writing 1 to the status register
4818 */
4819 DP(NETIF_MSG_LINK, "10G XGXS phy link up\n");
4820 bnx2x_bits_en(bp,
4821 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4822 NIG_STATUS_XGXS0_LINK10G);
4823
4824 } else if (params->switch_cfg == SWITCH_CFG_10G) {
4825 /* Disable the link interrupt
4826 * by writing 1 to the relevant lane
4827 * in the status register
4828 */
4829 u32 ser_lane = ((params->lane_config &
4830 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
4831 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
4832
Eilon Greenstein2f904462009-08-12 08:22:16 +00004833 DP(NETIF_MSG_LINK, "%d speed XGXS phy link up\n",
4834 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004835 bnx2x_bits_en(bp,
4836 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4837 ((1 << ser_lane) <<
4838 NIG_STATUS_XGXS0_LINK_STATUS_SIZE));
4839
4840 } else { /* SerDes */
4841 DP(NETIF_MSG_LINK, "SerDes phy link up\n");
4842 /* Disable the link interrupt
4843 * by writing 1 to the status register
4844 */
4845 bnx2x_bits_en(bp,
4846 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4847 NIG_STATUS_SERDES0_LINK_STATUS);
4848 }
4849
4850 } else { /* link_down */
4851 }
4852}
4853
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004854static u8 bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
4855{
4856 if (*len < 5)
4857 return -EINVAL;
4858 str[0] = (spirom_ver & 0xFF);
4859 str[1] = (spirom_ver & 0xFF00) >> 8;
4860 str[2] = (spirom_ver & 0xFF0000) >> 16;
4861 str[3] = (spirom_ver & 0xFF000000) >> 24;
4862 str[4] = '\0';
4863 *len -= 5;
4864 return 0;
4865}
4866
4867static u8 bnx2x_format_ver(u32 num, u8 *str, u16 *len)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004868{
4869 u8 *str_ptr = str;
4870 u32 mask = 0xf0000000;
4871 u8 shift = 8*4;
4872 u8 digit;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004873 if (*len < 10) {
Frederik Schwarzer025dfda2008-10-16 19:02:37 +02004874 /* Need more than 10chars for this format */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004875 *str_ptr = '\0';
4876 return -EINVAL;
4877 }
4878 while (shift > 0) {
4879
4880 shift -= 4;
4881 digit = ((num & mask) >> shift);
4882 if (digit < 0xa)
4883 *str_ptr = digit + '0';
4884 else
4885 *str_ptr = digit - 0xa + 'a';
4886 str_ptr++;
4887 mask = mask >> 4;
4888 if (shift == 4*4) {
4889 *str_ptr = ':';
4890 str_ptr++;
4891 }
4892 }
4893 *str_ptr = '\0';
4894 return 0;
4895}
4896
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004897static u8 bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
4898{
4899 u8 status = 0;
4900 u32 spirom_ver;
4901 spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
4902 status = bnx2x_format_ver(spirom_ver, str, len);
4903 return status;
4904}
4905
4906static u8 bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
4907{
4908 str[0] = '\0';
4909 (*len)--;
4910 return 0;
4911}
4912
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004913u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
4914 u8 *version, u16 len)
4915{
Julia Lawall0376d5b2009-07-19 05:26:35 +00004916 struct bnx2x *bp;
Eilon Greensteina35da8d2009-02-12 08:37:02 +00004917 u32 spirom_ver = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004918 u8 status = 0;
4919 u8 *ver_p = version;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004920 if (version == NULL || params == NULL)
4921 return -EINVAL;
Julia Lawall0376d5b2009-07-19 05:26:35 +00004922 bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004923
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004924 /* Extract first external phy*/
4925 version[0] = '\0';
4926 spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00004927
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004928 if (params->phy[EXT_PHY1].format_fw_ver)
4929 status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
4930 ver_p,
4931 &len);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004932 return status;
4933}
4934
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004935static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
4936 struct link_params *params,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004937 u8 is_10g)
4938{
4939 u8 port = params->port;
4940 struct bnx2x *bp = params->bp;
4941
4942 if (is_10g) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07004943 u32 md_devad;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004944
4945 DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
4946
4947 /* change the uni_phy_addr in the nig */
4948 md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
4949 port*0x18));
4950
4951 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, 0x5);
4952
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004953 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004954 5,
4955 (MDIO_REG_BANK_AER_BLOCK +
4956 (MDIO_AER_BLOCK_AER_REG & 0xf)),
4957 0x2800);
4958
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004959 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004960 5,
4961 (MDIO_REG_BANK_CL73_IEEEB0 +
4962 (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
4963 0x6041);
Eilon Greenstein38582762009-01-14 06:44:16 +00004964 msleep(200);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004965 /* set aer mmd back */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004966 bnx2x_set_aer_mmd(params, phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004967
4968 /* and md_devad */
4969 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
4970 md_devad);
4971
4972 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004973 u16 mii_ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004974 DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004975 bnx2x_cl45_read(bp, phy, 5,
4976 (MDIO_REG_BANK_COMBO_IEEE0 +
4977 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
4978 &mii_ctrl);
4979 bnx2x_cl45_write(bp, phy, 5,
4980 (MDIO_REG_BANK_COMBO_IEEE0 +
4981 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
4982 mii_ctrl |
4983 MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004984 }
4985}
4986
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004987static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
4988 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004989{
4990 struct bnx2x *bp = params->bp;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004991 DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
4992 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
4993}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004994
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004995static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
4996 struct link_params *params)
4997{
4998 struct bnx2x *bp = params->bp;
4999 /* SFX7101_XGXS_TEST1 */
5000 bnx2x_cl45_write(bp, phy,
5001 MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005002}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005003/*
5004 *------------------------------------------------------------------------
5005 * bnx2x_override_led_value -
5006 *
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005007 * Override the led value of the requested led
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005008 *
5009 *------------------------------------------------------------------------
5010 */
5011u8 bnx2x_override_led_value(struct bnx2x *bp, u8 port,
5012 u32 led_idx, u32 value)
5013{
5014 u32 reg_val;
5015
5016 /* If port 0 then use EMAC0, else use EMAC1*/
5017 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
5018
5019 DP(NETIF_MSG_LINK,
5020 "bnx2x_override_led_value() port %x led_idx %d value %d\n",
5021 port, led_idx, value);
5022
5023 switch (led_idx) {
5024 case 0: /* 10MB led */
5025 /* Read the current value of the LED register in
5026 the EMAC block */
5027 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5028 /* Set the OVERRIDE bit to 1 */
5029 reg_val |= EMAC_LED_OVERRIDE;
5030 /* If value is 1, set the 10M_OVERRIDE bit,
5031 otherwise reset it.*/
5032 reg_val = (value == 1) ? (reg_val | EMAC_LED_10MB_OVERRIDE) :
5033 (reg_val & ~EMAC_LED_10MB_OVERRIDE);
5034 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5035 break;
5036 case 1: /*100MB led */
5037 /*Read the current value of the LED register in
5038 the EMAC block */
5039 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5040 /* Set the OVERRIDE bit to 1 */
5041 reg_val |= EMAC_LED_OVERRIDE;
5042 /* If value is 1, set the 100M_OVERRIDE bit,
5043 otherwise reset it.*/
5044 reg_val = (value == 1) ? (reg_val | EMAC_LED_100MB_OVERRIDE) :
5045 (reg_val & ~EMAC_LED_100MB_OVERRIDE);
5046 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5047 break;
5048 case 2: /* 1000MB led */
5049 /* Read the current value of the LED register in the
5050 EMAC block */
5051 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5052 /* Set the OVERRIDE bit to 1 */
5053 reg_val |= EMAC_LED_OVERRIDE;
5054 /* If value is 1, set the 1000M_OVERRIDE bit, otherwise
5055 reset it. */
5056 reg_val = (value == 1) ? (reg_val | EMAC_LED_1000MB_OVERRIDE) :
5057 (reg_val & ~EMAC_LED_1000MB_OVERRIDE);
5058 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5059 break;
5060 case 3: /* 2500MB led */
5061 /* Read the current value of the LED register in the
5062 EMAC block*/
5063 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5064 /* Set the OVERRIDE bit to 1 */
5065 reg_val |= EMAC_LED_OVERRIDE;
5066 /* If value is 1, set the 2500M_OVERRIDE bit, otherwise
5067 reset it.*/
5068 reg_val = (value == 1) ? (reg_val | EMAC_LED_2500MB_OVERRIDE) :
5069 (reg_val & ~EMAC_LED_2500MB_OVERRIDE);
5070 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5071 break;
5072 case 4: /*10G led */
5073 if (port == 0) {
5074 REG_WR(bp, NIG_REG_LED_10G_P0,
5075 value);
5076 } else {
5077 REG_WR(bp, NIG_REG_LED_10G_P1,
5078 value);
5079 }
5080 break;
5081 case 5: /* TRAFFIC led */
5082 /* Find if the traffic control is via BMAC or EMAC */
5083 if (port == 0)
5084 reg_val = REG_RD(bp, NIG_REG_NIG_EMAC0_EN);
5085 else
5086 reg_val = REG_RD(bp, NIG_REG_NIG_EMAC1_EN);
5087
5088 /* Override the traffic led in the EMAC:*/
5089 if (reg_val == 1) {
5090 /* Read the current value of the LED register in
5091 the EMAC block */
5092 reg_val = REG_RD(bp, emac_base +
5093 EMAC_REG_EMAC_LED);
5094 /* Set the TRAFFIC_OVERRIDE bit to 1 */
5095 reg_val |= EMAC_LED_OVERRIDE;
5096 /* If value is 1, set the TRAFFIC bit, otherwise
5097 reset it.*/
5098 reg_val = (value == 1) ? (reg_val | EMAC_LED_TRAFFIC) :
5099 (reg_val & ~EMAC_LED_TRAFFIC);
5100 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5101 } else { /* Override the traffic led in the BMAC: */
5102 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
5103 + port*4, 1);
5104 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 + port*4,
5105 value);
5106 }
5107 break;
5108 default:
5109 DP(NETIF_MSG_LINK,
5110 "bnx2x_override_led_value() unknown led index %d "
5111 "(should be 0-5)\n", led_idx);
5112 return -EINVAL;
5113 }
5114
5115 return 0;
5116}
5117
5118
Yaniv Rosner7846e472009-11-05 19:18:07 +02005119u8 bnx2x_set_led(struct link_params *params, u8 mode, u32 speed)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005120{
Yaniv Rosner7846e472009-11-05 19:18:07 +02005121 u8 port = params->port;
5122 u16 hw_led_mode = params->hw_led_mode;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005123 u8 rc = 0;
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005124 u32 tmp;
5125 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Yaniv Rosner7846e472009-11-05 19:18:07 +02005126 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005127 DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
5128 DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
5129 speed, hw_led_mode);
5130 switch (mode) {
5131 case LED_MODE_OFF:
5132 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
5133 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
5134 SHARED_HW_CFG_LED_MAC1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005135
5136 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005137 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005138 break;
5139
5140 case LED_MODE_OPER:
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005141 if (SINGLE_MEDIA_DIRECT(params)) {
Yaniv Rosner7846e472009-11-05 19:18:07 +02005142 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
5143 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
5144 } else {
5145 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
5146 hw_led_mode);
5147 }
5148
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005149 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 +
5150 port*4, 0);
5151 /* Set blinking rate to ~15.9Hz */
5152 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
5153 LED_BLINK_RATE_VAL);
5154 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
5155 port*4, 1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005156 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005157 EMAC_WR(bp, EMAC_REG_EMAC_LED,
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005158 (tmp & (~EMAC_LED_OVERRIDE)));
5159
Yaniv Rosner7846e472009-11-05 19:18:07 +02005160 if (CHIP_IS_E1(bp) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005161 ((speed == SPEED_2500) ||
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005162 (speed == SPEED_1000) ||
5163 (speed == SPEED_100) ||
5164 (speed == SPEED_10))) {
5165 /* On Everest 1 Ax chip versions for speeds less than
5166 10G LED scheme is different */
5167 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
5168 + port*4, 1);
5169 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
5170 port*4, 0);
5171 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
5172 port*4, 1);
5173 }
5174 break;
5175
5176 default:
5177 rc = -EINVAL;
5178 DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
5179 mode);
5180 break;
5181 }
5182 return rc;
5183
5184}
5185
5186u8 bnx2x_test_link(struct link_params *params, struct link_vars *vars)
5187{
5188 struct bnx2x *bp = params->bp;
5189 u16 gp_status = 0;
5190
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005191 CL45_RD_OVER_CL22(bp, &params->phy[INT_PHY],
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005192 MDIO_REG_BANK_GP_STATUS,
5193 MDIO_GP_STATUS_TOP_AN_STATUS1,
5194 &gp_status);
5195 /* link is up only if both local phy and external phy are up */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005196 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
5197 u8 ext_phy_link_up = 1;
5198 struct link_vars temp_vars;
5199 if (params->phy[EXT_PHY1].read_status)
5200 ext_phy_link_up &=
5201 params->phy[EXT_PHY1].read_status(
5202 &params->phy[EXT_PHY1],
5203 params, &temp_vars);
5204 if (ext_phy_link_up)
5205 return 0;
5206 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005207
5208 return -ESRCH;
5209}
5210
5211static u8 bnx2x_link_initialize(struct link_params *params,
5212 struct link_vars *vars)
5213{
5214 struct bnx2x *bp = params->bp;
5215 u8 port = params->port;
5216 u8 rc = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005217 u8 phy_index, non_ext_phy;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005218 struct bnx2x_phy *ext_phy = &params->phy[EXT_PHY1];
5219 struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005220 /* Activate the external PHY */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005221
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005222 bnx2x_set_aer_mmd(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005223
5224 if (vars->phy_flags & PHY_XGXS_FLAG)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005225 bnx2x_set_master_ln(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005226
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005227 rc = bnx2x_reset_unicore(params, int_phy,
5228 int_phy->type ==
5229 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005230 /* reset the SerDes and wait for reset bit return low */
5231 if (rc != 0)
5232 return rc;
5233
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005234 bnx2x_set_aer_mmd(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005235
5236 /* setting the masterLn_def again after the reset */
5237 if (vars->phy_flags & PHY_XGXS_FLAG) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005238 bnx2x_set_master_ln(params, int_phy);
5239 bnx2x_set_swap_lanes(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005240 }
5241
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005242 if (vars->phy_flags & PHY_XGXS_FLAG) {
Eilon Greenstein44722d12009-01-14 06:44:21 +00005243 if ((params->req_line_speed &&
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005244 ((params->req_line_speed == SPEED_100) ||
Eilon Greenstein44722d12009-01-14 06:44:21 +00005245 (params->req_line_speed == SPEED_10))) ||
5246 (!params->req_line_speed &&
5247 (params->speed_cap_mask >=
5248 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
5249 (params->speed_cap_mask <
5250 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
5251 )) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005252 vars->phy_flags |= PHY_SGMII_FLAG;
5253 } else {
5254 vars->phy_flags &= ~PHY_SGMII_FLAG;
5255 }
5256 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005257 /* In case of external phy existance, the line speed would be the
5258 line speed linked up by the external phy. In case it is direct only,
5259 then the line_speed during initialization will be equal to the
5260 req_line_speed*/
5261 vars->line_speed = params->req_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005262
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005263 bnx2x_calc_ieee_aneg_adv(int_phy, params, &vars->ieee_fc);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005264
5265 /* init ext phy and enable link state int */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005266 non_ext_phy = ((ext_phy->type ==
5267 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ||
Eilon Greenstein8660d8c2009-03-02 08:01:02 +00005268 (params->loopback_mode == LOOPBACK_XGXS_10));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005269
5270 if (non_ext_phy ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005271 (ext_phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
5272 (ext_phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706) ||
5273 (ext_phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) ||
Eilon Greenstein8660d8c2009-03-02 08:01:02 +00005274 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005275 if (vars->line_speed == SPEED_AUTO_NEG)
5276 bnx2x_set_parallel_detection(int_phy, params);
5277 bnx2x_init_internal_phy(int_phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005278 }
5279
5280 if (!non_ext_phy)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005281 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
5282 phy_index++) {
5283 params->phy[phy_index].config_init(
5284 &params->phy[phy_index],
5285 params, vars);
5286 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005287
5288 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005289 (NIG_STATUS_XGXS0_LINK10G |
5290 NIG_STATUS_XGXS0_LINK_STATUS |
5291 NIG_STATUS_SERDES0_LINK_STATUS));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005292
5293 return rc;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005294}
5295
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005296static void set_phy_vars(struct link_params *params)
5297{
5298 struct bnx2x *bp = params->bp;
5299 u8 actual_phy_idx, phy_index;
5300
5301 for (phy_index = INT_PHY; phy_index < params->num_phys;
5302 phy_index++) {
5303
5304 actual_phy_idx = phy_index;
5305 params->phy[actual_phy_idx].req_flow_ctrl =
5306 params->req_flow_ctrl;
5307
5308 params->phy[actual_phy_idx].req_line_speed =
5309 params->req_line_speed;
5310
5311 params->phy[actual_phy_idx].speed_cap_mask =
5312 params->speed_cap_mask;
5313
5314 params->phy[actual_phy_idx].req_duplex =
5315 params->req_duplex;
5316
5317 DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
5318 " speed_cap_mask %x\n",
5319 params->phy[actual_phy_idx].req_flow_ctrl,
5320 params->phy[actual_phy_idx].req_line_speed,
5321 params->phy[actual_phy_idx].speed_cap_mask);
5322 }
5323}
5324
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005325u8 bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
5326{
5327 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005328 u32 val;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005329
5330 DP(NETIF_MSG_LINK, "Phy Initialization started\n");
5331 DP(NETIF_MSG_LINK, "req_speed %d, req_flowctrl %d\n",
5332 params->req_line_speed, params->req_flow_ctrl);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005333 vars->link_status = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005334 vars->phy_link_up = 0;
5335 vars->link_up = 0;
5336 vars->line_speed = 0;
5337 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005338 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005339 vars->mac_type = MAC_TYPE_NONE;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005340 vars->phy_flags = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005341
5342 /* disable attentions */
5343 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
5344 (NIG_MASK_XGXS0_LINK_STATUS |
5345 NIG_MASK_XGXS0_LINK10G |
5346 NIG_MASK_SERDES0_LINK_STATUS |
5347 NIG_MASK_MI_INT));
5348
5349 bnx2x_emac_init(params, vars);
5350
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005351 if (params->num_phys == 0) {
5352 DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
5353 return -EINVAL;
5354 }
5355 set_phy_vars(params);
5356
5357 DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005358 if (CHIP_REV_IS_FPGA(bp)) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005359
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005360 vars->link_up = 1;
5361 vars->line_speed = SPEED_10000;
5362 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005363 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005364 vars->link_status = (LINK_STATUS_LINK_UP | LINK_10GTFD);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005365 /* enable on E1.5 FPGA */
5366 if (CHIP_IS_E1H(bp)) {
5367 vars->flow_ctrl |=
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005368 (BNX2X_FLOW_CTRL_TX |
5369 BNX2X_FLOW_CTRL_RX);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005370 vars->link_status |=
5371 (LINK_STATUS_TX_FLOW_CONTROL_ENABLED |
5372 LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
5373 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005374
5375 bnx2x_emac_enable(params, vars, 0);
5376 bnx2x_pbf_update(params, vars->flow_ctrl, vars->line_speed);
5377 /* disable drain */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005378 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005379
5380 /* update shared memory */
5381 bnx2x_update_mng(params, vars->link_status);
5382
5383 return 0;
5384
5385 } else
5386 if (CHIP_REV_IS_EMUL(bp)) {
5387
5388 vars->link_up = 1;
5389 vars->line_speed = SPEED_10000;
5390 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005391 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005392 vars->link_status = (LINK_STATUS_LINK_UP | LINK_10GTFD);
5393
5394 bnx2x_bmac_enable(params, vars, 0);
5395
5396 bnx2x_pbf_update(params, vars->flow_ctrl, vars->line_speed);
5397 /* Disable drain */
5398 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
5399 + params->port*4, 0);
5400
5401 /* update shared memory */
5402 bnx2x_update_mng(params, vars->link_status);
5403
5404 return 0;
5405
5406 } else
5407 if (params->loopback_mode == LOOPBACK_BMAC) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005408
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005409 vars->link_up = 1;
5410 vars->line_speed = SPEED_10000;
5411 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005412 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005413 vars->mac_type = MAC_TYPE_BMAC;
5414
5415 vars->phy_flags = PHY_XGXS_FLAG;
5416
5417 bnx2x_phy_deassert(params, vars->phy_flags);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005418
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005419 /* set bmac loopback */
5420 bnx2x_bmac_enable(params, vars, 1);
5421
5422 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
5423 params->port*4, 0);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005424
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005425 } else if (params->loopback_mode == LOOPBACK_EMAC) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005426
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005427 vars->link_up = 1;
5428 vars->line_speed = SPEED_1000;
5429 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005430 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005431 vars->mac_type = MAC_TYPE_EMAC;
5432
5433 vars->phy_flags = PHY_XGXS_FLAG;
5434
5435 bnx2x_phy_deassert(params, vars->phy_flags);
5436 /* set bmac loopback */
5437 bnx2x_emac_enable(params, vars, 1);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005438 bnx2x_emac_program(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005439 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
5440 params->port*4, 0);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005441
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005442 } else if ((params->loopback_mode == LOOPBACK_XGXS_10) ||
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005443 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
5444
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005445 vars->link_up = 1;
5446 vars->line_speed = SPEED_10000;
5447 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005448 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005449
5450 vars->phy_flags = PHY_XGXS_FLAG;
5451
5452 val = REG_RD(bp,
5453 NIG_REG_XGXS0_CTRL_PHY_ADDR+
5454 params->port*0x18);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005455
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005456 bnx2x_phy_deassert(params, vars->phy_flags);
5457 bnx2x_link_initialize(params, vars);
5458
5459 vars->mac_type = MAC_TYPE_BMAC;
5460
5461 bnx2x_bmac_enable(params, vars, 0);
5462
5463 if (params->loopback_mode == LOOPBACK_XGXS_10) {
5464 /* set 10G XGXS loopback */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005465 params->phy[INT_PHY].config_loopback(
5466 &params->phy[INT_PHY],
5467 params);
5468
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005469 } else {
5470 /* set external phy loopback */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005471 u8 phy_index;
5472 for (phy_index = EXT_PHY1;
5473 phy_index < params->num_phys; phy_index++) {
5474 if (params->phy[phy_index].config_loopback)
5475 params->phy[phy_index].config_loopback(
5476 &params->phy[phy_index],
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005477 params);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005478 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005479 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005480
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005481 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
5482 params->port*4, 0);
Eilon Greensteinba71d312009-07-21 05:47:49 +00005483
Yaniv Rosner7846e472009-11-05 19:18:07 +02005484 bnx2x_set_led(params, LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005485 } else
5486 /* No loopback */
5487 {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005488 if (params->switch_cfg == SWITCH_CFG_10G)
5489 vars->phy_flags = PHY_XGXS_FLAG;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005490 bnx2x_phy_deassert(params, vars->phy_flags);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005491 bnx2x_link_initialize(params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005492 msleep(30);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005493 bnx2x_link_int_enable(params);
5494 }
5495 return 0;
5496}
5497
Eilon Greenstein589abe32009-02-12 08:36:55 +00005498
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005499static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
5500 struct link_params *params)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005501{
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005502 struct bnx2x *bp = params->bp;
5503 DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00005504 /* Set serial boot control for external load */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005505 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005506 MDIO_PMA_DEVAD,
5507 MDIO_PMA_REG_GEN_CTRL, 0x0001);
5508}
5509
5510static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
5511 struct link_params *params)
5512{
5513 struct bnx2x *bp = params->bp;
5514 /* Disable Transmitter */
5515 bnx2x_sfp_set_transmitter(bp, phy, params->port, 0);
5516}
5517static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
5518 struct link_params *params)
5519{
5520 struct bnx2x *bp = params->bp;
5521 u8 gpio_port;
5522 gpio_port = params->port;
5523 DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
5524 gpio_port);
5525 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5526 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5527 gpio_port);
5528}
5529static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
5530 struct link_params *params)
5531{
5532 bnx2x_cl45_write(params->bp, phy,
5533 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
5534 bnx2x_cl45_write(params->bp, phy,
5535 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
5536}
5537
5538static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
5539 struct link_params *params)
5540{
5541 struct bnx2x *bp = params->bp;
5542 u8 port = params->port;
5543 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
5544 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5545 port);
5546}
5547
5548static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
5549 struct link_params *params)
5550{
5551 struct bnx2x *bp = params->bp;
5552 u8 gpio_port;
5553 /* HW reset */
5554 gpio_port = params->port;
5555 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
5556 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5557 gpio_port);
5558 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5559 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5560 gpio_port);
5561 DP(NETIF_MSG_LINK, "reset external PHY\n");
5562}
5563
5564static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
5565 struct link_params *params)
5566{
5567 /* reset the SerDes/XGXS */
5568 REG_WR(params->bp, GRCBASE_MISC +
5569 MISC_REGISTERS_RESET_REG_3_CLEAR,
5570 (0x1ff << (params->port*16)));
Eilon Greenstein589abe32009-02-12 08:36:55 +00005571}
5572
5573u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
5574 u8 reset_ext_phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005575{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005576 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005577
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005578 u8 phy_index, port = params->port;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005579
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02005580 DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005581 /* disable attentions */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005582 vars->link_status = 0;
5583 bnx2x_update_mng(params, vars->link_status);
5584 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5585 (NIG_MASK_XGXS0_LINK_STATUS |
5586 NIG_MASK_XGXS0_LINK10G |
5587 NIG_MASK_SERDES0_LINK_STATUS |
5588 NIG_MASK_MI_INT));
5589
5590 /* activate nig drain */
5591 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
5592
5593 /* disable nig egress interface */
5594 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
5595 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
5596
5597 /* Stop BigMac rx */
5598 bnx2x_bmac_rx_disable(bp, port);
5599
5600 /* disable emac */
5601 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5602
5603 msleep(10);
5604 /* The PHY reset is controled by GPIO 1
5605 * Hold it as vars low
5606 */
5607 /* clear link led */
Yaniv Rosner7846e472009-11-05 19:18:07 +02005608 bnx2x_set_led(params, LED_MODE_OFF, 0);
Eilon Greenstein589abe32009-02-12 08:36:55 +00005609 if (reset_ext_phy) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005610 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
5611 phy_index++) {
5612 if (params->phy[phy_index].link_reset)
5613 params->phy[phy_index].link_reset(
5614 &params->phy[phy_index],
5615 params);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005616 }
5617 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005618
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005619 if (params->phy[INT_PHY].link_reset)
5620 params->phy[INT_PHY].link_reset(
5621 &params->phy[INT_PHY], params);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005622 /* reset BigMac */
5623 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
5624 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
5625
5626 /* disable nig ingress interface */
5627 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
5628 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
5629 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
5630 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
5631 vars->link_up = 0;
5632 return 0;
5633}
5634
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005635
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005636static u8 bnx2x_update_link_down(struct link_params *params,
5637 struct link_vars *vars)
5638{
5639 struct bnx2x *bp = params->bp;
5640 u8 port = params->port;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005641
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005642 DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005643 bnx2x_set_led(params, LED_MODE_OFF, 0);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005644
5645 /* indicate no mac active */
5646 vars->mac_type = MAC_TYPE_NONE;
5647
5648 /* update shared memory */
5649 vars->link_status = 0;
5650 vars->line_speed = 0;
5651 bnx2x_update_mng(params, vars->link_status);
5652
5653 /* activate nig drain */
5654 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
5655
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00005656 /* disable emac */
5657 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5658
5659 msleep(10);
5660
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005661 /* reset BigMac */
5662 bnx2x_bmac_rx_disable(bp, params->port);
5663 REG_WR(bp, GRCBASE_MISC +
5664 MISC_REGISTERS_RESET_REG_2_CLEAR,
5665 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
5666 return 0;
5667}
5668
5669static u8 bnx2x_update_link_up(struct link_params *params,
5670 struct link_vars *vars,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005671 u8 link_10g)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005672{
5673 struct bnx2x *bp = params->bp;
5674 u8 port = params->port;
5675 u8 rc = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005676
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005677 vars->link_status |= LINK_STATUS_LINK_UP;
5678 if (link_10g) {
5679 bnx2x_bmac_enable(params, vars, 0);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005680 bnx2x_set_led(params, LED_MODE_OPER, SPEED_10000);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005681 } else {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005682 rc = bnx2x_emac_program(params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005683
Yaniv Rosner0c786f02009-11-05 19:18:32 +02005684 bnx2x_emac_enable(params, vars, 0);
5685
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005686 /* AN complete? */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005687 if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
5688 && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
5689 SINGLE_MEDIA_DIRECT(params))
5690 bnx2x_set_gmii_tx_driver(params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005691 }
5692
5693 /* PBF - link up */
5694 rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
5695 vars->line_speed);
5696
5697 /* disable drain */
5698 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
5699
5700 /* update shared memory */
5701 bnx2x_update_mng(params, vars->link_status);
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00005702 msleep(20);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005703 return rc;
5704}
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005705/**
5706 * The bnx2x_link_update function should be called upon link
5707 * interrupt.
5708 * Link is considered up as follows:
5709 * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
5710 * to be up
5711 * - SINGLE_MEDIA - The link between the 577xx and the external
5712 * phy (XGXS) need to up as well as the external link of the
5713 * phy (PHY_EXT1)
5714 * - DUAL_MEDIA - The link between the 577xx and the first
5715 * external phy needs to be up, and at least one of the 2
5716 * external phy link must be up.
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005717*/
5718u8 bnx2x_link_update(struct link_params *params, struct link_vars *vars)
5719{
5720 struct bnx2x *bp = params->bp;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005721 struct link_vars phy_vars[MAX_PHYS];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005722 u8 port = params->port;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005723 u8 link_10g, phy_index;
5724 u8 ext_phy_link_up = 0, cur_link_up, rc = 0;
Eilon Greenstein2f904462009-08-12 08:22:16 +00005725 u8 is_mi_int = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005726 u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
5727 u8 active_external_phy = INT_PHY;
5728 vars->link_status = 0;
5729 for (phy_index = INT_PHY; phy_index < params->num_phys;
5730 phy_index++) {
5731 phy_vars[phy_index].flow_ctrl = 0;
5732 phy_vars[phy_index].link_status = 0;
5733 phy_vars[phy_index].line_speed = 0;
5734 phy_vars[phy_index].duplex = DUPLEX_FULL;
5735 phy_vars[phy_index].phy_link_up = 0;
5736 phy_vars[phy_index].link_up = 0;
5737 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005738
5739 DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00005740 port, (vars->phy_flags & PHY_XGXS_FLAG),
5741 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005742
Eilon Greenstein2f904462009-08-12 08:22:16 +00005743 is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
5744 port*0x18) > 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005745 DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00005746 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
5747 is_mi_int,
5748 REG_RD(bp,
5749 NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005750
5751 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
5752 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
5753 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
5754
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00005755 /* disable emac */
5756 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5757
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005758 /**
5759 * Step 1:
5760 * Check external link change only for external phys, and apply
5761 * priority selection between them in case the link on both phys
5762 * is up. Note that the instead of the common vars, a temporary
5763 * vars argument is used since each phy may have different link/
5764 * speed/duplex result
5765 */
5766 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
5767 phy_index++) {
5768 struct bnx2x_phy *phy = &params->phy[phy_index];
5769 if (!phy->read_status)
5770 continue;
5771 /* Read link status and params of this ext phy */
5772 cur_link_up = phy->read_status(phy, params,
5773 &phy_vars[phy_index]);
5774 if (cur_link_up) {
5775 DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
5776 phy_index);
5777 } else {
5778 DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
5779 phy_index);
5780 continue;
5781 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005782
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005783 if (!ext_phy_link_up) {
5784 ext_phy_link_up = 1;
5785 active_external_phy = phy_index;
5786 }
5787 }
5788 prev_line_speed = vars->line_speed;
5789 /**
5790 * Step 2:
5791 * Read the status of the internal phy. In case of
5792 * DIRECT_SINGLE_MEDIA board, this link is the external link,
5793 * otherwise this is the link between the 577xx and the first
5794 * external phy
5795 */
5796 if (params->phy[INT_PHY].read_status)
5797 params->phy[INT_PHY].read_status(
5798 &params->phy[INT_PHY],
5799 params, vars);
5800 /**
5801 * The INT_PHY flow control reside in the vars. This include the
5802 * case where the speed or flow control are not set to AUTO.
5803 * Otherwise, the active external phy flow control result is set
5804 * to the vars. The ext_phy_line_speed is needed to check if the
5805 * speed is different between the internal phy and external phy.
5806 * This case may be result of intermediate link speed change.
5807 */
5808 if (active_external_phy > INT_PHY) {
5809 vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
5810 /**
5811 * Link speed is taken from the XGXS. AN and FC result from
5812 * the external phy.
5813 */
5814 vars->link_status |= phy_vars[active_external_phy].link_status;
5815 ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
5816 vars->duplex = phy_vars[active_external_phy].duplex;
5817 if (params->phy[active_external_phy].supported &
5818 SUPPORTED_FIBRE)
5819 vars->link_status |= LINK_STATUS_SERDES_LINK;
5820 DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
5821 active_external_phy);
5822 }
5823 DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
5824 " ext_phy_line_speed = %d\n", vars->flow_ctrl,
5825 vars->link_status, ext_phy_line_speed);
5826 /**
5827 * Upon link speed change set the NIG into drain mode. Comes to
5828 * deals with possible FIFO glitch due to clk change when speed
5829 * is decreased without link down indicator
5830 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005831
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005832 if (vars->phy_link_up) {
5833 if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
5834 (ext_phy_line_speed != vars->line_speed)) {
5835 DP(NETIF_MSG_LINK, "Internal link speed %d is"
5836 " different than the external"
5837 " link speed %d\n", vars->line_speed,
5838 ext_phy_line_speed);
5839 vars->phy_link_up = 0;
5840 } else if (prev_line_speed != vars->line_speed) {
5841 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
5842 + params->port*4, 0);
5843 msleep(1);
5844 }
5845 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005846
5847 /* anything 10 and over uses the bmac */
5848 link_10g = ((vars->line_speed == SPEED_10000) ||
5849 (vars->line_speed == SPEED_12000) ||
5850 (vars->line_speed == SPEED_12500) ||
5851 (vars->line_speed == SPEED_13000) ||
5852 (vars->line_speed == SPEED_15000) ||
5853 (vars->line_speed == SPEED_16000));
5854
Eilon Greenstein2f904462009-08-12 08:22:16 +00005855 bnx2x_link_int_ack(params, vars, link_10g, is_mi_int);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005856
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005857 /**
5858 * In case external phy link is up, and internal link is down
5859 * (not initialized yet probably after link initialization, it
5860 * needs to be initialized.
5861 * Note that after link down-up as result of cable plug, the xgxs
5862 * link would probably become up again without the need
5863 * initialize it
5864 */
5865 if (!(SINGLE_MEDIA_DIRECT(params))) {
5866 DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
5867 " init_preceding = %d\n", ext_phy_link_up,
5868 vars->phy_link_up,
5869 params->phy[EXT_PHY1].flags &
5870 FLAGS_INIT_XGXS_FIRST);
5871 if (!(params->phy[EXT_PHY1].flags &
5872 FLAGS_INIT_XGXS_FIRST)
5873 && ext_phy_link_up && !vars->phy_link_up) {
5874 vars->line_speed = ext_phy_line_speed;
5875 if (vars->line_speed < SPEED_1000)
5876 vars->phy_flags |= PHY_SGMII_FLAG;
5877 else
5878 vars->phy_flags &= ~PHY_SGMII_FLAG;
5879 bnx2x_init_internal_phy(&params->phy[INT_PHY],
5880 params,
5881 vars);
5882 }
5883 }
5884 /**
5885 * Link is up only if both local phy and external phy (in case of
5886 * non-direct board) are up
5887 */
5888 vars->link_up = (vars->phy_link_up &&
5889 (ext_phy_link_up ||
5890 SINGLE_MEDIA_DIRECT(params)));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005891
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005892 if (vars->link_up)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005893 rc = bnx2x_update_link_up(params, vars, link_10g);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005894 else
5895 rc = bnx2x_update_link_down(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005896
5897 return rc;
5898}
5899
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005900static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
5901 struct link_params *params)
5902{
5903 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
5904 MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
5905 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
5906 MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
5907}
5908
5909static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
5910 struct link_params *params) {
5911 u32 swap_val, swap_override;
5912 u8 port;
5913 /**
5914 * The PHY reset is controlled by GPIO 1. Fake the port number
5915 * to cancel the swap done in set_gpio()
5916 */
5917 struct bnx2x *bp = params->bp;
5918 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5919 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
5920 port = (swap_val && swap_override) ^ 1;
5921 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
5922 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
5923}
5924
5925static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
5926 struct link_params *params) {
5927 /* Low power mode is controlled by GPIO 2 */
5928 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
5929 MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
5930 /* The PHY reset is controlled by GPIO 1 */
5931 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
5932 MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
5933}
5934/******************************************************************/
5935/* STATIC PHY DECLARATION */
5936/******************************************************************/
5937
5938static struct bnx2x_phy phy_null = {
5939 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
5940 .addr = 0,
5941 .flags = FLAGS_INIT_XGXS_FIRST,
5942 .def_md_devad = 0,
5943 .reserved = 0,
5944 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
5945 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
5946 .mdio_ctrl = 0,
5947 .supported = 0,
5948 .media_type = ETH_PHY_NOT_PRESENT,
5949 .ver_addr = 0,
5950 .req_flow_ctrl = 0,
5951 .req_line_speed = 0,
5952 .speed_cap_mask = 0,
5953 .req_duplex = 0,
5954 .rsrv = 0,
5955 .config_init = (config_init_t)NULL,
5956 .read_status = (read_status_t)NULL,
5957 .link_reset = (link_reset_t)NULL,
5958 .config_loopback = (config_loopback_t)NULL,
5959 .format_fw_ver = (format_fw_ver_t)NULL,
5960 .hw_reset = (hw_reset_t)NULL,
5961 .set_link_led = (set_link_led_t)NULL
5962};
5963
5964static struct bnx2x_phy phy_serdes = {
5965 .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
5966 .addr = 0xff,
5967 .flags = 0,
5968 .def_md_devad = 0,
5969 .reserved = 0,
5970 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
5971 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
5972 .mdio_ctrl = 0,
5973 .supported = (SUPPORTED_10baseT_Half |
5974 SUPPORTED_10baseT_Full |
5975 SUPPORTED_100baseT_Half |
5976 SUPPORTED_100baseT_Full |
5977 SUPPORTED_1000baseT_Full |
5978 SUPPORTED_2500baseX_Full |
5979 SUPPORTED_TP |
5980 SUPPORTED_Autoneg |
5981 SUPPORTED_Pause |
5982 SUPPORTED_Asym_Pause),
5983 .media_type = ETH_PHY_UNSPECIFIED,
5984 .ver_addr = 0,
5985 .req_flow_ctrl = 0,
5986 .req_line_speed = 0,
5987 .speed_cap_mask = 0,
5988 .req_duplex = 0,
5989 .rsrv = 0,
5990 .config_init = (config_init_t)bnx2x_init_serdes,
5991 .read_status = (read_status_t)bnx2x_link_settings_status,
5992 .link_reset = (link_reset_t)bnx2x_int_link_reset,
5993 .config_loopback = (config_loopback_t)NULL,
5994 .format_fw_ver = (format_fw_ver_t)NULL,
5995 .hw_reset = (hw_reset_t)NULL,
5996 .set_link_led = (set_link_led_t)NULL
5997};
5998
5999static struct bnx2x_phy phy_xgxs = {
6000 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
6001 .addr = 0xff,
6002 .flags = 0,
6003 .def_md_devad = 0,
6004 .reserved = 0,
6005 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6006 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6007 .mdio_ctrl = 0,
6008 .supported = (SUPPORTED_10baseT_Half |
6009 SUPPORTED_10baseT_Full |
6010 SUPPORTED_100baseT_Half |
6011 SUPPORTED_100baseT_Full |
6012 SUPPORTED_1000baseT_Full |
6013 SUPPORTED_2500baseX_Full |
6014 SUPPORTED_10000baseT_Full |
6015 SUPPORTED_FIBRE |
6016 SUPPORTED_Autoneg |
6017 SUPPORTED_Pause |
6018 SUPPORTED_Asym_Pause),
6019 .media_type = ETH_PHY_UNSPECIFIED,
6020 .ver_addr = 0,
6021 .req_flow_ctrl = 0,
6022 .req_line_speed = 0,
6023 .speed_cap_mask = 0,
6024 .req_duplex = 0,
6025 .rsrv = 0,
6026 .config_init = (config_init_t)bnx2x_init_xgxs,
6027 .read_status = (read_status_t)bnx2x_link_settings_status,
6028 .link_reset = (link_reset_t)bnx2x_int_link_reset,
6029 .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
6030 .format_fw_ver = (format_fw_ver_t)NULL,
6031 .hw_reset = (hw_reset_t)NULL,
6032 .set_link_led = (set_link_led_t)NULL
6033};
6034
6035static struct bnx2x_phy phy_7101 = {
6036 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
6037 .addr = 0xff,
6038 .flags = FLAGS_FAN_FAILURE_DET_REQ,
6039 .def_md_devad = 0,
6040 .reserved = 0,
6041 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6042 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6043 .mdio_ctrl = 0,
6044 .supported = (SUPPORTED_10000baseT_Full |
6045 SUPPORTED_TP |
6046 SUPPORTED_Autoneg |
6047 SUPPORTED_Pause |
6048 SUPPORTED_Asym_Pause),
6049 .media_type = ETH_PHY_BASE_T,
6050 .ver_addr = 0,
6051 .req_flow_ctrl = 0,
6052 .req_line_speed = 0,
6053 .speed_cap_mask = 0,
6054 .req_duplex = 0,
6055 .rsrv = 0,
6056 .config_init = (config_init_t)bnx2x_7101_config_init,
6057 .read_status = (read_status_t)bnx2x_7101_read_status,
6058 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
6059 .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
6060 .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
6061 .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
6062 .set_link_led = (set_link_led_t)NULL
6063};
6064static struct bnx2x_phy phy_8073 = {
6065 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
6066 .addr = 0xff,
6067 .flags = FLAGS_HW_LOCK_REQUIRED,
6068 .def_md_devad = 0,
6069 .reserved = 0,
6070 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6071 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6072 .mdio_ctrl = 0,
6073 .supported = (SUPPORTED_10000baseT_Full |
6074 SUPPORTED_2500baseX_Full |
6075 SUPPORTED_1000baseT_Full |
6076 SUPPORTED_FIBRE |
6077 SUPPORTED_Autoneg |
6078 SUPPORTED_Pause |
6079 SUPPORTED_Asym_Pause),
6080 .media_type = ETH_PHY_UNSPECIFIED,
6081 .ver_addr = 0,
6082 .req_flow_ctrl = 0,
6083 .req_line_speed = 0,
6084 .speed_cap_mask = 0,
6085 .req_duplex = 0,
6086 .rsrv = 0,
6087 .config_init = (config_init_t)bnx2x_8072_8073_config_init,
6088 .read_status = (read_status_t)bnx2x_8073_read_status,
6089 .link_reset = (link_reset_t)bnx2x_8073_link_reset,
6090 .config_loopback = (config_loopback_t)NULL,
6091 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
6092 .hw_reset = (hw_reset_t)NULL,
6093 .set_link_led = (set_link_led_t)NULL
6094};
6095static struct bnx2x_phy phy_8705 = {
6096 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
6097 .addr = 0xff,
6098 .flags = FLAGS_INIT_XGXS_FIRST,
6099 .def_md_devad = 0,
6100 .reserved = 0,
6101 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6102 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6103 .mdio_ctrl = 0,
6104 .supported = (SUPPORTED_10000baseT_Full |
6105 SUPPORTED_FIBRE |
6106 SUPPORTED_Pause |
6107 SUPPORTED_Asym_Pause),
6108 .media_type = ETH_PHY_XFP_FIBER,
6109 .ver_addr = 0,
6110 .req_flow_ctrl = 0,
6111 .req_line_speed = 0,
6112 .speed_cap_mask = 0,
6113 .req_duplex = 0,
6114 .rsrv = 0,
6115 .config_init = (config_init_t)bnx2x_8705_config_init,
6116 .read_status = (read_status_t)bnx2x_8705_read_status,
6117 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
6118 .config_loopback = (config_loopback_t)NULL,
6119 .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
6120 .hw_reset = (hw_reset_t)NULL,
6121 .set_link_led = (set_link_led_t)NULL
6122};
6123static struct bnx2x_phy phy_8706 = {
6124 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
6125 .addr = 0xff,
6126 .flags = FLAGS_INIT_XGXS_FIRST,
6127 .def_md_devad = 0,
6128 .reserved = 0,
6129 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6130 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6131 .mdio_ctrl = 0,
6132 .supported = (SUPPORTED_10000baseT_Full |
6133 SUPPORTED_1000baseT_Full |
6134 SUPPORTED_FIBRE |
6135 SUPPORTED_Pause |
6136 SUPPORTED_Asym_Pause),
6137 .media_type = ETH_PHY_SFP_FIBER,
6138 .ver_addr = 0,
6139 .req_flow_ctrl = 0,
6140 .req_line_speed = 0,
6141 .speed_cap_mask = 0,
6142 .req_duplex = 0,
6143 .rsrv = 0,
6144 .config_init = (config_init_t)bnx2x_8706_config_init,
6145 .read_status = (read_status_t)bnx2x_8706_read_status,
6146 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
6147 .config_loopback = (config_loopback_t)NULL,
6148 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
6149 .hw_reset = (hw_reset_t)NULL,
6150 .set_link_led = (set_link_led_t)NULL
6151};
6152
6153static struct bnx2x_phy phy_8726 = {
6154 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
6155 .addr = 0xff,
6156 .flags = (FLAGS_HW_LOCK_REQUIRED |
6157 FLAGS_INIT_XGXS_FIRST),
6158 .def_md_devad = 0,
6159 .reserved = 0,
6160 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6161 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6162 .mdio_ctrl = 0,
6163 .supported = (SUPPORTED_10000baseT_Full |
6164 SUPPORTED_1000baseT_Full |
6165 SUPPORTED_Autoneg |
6166 SUPPORTED_FIBRE |
6167 SUPPORTED_Pause |
6168 SUPPORTED_Asym_Pause),
6169 .media_type = ETH_PHY_SFP_FIBER,
6170 .ver_addr = 0,
6171 .req_flow_ctrl = 0,
6172 .req_line_speed = 0,
6173 .speed_cap_mask = 0,
6174 .req_duplex = 0,
6175 .rsrv = 0,
6176 .config_init = (config_init_t)bnx2x_8726_config_init,
6177 .read_status = (read_status_t)bnx2x_8726_read_status,
6178 .link_reset = (link_reset_t)bnx2x_8726_link_reset,
6179 .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
6180 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
6181 .hw_reset = (hw_reset_t)NULL,
6182 .set_link_led = (set_link_led_t)NULL
6183};
6184
6185static struct bnx2x_phy phy_8727 = {
6186 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
6187 .addr = 0xff,
6188 .flags = FLAGS_FAN_FAILURE_DET_REQ,
6189 .def_md_devad = 0,
6190 .reserved = 0,
6191 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6192 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6193 .mdio_ctrl = 0,
6194 .supported = (SUPPORTED_10000baseT_Full |
6195 SUPPORTED_1000baseT_Full |
6196 SUPPORTED_Autoneg |
6197 SUPPORTED_FIBRE |
6198 SUPPORTED_Pause |
6199 SUPPORTED_Asym_Pause),
6200 .media_type = ETH_PHY_SFP_FIBER,
6201 .ver_addr = 0,
6202 .req_flow_ctrl = 0,
6203 .req_line_speed = 0,
6204 .speed_cap_mask = 0,
6205 .req_duplex = 0,
6206 .rsrv = 0,
6207 .config_init = (config_init_t)bnx2x_8727_config_init,
6208 .read_status = (read_status_t)bnx2x_8727_read_status,
6209 .link_reset = (link_reset_t)bnx2x_8727_link_reset,
6210 .config_loopback = (config_loopback_t)NULL,
6211 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
6212 .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
6213 .set_link_led = (set_link_led_t)NULL
6214};
6215static struct bnx2x_phy phy_8481 = {
6216 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
6217 .addr = 0xff,
6218 .flags = FLAGS_FAN_FAILURE_DET_REQ,
6219 .def_md_devad = 0,
6220 .reserved = 0,
6221 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6222 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6223 .mdio_ctrl = 0,
6224 .supported = (SUPPORTED_10baseT_Half |
6225 SUPPORTED_10baseT_Full |
6226 SUPPORTED_100baseT_Half |
6227 SUPPORTED_100baseT_Full |
6228 SUPPORTED_1000baseT_Full |
6229 SUPPORTED_10000baseT_Full |
6230 SUPPORTED_TP |
6231 SUPPORTED_Autoneg |
6232 SUPPORTED_Pause |
6233 SUPPORTED_Asym_Pause),
6234 .media_type = ETH_PHY_BASE_T,
6235 .ver_addr = 0,
6236 .req_flow_ctrl = 0,
6237 .req_line_speed = 0,
6238 .speed_cap_mask = 0,
6239 .req_duplex = 0,
6240 .rsrv = 0,
6241 .config_init = (config_init_t)bnx2x_8481_config_init,
6242 .read_status = (read_status_t)bnx2x_848xx_read_status,
6243 .link_reset = (link_reset_t)bnx2x_8481_link_reset,
6244 .config_loopback = (config_loopback_t)NULL,
6245 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
6246 .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
6247 .set_link_led = (set_link_led_t)NULL
6248};
6249
6250static struct bnx2x_phy phy_84823 = {
6251 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
6252 .addr = 0xff,
6253 .flags = FLAGS_FAN_FAILURE_DET_REQ,
6254 .def_md_devad = 0,
6255 .reserved = 0,
6256 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6257 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6258 .mdio_ctrl = 0,
6259 .supported = (SUPPORTED_10baseT_Half |
6260 SUPPORTED_10baseT_Full |
6261 SUPPORTED_100baseT_Half |
6262 SUPPORTED_100baseT_Full |
6263 SUPPORTED_1000baseT_Full |
6264 SUPPORTED_10000baseT_Full |
6265 SUPPORTED_TP |
6266 SUPPORTED_Autoneg |
6267 SUPPORTED_Pause |
6268 SUPPORTED_Asym_Pause),
6269 .media_type = ETH_PHY_BASE_T,
6270 .ver_addr = 0,
6271 .req_flow_ctrl = 0,
6272 .req_line_speed = 0,
6273 .speed_cap_mask = 0,
6274 .req_duplex = 0,
6275 .rsrv = 0,
6276 .config_init = (config_init_t)bnx2x_848x3_config_init,
6277 .read_status = (read_status_t)bnx2x_848xx_read_status,
6278 .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
6279 .config_loopback = (config_loopback_t)NULL,
6280 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
6281 .hw_reset = (hw_reset_t)NULL,
6282 .set_link_led = (set_link_led_t)NULL
6283};
6284
6285/*****************************************************************/
6286/* */
6287/* Populate the phy according. Main function: bnx2x_populate_phy */
6288/* */
6289/*****************************************************************/
6290
6291static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
6292 struct bnx2x_phy *phy, u8 port,
6293 u8 phy_index)
6294{
6295 /* Get the 4 lanes xgxs config rx and tx */
6296 u32 rx = 0, tx = 0, i;
6297 for (i = 0; i < 2; i++) {
6298 /**
6299 * INT_PHY and EXT_PHY1 share the same value location in the
6300 * shmem. When num_phys is greater than 1, than this value
6301 * applies only to EXT_PHY1
6302 */
6303
6304 rx = REG_RD(bp, shmem_base +
6305 offsetof(struct shmem_region,
6306 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
6307
6308 tx = REG_RD(bp, shmem_base +
6309 offsetof(struct shmem_region,
6310 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
6311
6312 phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
6313 phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
6314
6315 phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
6316 phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
6317 }
6318}
6319
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006320static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
6321 u8 phy_index, u8 port)
6322{
6323 u32 ext_phy_config = 0;
6324 switch (phy_index) {
6325 case EXT_PHY1:
6326 ext_phy_config = REG_RD(bp, shmem_base +
6327 offsetof(struct shmem_region,
6328 dev_info.port_hw_config[port].external_phy_config));
6329 break;
6330 default:
6331 DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
6332 return -EINVAL;
6333 }
6334
6335 return ext_phy_config;
6336}
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006337static u8 bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
6338 struct bnx2x_phy *phy)
6339{
6340 u32 phy_addr;
6341 u32 chip_id;
6342 u32 switch_cfg = (REG_RD(bp, shmem_base +
6343 offsetof(struct shmem_region,
6344 dev_info.port_feature_config[port].link_config)) &
6345 PORT_FEATURE_CONNECTED_SWITCH_MASK);
6346 chip_id = REG_RD(bp, MISC_REG_CHIP_NUM) << 16;
6347 switch (switch_cfg) {
6348 case SWITCH_CFG_1G:
6349 phy_addr = REG_RD(bp,
6350 NIG_REG_SERDES0_CTRL_PHY_ADDR +
6351 port * 0x10);
6352 *phy = phy_serdes;
6353 break;
6354 case SWITCH_CFG_10G:
6355 phy_addr = REG_RD(bp,
6356 NIG_REG_XGXS0_CTRL_PHY_ADDR +
6357 port * 0x18);
6358 *phy = phy_xgxs;
6359 break;
6360 default:
6361 DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
6362 return -EINVAL;
6363 }
6364 phy->addr = (u8)phy_addr;
6365 phy->mdio_ctrl = bnx2x_get_emac_base(bp,
6366 phy->type,
6367 port);
6368 phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
6369
6370 DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
6371 port, phy->addr, phy->mdio_ctrl);
6372
6373 bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
6374 return 0;
6375}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006376
6377static u8 bnx2x_populate_ext_phy(struct bnx2x *bp,
6378 u8 phy_index,
6379 u32 shmem_base,
6380 u8 port,
6381 struct bnx2x_phy *phy)
6382{
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006383 u32 ext_phy_config, phy_type;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006384
6385 ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
6386 phy_index, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006387 phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
6388 /* Select the phy type */
6389 switch (phy_type) {
6390 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6391 *phy = phy_8073;
6392 break;
6393 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
6394 *phy = phy_8705;
6395 break;
6396 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
6397 *phy = phy_8706;
6398 break;
6399 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6400 *phy = phy_8726;
6401 break;
6402 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
6403 /* BCM8727_NOC => BCM8727 no over current */
6404 *phy = phy_8727;
6405 phy->flags |= FLAGS_NOC;
6406 break;
6407 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
6408 *phy = phy_8727;
6409 break;
6410 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
6411 *phy = phy_8481;
6412 break;
6413 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
6414 *phy = phy_84823;
6415 break;
6416 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
6417 *phy = phy_7101;
6418 break;
6419 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
6420 *phy = phy_null;
6421 return -EINVAL;
6422 default:
6423 *phy = phy_null;
6424 return 0;
6425 }
6426
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006427 phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006428 bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006429 phy->mdio_ctrl = bnx2x_get_emac_base(bp, phy->type, port);
6430 return 0;
6431}
6432
6433static u8 bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
6434 u8 port, struct bnx2x_phy *phy)
6435{
6436 u8 status = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006437 phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
6438 if (phy_index == INT_PHY)
6439 return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006440 status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base,
6441 port, phy);
6442 return status;
6443}
6444
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006445static void bnx2x_phy_def_cfg(struct link_params *params,
6446 struct bnx2x_phy *phy,
6447 u8 actual_phy_idx)
6448{
6449 struct bnx2x *bp = params->bp;
6450 u32 link_config;
6451 /* Populate the default phy configuration for MF mode */
6452 link_config = REG_RD(bp, params->shmem_base +
6453 offsetof(struct shmem_region, dev_info.
6454 port_feature_config[params->port].link_config));
6455 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
6456 offsetof(struct shmem_region, dev_info.
6457 port_hw_config[params->port].speed_capability_mask));
6458
6459 phy->req_duplex = DUPLEX_FULL;
6460 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
6461 case PORT_FEATURE_LINK_SPEED_10M_HALF:
6462 phy->req_duplex = DUPLEX_HALF;
6463 case PORT_FEATURE_LINK_SPEED_10M_FULL:
6464 phy->req_line_speed = SPEED_10;
6465 break;
6466 case PORT_FEATURE_LINK_SPEED_100M_HALF:
6467 phy->req_duplex = DUPLEX_HALF;
6468 case PORT_FEATURE_LINK_SPEED_100M_FULL:
6469 phy->req_line_speed = SPEED_100;
6470 break;
6471 case PORT_FEATURE_LINK_SPEED_1G:
6472 phy->req_line_speed = SPEED_1000;
6473 break;
6474 case PORT_FEATURE_LINK_SPEED_2_5G:
6475 phy->req_line_speed = SPEED_2500;
6476 break;
6477 case PORT_FEATURE_LINK_SPEED_10G_CX4:
6478 phy->req_line_speed = SPEED_10000;
6479 break;
6480 default:
6481 phy->req_line_speed = SPEED_AUTO_NEG;
6482 break;
6483 }
6484
6485 switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
6486 case PORT_FEATURE_FLOW_CONTROL_AUTO:
6487 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
6488 break;
6489 case PORT_FEATURE_FLOW_CONTROL_TX:
6490 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
6491 break;
6492 case PORT_FEATURE_FLOW_CONTROL_RX:
6493 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
6494 break;
6495 case PORT_FEATURE_FLOW_CONTROL_BOTH:
6496 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
6497 break;
6498 default:
6499 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
6500 break;
6501 }
6502}
6503
6504u8 bnx2x_phy_probe(struct link_params *params)
6505{
6506 u8 phy_index, actual_phy_idx, link_cfg_idx;
6507
6508 struct bnx2x *bp = params->bp;
6509 struct bnx2x_phy *phy;
6510 params->num_phys = 0;
6511 DP(NETIF_MSG_LINK, "Begin phy probe\n");
6512
6513 for (phy_index = INT_PHY; phy_index < MAX_PHYS;
6514 phy_index++) {
6515 link_cfg_idx = LINK_CONFIG_IDX(phy_index);
6516 actual_phy_idx = phy_index;
6517
6518 phy = &params->phy[actual_phy_idx];
6519 if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
6520 params->port,
6521 phy) != 0) {
6522 params->num_phys = 0;
6523 DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
6524 phy_index);
6525 for (phy_index = INT_PHY;
6526 phy_index < MAX_PHYS;
6527 phy_index++)
6528 *phy = phy_null;
6529 return -EINVAL;
6530 }
6531 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
6532 break;
6533
6534 bnx2x_phy_def_cfg(params, phy, actual_phy_idx);
6535 params->num_phys++;
6536 }
6537
6538 DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
6539 return 0;
6540}
6541
6542u32 bnx2x_supported_attr(struct link_params *params, u8 phy_idx)
6543{
6544 if (phy_idx < params->num_phys)
6545 return params->phy[phy_idx].supported;
6546 return 0;
6547}
6548
6549
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006550static u8 bnx2x_8073_common_init_phy(struct bnx2x *bp, u32 shmem_base)
6551{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006552 struct bnx2x_phy phy[PORT_MAX];
6553 struct bnx2x_phy *phy_blk[PORT_MAX];
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006554 u16 val;
6555 s8 port;
6556
6557 /* PART1 - Reset both phys */
6558 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
6559 /* Extract the ext phy address for the port */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006560 if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base,
6561 port, &phy[port]) !=
6562 0) {
6563 DP(NETIF_MSG_LINK, "populate_phy failed\n");
6564 return -EINVAL;
6565 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006566 /* disable attentions */
6567 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
6568 (NIG_MASK_XGXS0_LINK_STATUS |
6569 NIG_MASK_XGXS0_LINK10G |
6570 NIG_MASK_SERDES0_LINK_STATUS |
6571 NIG_MASK_MI_INT));
6572
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006573 /* Need to take the phy out of low power mode in order
6574 to write to access its registers */
6575 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
6576 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
6577
6578 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006579 bnx2x_cl45_write(bp, &phy[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006580 MDIO_PMA_DEVAD,
6581 MDIO_PMA_REG_CTRL,
6582 1<<15);
6583 }
6584
6585 /* Add delay of 150ms after reset */
6586 msleep(150);
6587
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006588 if (phy[PORT_0].addr & 0x1) {
6589 phy_blk[PORT_0] = &(phy[PORT_1]);
6590 phy_blk[PORT_1] = &(phy[PORT_0]);
6591 } else {
6592 phy_blk[PORT_0] = &(phy[PORT_0]);
6593 phy_blk[PORT_1] = &(phy[PORT_1]);
6594 }
6595
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006596 /* PART2 - Download firmware to both phys */
6597 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
6598 u16 fw_ver1;
6599
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006600 bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
6601 port, shmem_base);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006602
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006603 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006604 MDIO_PMA_DEVAD,
6605 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Eilon Greenstein16b311c2009-01-14 06:44:24 +00006606 if (fw_ver1 == 0 || fw_ver1 == 0x4321) {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006607 DP(NETIF_MSG_LINK,
Eilon Greenstein16b311c2009-01-14 06:44:24 +00006608 "bnx2x_8073_common_init_phy port %x:"
6609 "Download failed. fw version = 0x%x\n",
6610 port, fw_ver1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006611 return -EINVAL;
6612 }
6613
6614 /* Only set bit 10 = 1 (Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006615 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006616 MDIO_PMA_DEVAD,
6617 MDIO_PMA_REG_TX_POWER_DOWN, &val);
6618
6619 /* Phase1 of TX_POWER_DOWN reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006620 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006621 MDIO_PMA_DEVAD,
6622 MDIO_PMA_REG_TX_POWER_DOWN,
6623 (val | 1<<10));
6624 }
6625
6626 /* Toggle Transmitter: Power down and then up with 600ms
6627 delay between */
6628 msleep(600);
6629
6630 /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
6631 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00006632 /* Phase2 of POWER_DOWN_RESET */
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006633 /* Release bit 10 (Release Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006634 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006635 MDIO_PMA_DEVAD,
6636 MDIO_PMA_REG_TX_POWER_DOWN, &val);
6637
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006638 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006639 MDIO_PMA_DEVAD,
6640 MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
6641 msleep(15);
6642
6643 /* Read modify write the SPI-ROM version select register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006644 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006645 MDIO_PMA_DEVAD,
6646 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006647 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006648 MDIO_PMA_DEVAD,
6649 MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
6650
6651 /* set GPIO2 back to LOW */
6652 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
6653 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
6654 }
6655 return 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006656}
6657
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006658static u8 bnx2x_8727_common_init_phy(struct bnx2x *bp, u32 shmem_base)
6659{
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00006660 s8 port, first_port, i;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006661 u32 swap_val, swap_override;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006662 struct bnx2x_phy phy[PORT_MAX];
6663 struct bnx2x_phy *phy_blk[PORT_MAX];
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006664 DP(NETIF_MSG_LINK, "Executing BCM8727 common init\n");
6665 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6666 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6667
Eilon Greensteinf57a6022009-08-12 08:23:11 +00006668 bnx2x_ext_phy_hw_reset(bp, 1 ^ (swap_val && swap_override));
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006669 msleep(5);
6670
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00006671 if (swap_val && swap_override)
6672 first_port = PORT_0;
6673 else
6674 first_port = PORT_1;
6675
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006676 /* PART1 - Reset both phys */
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00006677 for (i = 0, port = first_port; i < PORT_MAX; i++, port = !port) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006678 /* Extract the ext phy address for the port */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006679 if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base,
6680 port, &phy[port]) !=
6681 0) {
6682 DP(NETIF_MSG_LINK, "populate phy failed\n");
6683 return -EINVAL;
6684 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006685 /* disable attentions */
6686 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
6687 (NIG_MASK_XGXS0_LINK_STATUS |
6688 NIG_MASK_XGXS0_LINK10G |
6689 NIG_MASK_SERDES0_LINK_STATUS |
6690 NIG_MASK_MI_INT));
6691
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006692
6693 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006694 bnx2x_cl45_write(bp, &phy[port],
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006695 MDIO_PMA_DEVAD,
6696 MDIO_PMA_REG_CTRL,
6697 1<<15);
6698 }
6699
6700 /* Add delay of 150ms after reset */
6701 msleep(150);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006702 if (phy[PORT_0].addr & 0x1) {
6703 phy_blk[PORT_0] = &(phy[PORT_1]);
6704 phy_blk[PORT_1] = &(phy[PORT_0]);
6705 } else {
6706 phy_blk[PORT_0] = &(phy[PORT_0]);
6707 phy_blk[PORT_1] = &(phy[PORT_1]);
6708 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006709 /* PART2 - Download firmware to both phys */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006710 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006711 u16 fw_ver1;
6712
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006713 bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
6714 port, shmem_base);
6715 bnx2x_cl45_read(bp, phy_blk[port],
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006716 MDIO_PMA_DEVAD,
6717 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
6718 if (fw_ver1 == 0 || fw_ver1 == 0x4321) {
6719 DP(NETIF_MSG_LINK,
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00006720 "bnx2x_8727_common_init_phy port %x:"
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006721 "Download failed. fw version = 0x%x\n",
6722 port, fw_ver1);
6723 return -EINVAL;
6724 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006725 }
6726
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006727 return 0;
6728}
6729
Eilon Greenstein589abe32009-02-12 08:36:55 +00006730static u8 bnx2x_8726_common_init_phy(struct bnx2x *bp, u32 shmem_base)
6731{
Eilon Greenstein589abe32009-02-12 08:36:55 +00006732 u32 val;
6733 s8 port;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006734 struct bnx2x_phy phy;
Eilon Greenstein589abe32009-02-12 08:36:55 +00006735 /* Use port1 because of the static port-swap */
6736 /* Enable the module detection interrupt */
6737 val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
6738 val |= ((1<<MISC_REGISTERS_GPIO_3)|
6739 (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
6740 REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
6741
Eilon Greensteinf57a6022009-08-12 08:23:11 +00006742 bnx2x_ext_phy_hw_reset(bp, 1);
Eilon Greenstein589abe32009-02-12 08:36:55 +00006743 msleep(5);
6744 for (port = 0; port < PORT_MAX; port++) {
6745 /* Extract the ext phy address for the port */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006746 if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base,
6747 port, &phy) !=
6748 0) {
6749 DP(NETIF_MSG_LINK, "populate phy failed\n");
6750 return -EINVAL;
6751 }
Eilon Greenstein589abe32009-02-12 08:36:55 +00006752
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006753 /* Reset phy*/
6754 bnx2x_cl45_write(bp, &phy,
6755 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
Eilon Greenstein589abe32009-02-12 08:36:55 +00006756
Eilon Greenstein589abe32009-02-12 08:36:55 +00006757
6758 /* Set fault module detected LED on */
6759 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
6760 MISC_REGISTERS_GPIO_HIGH,
6761 port);
6762 }
6763
6764 return 0;
6765}
6766
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006767u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base)
6768{
6769 u8 rc = 0;
6770 u32 ext_phy_type;
6771
Eilon Greensteinf5372252009-02-12 08:38:30 +00006772 DP(NETIF_MSG_LINK, "Begin common phy init\n");
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006773
6774 /* Read the ext_phy_type for arbitrary port(0) */
6775 ext_phy_type = XGXS_EXT_PHY_TYPE(
6776 REG_RD(bp, shmem_base +
6777 offsetof(struct shmem_region,
6778 dev_info.port_hw_config[0].external_phy_config)));
6779
6780 switch (ext_phy_type) {
6781 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6782 {
6783 rc = bnx2x_8073_common_init_phy(bp, shmem_base);
6784 break;
6785 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006786
6787 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
6788 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
6789 rc = bnx2x_8727_common_init_phy(bp, shmem_base);
6790 break;
6791
Eilon Greenstein589abe32009-02-12 08:36:55 +00006792 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6793 /* GPIO1 affects both ports, so there's need to pull
6794 it for single port alone */
6795 rc = bnx2x_8726_common_init_phy(bp, shmem_base);
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02006796 break;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006797 default:
6798 DP(NETIF_MSG_LINK,
6799 "bnx2x_common_init_phy: ext_phy 0x%x not required\n",
6800 ext_phy_type);
6801 break;
6802 }
6803
6804 return rc;
6805}
6806
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006807void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006808{
6809 u16 val, cnt;
6810
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006811 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006812 MDIO_PMA_DEVAD,
6813 MDIO_PMA_REG_7101_RESET, &val);
6814
6815 for (cnt = 0; cnt < 10; cnt++) {
6816 msleep(50);
6817 /* Writes a self-clearing reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006818 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006819 MDIO_PMA_DEVAD,
6820 MDIO_PMA_REG_7101_RESET,
6821 (val | (1<<15)));
6822 /* Wait for clear */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006823 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006824 MDIO_PMA_DEVAD,
6825 MDIO_PMA_REG_7101_RESET, &val);
6826
6827 if ((val & (1<<15)) == 0)
6828 break;
6829 }
6830}