blob: 0c676696a0dd037dfd6d2eb08808f37989e8f36d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
29#include "radeon_fixed.h"
30#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
47 args.usOverscanRight = 0;
48 args.usOverscanLeft = 0;
49 args.usOverscanBottom = 0;
50 args.usOverscanTop = 0;
51 args.ucCRTC = radeon_crtc->crtc_id;
52
53 switch (radeon_crtc->rmx_type) {
54 case RMX_CENTER:
55 args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
56 args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
57 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
58 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
59 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
60 break;
61 case RMX_ASPECT:
62 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
63 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
64
65 if (a1 > a2) {
66 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
67 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
68 } else if (a2 > a1) {
69 args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
70 args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
71 }
72 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
73 break;
74 case RMX_FULL:
75 default:
76 args.usOverscanRight = 0;
77 args.usOverscanLeft = 0;
78 args.usOverscanBottom = 0;
79 args.usOverscanTop = 0;
80 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
81 break;
82 }
83}
84
85static void atombios_scaler_setup(struct drm_crtc *crtc)
86{
87 struct drm_device *dev = crtc->dev;
88 struct radeon_device *rdev = dev->dev_private;
89 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
90 ENABLE_SCALER_PS_ALLOCATION args;
91 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100092
Jerome Glissec93bb852009-07-13 21:04:08 +020093 /* fixme - fill in enc_priv for atom dac */
94 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 bool is_tv = false, is_cv = false;
96 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020097
98 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
99 return;
100
Dave Airlie4ce001a2009-08-13 16:32:14 +1000101 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
102 /* find tv std */
103 if (encoder->crtc == crtc) {
104 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
105 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
106 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
107 tv_std = tv_dac->tv_std;
108 is_tv = true;
109 }
110 }
111 }
112
Jerome Glissec93bb852009-07-13 21:04:08 +0200113 memset(&args, 0, sizeof(args));
114
115 args.ucScaler = radeon_crtc->crtc_id;
116
Dave Airlie4ce001a2009-08-13 16:32:14 +1000117 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200118 switch (tv_std) {
119 case TV_STD_NTSC:
120 default:
121 args.ucTVStandard = ATOM_TV_NTSC;
122 break;
123 case TV_STD_PAL:
124 args.ucTVStandard = ATOM_TV_PAL;
125 break;
126 case TV_STD_PAL_M:
127 args.ucTVStandard = ATOM_TV_PALM;
128 break;
129 case TV_STD_PAL_60:
130 args.ucTVStandard = ATOM_TV_PAL60;
131 break;
132 case TV_STD_NTSC_J:
133 args.ucTVStandard = ATOM_TV_NTSCJ;
134 break;
135 case TV_STD_SCART_PAL:
136 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
137 break;
138 case TV_STD_SECAM:
139 args.ucTVStandard = ATOM_TV_SECAM;
140 break;
141 case TV_STD_PAL_CN:
142 args.ucTVStandard = ATOM_TV_PALCN;
143 break;
144 }
145 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000146 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200147 args.ucTVStandard = ATOM_TV_CV;
148 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
149 } else {
150 switch (radeon_crtc->rmx_type) {
151 case RMX_FULL:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 case RMX_CENTER:
155 args.ucEnable = ATOM_SCALER_CENTER;
156 break;
157 case RMX_ASPECT:
158 args.ucEnable = ATOM_SCALER_EXPANSION;
159 break;
160 default:
161 if (ASIC_IS_AVIVO(rdev))
162 args.ucEnable = ATOM_SCALER_DISABLE;
163 else
164 args.ucEnable = ATOM_SCALER_CENTER;
165 break;
166 }
167 }
168 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000169 if ((is_tv || is_cv)
170 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
171 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200172 }
173}
174
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
176{
177 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
178 struct drm_device *dev = crtc->dev;
179 struct radeon_device *rdev = dev->dev_private;
180 int index =
181 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
182 ENABLE_CRTC_PS_ALLOCATION args;
183
184 memset(&args, 0, sizeof(args));
185
186 args.ucCRTC = radeon_crtc->crtc_id;
187 args.ucEnable = lock;
188
189 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
190}
191
192static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
193{
194 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
195 struct drm_device *dev = crtc->dev;
196 struct radeon_device *rdev = dev->dev_private;
197 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
198 ENABLE_CRTC_PS_ALLOCATION args;
199
200 memset(&args, 0, sizeof(args));
201
202 args.ucCRTC = radeon_crtc->crtc_id;
203 args.ucEnable = state;
204
205 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
206}
207
208static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
209{
210 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
211 struct drm_device *dev = crtc->dev;
212 struct radeon_device *rdev = dev->dev_private;
213 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
214 ENABLE_CRTC_PS_ALLOCATION args;
215
216 memset(&args, 0, sizeof(args));
217
218 args.ucCRTC = radeon_crtc->crtc_id;
219 args.ucEnable = state;
220
221 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
222}
223
224static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
225{
226 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
227 struct drm_device *dev = crtc->dev;
228 struct radeon_device *rdev = dev->dev_private;
229 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
230 BLANK_CRTC_PS_ALLOCATION args;
231
232 memset(&args, 0, sizeof(args));
233
234 args.ucCRTC = radeon_crtc->crtc_id;
235 args.ucBlanking = state;
236
237 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
238}
239
240void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
241{
242 struct drm_device *dev = crtc->dev;
243 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500244 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245
246 switch (mode) {
247 case DRM_MODE_DPMS_ON:
Alex Deucher37b43902010-02-09 12:04:43 -0500248 atombios_enable_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500250 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
251 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500252 /* XXX re-enable when interrupt support is added */
253 if (!ASIC_IS_DCE4(rdev))
254 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500255 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 break;
257 case DRM_MODE_DPMS_STANDBY:
258 case DRM_MODE_DPMS_SUSPEND:
259 case DRM_MODE_DPMS_OFF:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500260 /* XXX re-enable when interrupt support is added */
261 if (!ASIC_IS_DCE4(rdev))
262 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher37b43902010-02-09 12:04:43 -0500263 atombios_blank_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500265 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
266 atombios_enable_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267 break;
268 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269}
270
271static void
272atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400273 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400275 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 struct drm_device *dev = crtc->dev;
277 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400278 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400280 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400282 memset(&args, 0, sizeof(args));
283 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
284 args.usH_Blanking_Time =
285 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
286 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
287 args.usV_Blanking_Time =
288 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
289 args.usH_SyncOffset =
290 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
291 args.usH_SyncWidth =
292 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
293 args.usV_SyncOffset =
294 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
295 args.usV_SyncWidth =
296 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
297 /*args.ucH_Border = mode->hborder;*/
298 /*args.ucV_Border = mode->vborder;*/
299
300 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
301 misc |= ATOM_VSYNC_POLARITY;
302 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
303 misc |= ATOM_HSYNC_POLARITY;
304 if (mode->flags & DRM_MODE_FLAG_CSYNC)
305 misc |= ATOM_COMPOSITESYNC;
306 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
307 misc |= ATOM_INTERLACE;
308 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
309 misc |= ATOM_DOUBLE_CLOCK_MODE;
310
311 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
312 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400314 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315}
316
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317static void atombios_crtc_set_timing(struct drm_crtc *crtc,
318 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400320 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 struct drm_device *dev = crtc->dev;
322 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400325 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400327 memset(&args, 0, sizeof(args));
328 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
329 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
330 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
331 args.usH_SyncWidth =
332 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
333 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
334 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
335 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
336 args.usV_SyncWidth =
337 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
338
339 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
340 misc |= ATOM_VSYNC_POLARITY;
341 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
342 misc |= ATOM_HSYNC_POLARITY;
343 if (mode->flags & DRM_MODE_FLAG_CSYNC)
344 misc |= ATOM_COMPOSITESYNC;
345 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
346 misc |= ATOM_INTERLACE;
347 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
348 misc |= ATOM_DOUBLE_CLOCK_MODE;
349
350 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
351 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400353 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354}
355
Alex Deucherb7922102010-03-06 10:57:30 -0500356static void atombios_disable_ss(struct drm_crtc *crtc)
357{
358 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
359 struct drm_device *dev = crtc->dev;
360 struct radeon_device *rdev = dev->dev_private;
361 u32 ss_cntl;
362
363 if (ASIC_IS_DCE4(rdev)) {
364 switch (radeon_crtc->pll_id) {
365 case ATOM_PPLL1:
366 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
367 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
368 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
369 break;
370 case ATOM_PPLL2:
371 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
372 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
373 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
374 break;
375 case ATOM_DCPLL:
376 case ATOM_PPLL_INVALID:
377 return;
378 }
379 } else if (ASIC_IS_AVIVO(rdev)) {
380 switch (radeon_crtc->pll_id) {
381 case ATOM_PPLL1:
382 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
383 ss_cntl &= ~1;
384 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
385 break;
386 case ATOM_PPLL2:
387 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
388 ss_cntl &= ~1;
389 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
390 break;
391 case ATOM_DCPLL:
392 case ATOM_PPLL_INVALID:
393 return;
394 }
395 }
396}
397
398
Alex Deucher26b9fc32010-02-01 16:39:11 -0500399union atom_enable_ss {
400 ENABLE_LVDS_SS_PARAMETERS legacy;
401 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
402};
403
Alex Deucherb7922102010-03-06 10:57:30 -0500404static void atombios_enable_ss(struct drm_crtc *crtc)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400405{
406 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
407 struct drm_device *dev = crtc->dev;
408 struct radeon_device *rdev = dev->dev_private;
409 struct drm_encoder *encoder = NULL;
410 struct radeon_encoder *radeon_encoder = NULL;
411 struct radeon_encoder_atom_dig *dig = NULL;
412 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500413 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400414 uint16_t percentage = 0;
415 uint8_t type = 0, step = 0, delay = 0, range = 0;
416
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500417 /* XXX add ss support for DCE4 */
418 if (ASIC_IS_DCE4(rdev))
419 return;
420
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400421 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
422 if (encoder->crtc == crtc) {
423 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400424 /* only enable spread spectrum on LVDS */
Alex Deucherd11aa882009-10-28 00:51:20 -0400425 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
426 dig = radeon_encoder->enc_priv;
427 if (dig && dig->ss) {
428 percentage = dig->ss->percentage;
429 type = dig->ss->type;
430 step = dig->ss->step;
431 delay = dig->ss->delay;
432 range = dig->ss->range;
Alex Deucherb7922102010-03-06 10:57:30 -0500433 } else
Alex Deucherd11aa882009-10-28 00:51:20 -0400434 return;
Alex Deucherb7922102010-03-06 10:57:30 -0500435 } else
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400436 return;
437 break;
438 }
439 }
440
441 if (!radeon_encoder)
442 return;
443
Alex Deucher26b9fc32010-02-01 16:39:11 -0500444 memset(&args, 0, sizeof(args));
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400445 if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher26b9fc32010-02-01 16:39:11 -0500446 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
447 args.v1.ucSpreadSpectrumType = type;
448 args.v1.ucSpreadSpectrumStep = step;
449 args.v1.ucSpreadSpectrumDelay = delay;
450 args.v1.ucSpreadSpectrumRange = range;
451 args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
Alex Deucherb7922102010-03-06 10:57:30 -0500452 args.v1.ucEnable = ATOM_ENABLE;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400453 } else {
Alex Deucher26b9fc32010-02-01 16:39:11 -0500454 args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
455 args.legacy.ucSpreadSpectrumType = type;
456 args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
457 args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
Alex Deucherb7922102010-03-06 10:57:30 -0500458 args.legacy.ucEnable = ATOM_ENABLE;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400459 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500460 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400461}
462
Alex Deucher4eaeca32010-01-19 17:32:27 -0500463union adjust_pixel_clock {
464 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500465 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500466};
467
468static u32 atombios_adjust_pll(struct drm_crtc *crtc,
469 struct drm_display_mode *mode,
470 struct radeon_pll *pll)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472 struct drm_device *dev = crtc->dev;
473 struct radeon_device *rdev = dev->dev_private;
474 struct drm_encoder *encoder = NULL;
475 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500476 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500477 int encoder_mode = 0;
Alex Deucherfc103322010-01-19 17:16:10 -0500478
Alex Deucher4eaeca32010-01-19 17:32:27 -0500479 /* reset the pll flags */
480 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481
Alex Deucher7c27f872010-02-02 12:05:01 -0500482 /* select the PLL algo */
483 if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher383be5d2010-02-23 03:24:38 -0500484 if (radeon_new_pll == 0)
485 pll->algo = PLL_ALGO_LEGACY;
486 else
487 pll->algo = PLL_ALGO_NEW;
488 } else {
489 if (radeon_new_pll == 1)
490 pll->algo = PLL_ALGO_NEW;
Alex Deucher7c27f872010-02-02 12:05:01 -0500491 else
492 pll->algo = PLL_ALGO_LEGACY;
Alex Deucher383be5d2010-02-23 03:24:38 -0500493 }
Alex Deucher7c27f872010-02-02 12:05:01 -0500494
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400496 if ((rdev->family == CHIP_RS600) ||
497 (rdev->family == CHIP_RS690) ||
498 (rdev->family == CHIP_RS740))
Alex Deucherfc103322010-01-19 17:16:10 -0500499 pll->flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
500 RADEON_PLL_PREFER_CLOSEST_LOWER);
Alex Deuchereb1300b2009-07-13 11:09:56 -0400501
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
Alex Deucherfc103322010-01-19 17:16:10 -0500503 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200504 else
Alex Deucherfc103322010-01-19 17:16:10 -0500505 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500507 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508
509 if (mode->clock > 200000) /* range limits??? */
Alex Deucherfc103322010-01-19 17:16:10 -0500510 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511 else
Alex Deucherfc103322010-01-19 17:16:10 -0500512 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513
514 }
515
516 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
517 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500518 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500519 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500520 if (ASIC_IS_AVIVO(rdev)) {
521 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
522 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
523 adjusted_clock = mode->clock * 2;
Alex Deucher7c27f872010-02-02 12:05:01 -0500524 /* LVDS PLL quirks */
525 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS) {
526 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
527 pll->algo = dig->pll_algo;
528 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500529 } else {
530 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500531 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500532 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500533 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000535 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536 }
537 }
538
Alex Deucher2606c882009-10-08 13:36:21 -0400539 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
540 * accordingly based on the encoder/transmitter to work around
541 * special hw requirements.
542 */
543 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500544 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500545 u8 frev, crev;
546 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400547
Alex Deucher2606c882009-10-08 13:36:21 -0400548 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500549 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
550 &crev);
551
552 memset(&args, 0, sizeof(args));
553
554 switch (frev) {
555 case 1:
556 switch (crev) {
557 case 1:
558 case 2:
559 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
560 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500561 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500562
563 atom_execute_table(rdev->mode_info.atom_context,
564 index, (uint32_t *)&args);
565 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
566 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500567 case 3:
568 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
569 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
570 args.v3.sInput.ucEncodeMode = encoder_mode;
571 args.v3.sInput.ucDispPllConfig = 0;
572 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
573 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
574
575 if (encoder_mode == ATOM_ENCODER_MODE_DP)
576 args.v3.sInput.ucDispPllConfig |=
577 DISPPLL_CONFIG_COHERENT_MODE;
578 else {
579 if (dig->coherent_mode)
580 args.v3.sInput.ucDispPllConfig |=
581 DISPPLL_CONFIG_COHERENT_MODE;
582 if (mode->clock > 165000)
583 args.v3.sInput.ucDispPllConfig |=
584 DISPPLL_CONFIG_DUAL_LINK;
585 }
586 } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
587 /* may want to enable SS on DP/eDP eventually */
588 args.v3.sInput.ucDispPllConfig |=
589 DISPPLL_CONFIG_SS_ENABLE;
590 if (mode->clock > 165000)
591 args.v3.sInput.ucDispPllConfig |=
592 DISPPLL_CONFIG_DUAL_LINK;
593 }
594 atom_execute_table(rdev->mode_info.atom_context,
595 index, (uint32_t *)&args);
596 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
597 if (args.v3.sOutput.ucRefDiv) {
598 pll->flags |= RADEON_PLL_USE_REF_DIV;
599 pll->reference_div = args.v3.sOutput.ucRefDiv;
600 }
601 if (args.v3.sOutput.ucPostDiv) {
602 pll->flags |= RADEON_PLL_USE_POST_DIV;
603 pll->post_div = args.v3.sOutput.ucPostDiv;
604 }
605 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500606 default:
607 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
608 return adjusted_clock;
609 }
610 break;
611 default:
612 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
613 return adjusted_clock;
614 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400615 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500616 return adjusted_clock;
617}
618
619union set_pixel_clock {
620 SET_PIXEL_CLOCK_PS_ALLOCATION base;
621 PIXEL_CLOCK_PARAMETERS v1;
622 PIXEL_CLOCK_PARAMETERS_V2 v2;
623 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500624 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500625};
626
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500627static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
628{
629 struct drm_device *dev = crtc->dev;
630 struct radeon_device *rdev = dev->dev_private;
631 u8 frev, crev;
632 int index;
633 union set_pixel_clock args;
634
635 memset(&args, 0, sizeof(args));
636
637 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
638 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
639 &crev);
640
641 switch (frev) {
642 case 1:
643 switch (crev) {
644 case 5:
645 /* if the default dcpll clock is specified,
646 * SetPixelClock provides the dividers
647 */
648 args.v5.ucCRTC = ATOM_CRTC_INVALID;
649 args.v5.usPixelClock = rdev->clock.default_dispclk;
650 args.v5.ucPpll = ATOM_DCPLL;
651 break;
652 default:
653 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
654 return;
655 }
656 break;
657 default:
658 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
659 return;
660 }
661 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
662}
663
664static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500665{
666 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
667 struct drm_device *dev = crtc->dev;
668 struct radeon_device *rdev = dev->dev_private;
669 struct drm_encoder *encoder = NULL;
670 struct radeon_encoder *radeon_encoder = NULL;
671 u8 frev, crev;
672 int index;
673 union set_pixel_clock args;
674 u32 pll_clock = mode->clock;
675 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
676 struct radeon_pll *pll;
677 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500678 int encoder_mode = 0;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500679
680 memset(&args, 0, sizeof(args));
681
682 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
683 if (encoder->crtc == crtc) {
684 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500685 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500686 break;
687 }
688 }
689
690 if (!radeon_encoder)
691 return;
692
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500693 switch (radeon_crtc->pll_id) {
694 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500695 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500696 break;
697 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500698 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500699 break;
700 case ATOM_DCPLL:
701 case ATOM_PPLL_INVALID:
702 pll = &rdev->clock.dcpll;
703 break;
704 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500705
706 /* adjust pixel clock as needed */
707 adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
Alex Deucher2606c882009-10-08 13:36:21 -0400708
Alex Deucher7c27f872010-02-02 12:05:01 -0500709 radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
710 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200711
Dave Airlie39deb2d2009-10-12 14:21:19 +1000712 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
714 &crev);
715
716 switch (frev) {
717 case 1:
718 switch (crev) {
719 case 1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500720 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
721 args.v1.usRefDiv = cpu_to_le16(ref_div);
722 args.v1.usFbDiv = cpu_to_le16(fb_div);
723 args.v1.ucFracFbDiv = frac_fb_div;
724 args.v1.ucPostDiv = post_div;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500725 args.v1.ucPpll = radeon_crtc->pll_id;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500726 args.v1.ucCRTC = radeon_crtc->crtc_id;
727 args.v1.ucRefDivSrc = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200728 break;
729 case 2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500730 args.v2.usPixelClock = cpu_to_le16(mode->clock / 10);
731 args.v2.usRefDiv = cpu_to_le16(ref_div);
732 args.v2.usFbDiv = cpu_to_le16(fb_div);
733 args.v2.ucFracFbDiv = frac_fb_div;
734 args.v2.ucPostDiv = post_div;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500735 args.v2.ucPpll = radeon_crtc->pll_id;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500736 args.v2.ucCRTC = radeon_crtc->crtc_id;
737 args.v2.ucRefDivSrc = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 break;
739 case 3:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500740 args.v3.usPixelClock = cpu_to_le16(mode->clock / 10);
741 args.v3.usRefDiv = cpu_to_le16(ref_div);
742 args.v3.usFbDiv = cpu_to_le16(fb_div);
743 args.v3.ucFracFbDiv = frac_fb_div;
744 args.v3.ucPostDiv = post_div;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500745 args.v3.ucPpll = radeon_crtc->pll_id;
746 args.v3.ucMiscInfo = (radeon_crtc->pll_id << 2);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500747 args.v3.ucTransmitterId = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500748 args.v3.ucEncoderMode = encoder_mode;
749 break;
750 case 5:
751 args.v5.ucCRTC = radeon_crtc->crtc_id;
752 args.v5.usPixelClock = cpu_to_le16(mode->clock / 10);
753 args.v5.ucRefDiv = ref_div;
754 args.v5.usFbDiv = cpu_to_le16(fb_div);
755 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
756 args.v5.ucPostDiv = post_div;
757 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
758 args.v5.ucTransmitterID = radeon_encoder->encoder_id;
759 args.v5.ucEncoderMode = encoder_mode;
760 args.v5.ucPpll = radeon_crtc->pll_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761 break;
762 default:
763 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
764 return;
765 }
766 break;
767 default:
768 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
769 return;
770 }
771
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200772 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
773}
774
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500775static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
776 struct drm_framebuffer *old_fb)
777{
778 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
779 struct drm_device *dev = crtc->dev;
780 struct radeon_device *rdev = dev->dev_private;
781 struct radeon_framebuffer *radeon_fb;
782 struct drm_gem_object *obj;
783 struct radeon_bo *rbo;
784 uint64_t fb_location;
785 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
786 int r;
787
788 /* no fb bound */
789 if (!crtc->fb) {
790 DRM_DEBUG("No FB bound\n");
791 return 0;
792 }
793
794 radeon_fb = to_radeon_framebuffer(crtc->fb);
795
796 /* Pin framebuffer & get tilling informations */
797 obj = radeon_fb->obj;
798 rbo = obj->driver_private;
799 r = radeon_bo_reserve(rbo, false);
800 if (unlikely(r != 0))
801 return r;
802 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
803 if (unlikely(r != 0)) {
804 radeon_bo_unreserve(rbo);
805 return -EINVAL;
806 }
807 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
808 radeon_bo_unreserve(rbo);
809
810 switch (crtc->fb->bits_per_pixel) {
811 case 8:
812 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
813 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
814 break;
815 case 15:
816 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
817 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
818 break;
819 case 16:
820 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
821 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
822 break;
823 case 24:
824 case 32:
825 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
826 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
827 break;
828 default:
829 DRM_ERROR("Unsupported screen depth %d\n",
830 crtc->fb->bits_per_pixel);
831 return -EINVAL;
832 }
833
834 switch (radeon_crtc->crtc_id) {
835 case 0:
836 WREG32(AVIVO_D1VGA_CONTROL, 0);
837 break;
838 case 1:
839 WREG32(AVIVO_D2VGA_CONTROL, 0);
840 break;
841 case 2:
842 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
843 break;
844 case 3:
845 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
846 break;
847 case 4:
848 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
849 break;
850 case 5:
851 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
852 break;
853 default:
854 break;
855 }
856
857 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
858 upper_32_bits(fb_location));
859 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
860 upper_32_bits(fb_location));
861 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
862 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
863 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
864 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
865 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
866
867 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
868 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
869 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
870 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
871 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
872 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
873
874 fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
875 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
876 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
877
878 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
879 crtc->mode.vdisplay);
880 x &= ~3;
881 y &= ~1;
882 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
883 (x << 16) | y);
884 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
885 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
886
887 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
888 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
889 EVERGREEN_INTERLEAVE_EN);
890 else
891 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
892
893 if (old_fb && old_fb != crtc->fb) {
894 radeon_fb = to_radeon_framebuffer(old_fb);
895 rbo = radeon_fb->obj->driver_private;
896 r = radeon_bo_reserve(rbo, false);
897 if (unlikely(r != 0))
898 return r;
899 radeon_bo_unpin(rbo);
900 radeon_bo_unreserve(rbo);
901 }
902
903 /* Bytes per pixel may have changed */
904 radeon_bandwidth_update(rdev);
905
906 return 0;
907}
908
Alex Deucher54f088a2010-01-19 16:34:01 -0500909static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
910 struct drm_framebuffer *old_fb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200911{
912 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
913 struct drm_device *dev = crtc->dev;
914 struct radeon_device *rdev = dev->dev_private;
915 struct radeon_framebuffer *radeon_fb;
916 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100917 struct radeon_bo *rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +1000919 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100920 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921
Jerome Glisse2de3b482009-11-17 14:08:55 -0800922 /* no fb bound */
923 if (!crtc->fb) {
924 DRM_DEBUG("No FB bound\n");
925 return 0;
926 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927
928 radeon_fb = to_radeon_framebuffer(crtc->fb);
929
Jerome Glisse4c788672009-11-20 14:29:23 +0100930 /* Pin framebuffer & get tilling informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931 obj = radeon_fb->obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100932 rbo = obj->driver_private;
933 r = radeon_bo_reserve(rbo, false);
934 if (unlikely(r != 0))
935 return r;
936 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
937 if (unlikely(r != 0)) {
938 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939 return -EINVAL;
940 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100941 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
942 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943
944 switch (crtc->fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +1000945 case 8:
946 fb_format =
947 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
948 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
949 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950 case 15:
951 fb_format =
952 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
953 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
954 break;
955 case 16:
956 fb_format =
957 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
958 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
959 break;
960 case 24:
961 case 32:
962 fb_format =
963 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
964 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
965 break;
966 default:
967 DRM_ERROR("Unsupported screen depth %d\n",
968 crtc->fb->bits_per_pixel);
969 return -EINVAL;
970 }
971
Dave Airliecf2f05d2009-12-08 15:45:13 +1000972 if (tiling_flags & RADEON_TILING_MACRO)
973 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
974
Dave Airliee024e112009-06-24 09:48:08 +1000975 if (tiling_flags & RADEON_TILING_MICRO)
976 fb_format |= AVIVO_D1GRPH_TILED;
977
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978 if (radeon_crtc->crtc_id == 0)
979 WREG32(AVIVO_D1VGA_CONTROL, 0);
980 else
981 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -0400982
983 if (rdev->family >= CHIP_RV770) {
984 if (radeon_crtc->crtc_id) {
985 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
986 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
987 } else {
988 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
989 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
990 }
991 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
993 (u32) fb_location);
994 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
995 radeon_crtc->crtc_offset, (u32) fb_location);
996 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
997
998 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
999 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1000 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1001 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1002 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
1003 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
1004
1005 fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
1006 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1007 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1008
1009 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1010 crtc->mode.vdisplay);
1011 x &= ~3;
1012 y &= ~1;
1013 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1014 (x << 16) | y);
1015 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1016 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
1017
1018 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
1019 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1020 AVIVO_D1MODE_INTERLEAVE_EN);
1021 else
1022 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1023
1024 if (old_fb && old_fb != crtc->fb) {
1025 radeon_fb = to_radeon_framebuffer(old_fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001026 rbo = radeon_fb->obj->driver_private;
1027 r = radeon_bo_reserve(rbo, false);
1028 if (unlikely(r != 0))
1029 return r;
1030 radeon_bo_unpin(rbo);
1031 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001033
1034 /* Bytes per pixel may have changed */
1035 radeon_bandwidth_update(rdev);
1036
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037 return 0;
1038}
1039
Alex Deucher54f088a2010-01-19 16:34:01 -05001040int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1041 struct drm_framebuffer *old_fb)
1042{
1043 struct drm_device *dev = crtc->dev;
1044 struct radeon_device *rdev = dev->dev_private;
1045
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001046 if (ASIC_IS_DCE4(rdev))
1047 return evergreen_crtc_set_base(crtc, x, y, old_fb);
1048 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher54f088a2010-01-19 16:34:01 -05001049 return avivo_crtc_set_base(crtc, x, y, old_fb);
1050 else
1051 return radeon_crtc_set_base(crtc, x, y, old_fb);
1052}
1053
Alex Deucher615e0cb2010-01-20 16:22:53 -05001054/* properly set additional regs when using atombios */
1055static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1056{
1057 struct drm_device *dev = crtc->dev;
1058 struct radeon_device *rdev = dev->dev_private;
1059 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1060 u32 disp_merge_cntl;
1061
1062 switch (radeon_crtc->crtc_id) {
1063 case 0:
1064 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1065 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1066 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1067 break;
1068 case 1:
1069 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1070 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1071 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1072 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1073 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1074 break;
1075 }
1076}
1077
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001078static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1079{
1080 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1081 struct drm_device *dev = crtc->dev;
1082 struct radeon_device *rdev = dev->dev_private;
1083 struct drm_encoder *test_encoder;
1084 struct drm_crtc *test_crtc;
1085 uint32_t pll_in_use = 0;
1086
1087 if (ASIC_IS_DCE4(rdev)) {
1088 /* if crtc is driving DP and we have an ext clock, use that */
1089 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1090 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1091 if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
1092 if (rdev->clock.dp_extclk)
1093 return ATOM_PPLL_INVALID;
1094 }
1095 }
1096 }
1097
1098 /* otherwise, pick one of the plls */
1099 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1100 struct radeon_crtc *radeon_test_crtc;
1101
1102 if (crtc == test_crtc)
1103 continue;
1104
1105 radeon_test_crtc = to_radeon_crtc(test_crtc);
1106 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1107 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1108 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1109 }
1110 if (!(pll_in_use & 1))
1111 return ATOM_PPLL1;
1112 return ATOM_PPLL2;
1113 } else
1114 return radeon_crtc->crtc_id;
1115
1116}
1117
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001118int atombios_crtc_mode_set(struct drm_crtc *crtc,
1119 struct drm_display_mode *mode,
1120 struct drm_display_mode *adjusted_mode,
1121 int x, int y, struct drm_framebuffer *old_fb)
1122{
1123 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1124 struct drm_device *dev = crtc->dev;
1125 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126
1127 /* TODO color tiling */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001129 /* pick pll */
1130 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1131
Alex Deucherb7922102010-03-06 10:57:30 -05001132 atombios_disable_ss(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001133 /* always set DCPLL */
1134 if (ASIC_IS_DCE4(rdev))
1135 atombios_crtc_set_dcpll(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136 atombios_crtc_set_pll(crtc, adjusted_mode);
Alex Deucherb7922102010-03-06 10:57:30 -05001137 atombios_enable_ss(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001139 if (ASIC_IS_DCE4(rdev))
1140 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1141 else if (ASIC_IS_AVIVO(rdev))
1142 atombios_crtc_set_timing(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001144 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001145 if (radeon_crtc->crtc_id == 0)
1146 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001147 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001148 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001149 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001150 atombios_overscan_setup(crtc, mode, adjusted_mode);
1151 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001152 return 0;
1153}
1154
1155static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1156 struct drm_display_mode *mode,
1157 struct drm_display_mode *adjusted_mode)
1158{
Jerome Glissec93bb852009-07-13 21:04:08 +02001159 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1160 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161 return true;
1162}
1163
1164static void atombios_crtc_prepare(struct drm_crtc *crtc)
1165{
Alex Deucher37b43902010-02-09 12:04:43 -05001166 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001167 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001168}
1169
1170static void atombios_crtc_commit(struct drm_crtc *crtc)
1171{
1172 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001173 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174}
1175
1176static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1177 .dpms = atombios_crtc_dpms,
1178 .mode_fixup = atombios_crtc_mode_fixup,
1179 .mode_set = atombios_crtc_mode_set,
1180 .mode_set_base = atombios_crtc_set_base,
1181 .prepare = atombios_crtc_prepare,
1182 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001183 .load_lut = radeon_crtc_load_lut,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001184};
1185
1186void radeon_atombios_init_crtc(struct drm_device *dev,
1187 struct radeon_crtc *radeon_crtc)
1188{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001189 struct radeon_device *rdev = dev->dev_private;
1190
1191 if (ASIC_IS_DCE4(rdev)) {
1192 switch (radeon_crtc->crtc_id) {
1193 case 0:
1194 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001195 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001196 break;
1197 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001198 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001199 break;
1200 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001201 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001202 break;
1203 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001204 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001205 break;
1206 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001207 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001208 break;
1209 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001210 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001211 break;
1212 }
1213 } else {
1214 if (radeon_crtc->crtc_id == 1)
1215 radeon_crtc->crtc_offset =
1216 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1217 else
1218 radeon_crtc->crtc_offset = 0;
1219 }
1220 radeon_crtc->pll_id = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1222}