blob: 2ec3b5d9f2144d25356c5325602e25e1657d787a [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/dma.c
3 *
Tony Lindgren97b7f712008-07-03 12:24:37 +03004 * Copyright (C) 2003 - 2008 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
7 * Graphics DMA and LCD DMA graphics tranformations
8 * by Imre Deak <imre.deak@nokia.com>
Anand Gadiyarf8151e52007-12-01 12:14:11 -08009 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000010 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010011 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
12 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Copyright (C) 2009 Texas Instruments
14 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
15 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010016 * Support functions for the OMAP internal DMA channels.
17 *
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -080018 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
19 * Converted DMA library into DMA platform driver.
20 * - G, Manjunath Kondaiah <manjugk@ti.com>
21 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010022 * This program is free software; you can redistribute it and/or modify
23 * it under the terms of the GNU General Public License version 2 as
24 * published by the Free Software Foundation.
25 *
26 */
27
28#include <linux/module.h>
29#include <linux/init.h>
30#include <linux/sched.h>
31#include <linux/spinlock.h>
32#include <linux/errno.h>
33#include <linux/interrupt.h>
Thomas Gleixner418ca1f02006-07-01 22:32:41 +010034#include <linux/irq.h>
Tony Lindgren97b7f712008-07-03 12:24:37 +030035#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -070037#include <linux/delay.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010038
39#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010040#include <mach/hardware.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/dma.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010042
Tony Lindgrence491cf2009-10-20 09:40:47 -070043#include <plat/tc.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010044
Anand Gadiyarf8151e52007-12-01 12:14:11 -080045#undef DEBUG
46
47#ifndef CONFIG_ARCH_OMAP1
48enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
49 DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
50};
51
52enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000053#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010054
Tony Lindgren97b7f712008-07-03 12:24:37 +030055#define OMAP_DMA_ACTIVE 0x01
Adrian Hunter4fb699b2010-11-24 13:23:21 +020056#define OMAP2_DMA_CSR_CLEAR_MASK 0xffffffff
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010057
Tony Lindgren97b7f712008-07-03 12:24:37 +030058#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010059
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -080060static struct omap_system_dma_plat_info *p;
61static struct omap_dma_dev_attr *d;
62
Tony Lindgren97b7f712008-07-03 12:24:37 +030063static int enable_1510_mode;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -080064static u32 errata;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065
Tero Kristof2d11852008-08-28 13:13:31 +000066static struct omap_dma_global_context_registers {
67 u32 dma_irqenable_l0;
68 u32 dma_ocp_sysconfig;
69 u32 dma_gcr;
70} omap_dma_global_context;
71
Anand Gadiyarf8151e52007-12-01 12:14:11 -080072struct dma_link_info {
73 int *linked_dmach_q;
74 int no_of_lchs_linked;
75
76 int q_count;
77 int q_tail;
78 int q_head;
79
80 int chain_state;
81 int chain_mode;
82
83};
84
Tony Lindgren4d963722008-07-03 12:24:31 +030085static struct dma_link_info *dma_linked_lch;
86
87#ifndef CONFIG_ARCH_OMAP1
Anand Gadiyarf8151e52007-12-01 12:14:11 -080088
89/* Chain handling macros */
90#define OMAP_DMA_CHAIN_QINIT(chain_id) \
91 do { \
92 dma_linked_lch[chain_id].q_head = \
93 dma_linked_lch[chain_id].q_tail = \
94 dma_linked_lch[chain_id].q_count = 0; \
95 } while (0)
96#define OMAP_DMA_CHAIN_QFULL(chain_id) \
97 (dma_linked_lch[chain_id].no_of_lchs_linked == \
98 dma_linked_lch[chain_id].q_count)
99#define OMAP_DMA_CHAIN_QLAST(chain_id) \
100 do { \
101 ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
102 dma_linked_lch[chain_id].q_count) \
103 } while (0)
104#define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
105 (0 == dma_linked_lch[chain_id].q_count)
106#define __OMAP_DMA_CHAIN_INCQ(end) \
107 ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
108#define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
109 do { \
110 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
111 dma_linked_lch[chain_id].q_count--; \
112 } while (0)
113
114#define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
115 do { \
116 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
117 dma_linked_lch[chain_id].q_count++; \
118 } while (0)
119#endif
Tony Lindgren4d963722008-07-03 12:24:31 +0300120
121static int dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100122static int dma_chan_count;
Santosh Shilimkar2263f022009-03-23 18:07:48 -0700123static int omap_dma_reserve_channels;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100124
125static spinlock_t dma_chan_lock;
Tony Lindgren4d963722008-07-03 12:24:31 +0300126static struct omap_dma_lch *dma_chan;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100127
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800128static inline void disable_lnk(int lch);
129static void omap_disable_channel_irq(int lch);
130static inline void omap_enable_channel_irq(int lch);
131
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000132#define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
Harvey Harrison8e86f422008-03-04 15:08:02 -0800133 __func__);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000134
135#ifdef CONFIG_ARCH_OMAP15XX
136/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
Aaro Koskinenc7767582011-01-27 16:39:43 -0800137static int omap_dma_in_1510_mode(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000138{
139 return enable_1510_mode;
140}
141#else
142#define omap_dma_in_1510_mode() 0
143#endif
144
145#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100146static inline int get_gdma_dev(int req)
147{
148 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
149 int shift = ((req - 1) % 5) * 6;
150
151 return ((omap_readl(reg) >> shift) & 0x3f) + 1;
152}
153
154static inline void set_gdma_dev(int req, int dev)
155{
156 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
157 int shift = ((req - 1) % 5) * 6;
158 u32 l;
159
160 l = omap_readl(reg);
161 l &= ~(0x3f << shift);
162 l |= (dev - 1) << shift;
163 omap_writel(l, reg);
164}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000165#else
166#define set_gdma_dev(req, dev) do {} while (0)
167#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100168
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300169void omap_set_dma_priority(int lch, int dst_port, int priority)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100170{
171 unsigned long reg;
172 u32 l;
173
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300174 if (cpu_class_is_omap1()) {
175 switch (dst_port) {
176 case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
177 reg = OMAP_TC_OCPT1_PRIOR;
178 break;
179 case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
180 reg = OMAP_TC_OCPT2_PRIOR;
181 break;
182 case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
183 reg = OMAP_TC_EMIFF_PRIOR;
184 break;
185 case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
186 reg = OMAP_TC_EMIFS_PRIOR;
187 break;
188 default:
189 BUG();
190 return;
191 }
192 l = omap_readl(reg);
193 l &= ~(0xf << 8);
194 l |= (priority & 0xf) << 8;
195 omap_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100196 }
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300197
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800198 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300199 u32 ccr;
200
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800201 ccr = p->dma_read(CCR, lch);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300202 if (priority)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300203 ccr |= (1 << 6);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300204 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300205 ccr &= ~(1 << 6);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800206 p->dma_write(ccr, CCR, lch);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300207 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100208}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300209EXPORT_SYMBOL(omap_set_dma_priority);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100210
211void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000212 int frame_count, int sync_mode,
213 int dma_trigger, int src_or_dst_synch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100214{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300215 u32 l;
216
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800217 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300218 l &= ~0x03;
219 l |= data_type;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800220 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100221
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000222 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300223 u16 ccr;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100224
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800225 ccr = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300226 ccr &= ~(1 << 5);
227 if (sync_mode == OMAP_DMA_SYNC_FRAME)
228 ccr |= 1 << 5;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800229 p->dma_write(ccr, CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300230
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800231 ccr = p->dma_read(CCR2, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300232 ccr &= ~(1 << 2);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000233 if (sync_mode == OMAP_DMA_SYNC_BLOCK)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300234 ccr |= 1 << 2;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800235 p->dma_write(ccr, CCR2, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000236 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100237
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800238 if (cpu_class_is_omap2() && dma_trigger) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300239 u32 val;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100240
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800241 val = p->dma_read(CCR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100242
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200243 /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
Samu Onkalo72a11792010-08-02 14:21:40 +0300244 val &= ~((1 << 23) | (3 << 19) | 0x1f);
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200245 val |= (dma_trigger & ~0x1f) << 14;
246 val |= dma_trigger & 0x1f;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000247
248 if (sync_mode & OMAP_DMA_SYNC_FRAME)
249 val |= 1 << 5;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700250 else
251 val &= ~(1 << 5);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000252
253 if (sync_mode & OMAP_DMA_SYNC_BLOCK)
254 val |= 1 << 18;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700255 else
256 val &= ~(1 << 18);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000257
Samu Onkalo72a11792010-08-02 14:21:40 +0300258 if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000259 val &= ~(1 << 24); /* dest synch */
Samu Onkalo72a11792010-08-02 14:21:40 +0300260 val |= (1 << 23); /* Prefetch */
261 } else if (src_or_dst_synch) {
262 val |= 1 << 24; /* source synch */
263 } else {
264 val &= ~(1 << 24); /* dest synch */
265 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800266 p->dma_write(val, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000267 }
268
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800269 p->dma_write(elem_count, CEN, lch);
270 p->dma_write(frame_count, CFN, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300272EXPORT_SYMBOL(omap_set_dma_transfer_params);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000273
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100274void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
275{
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100276 BUG_ON(omap_dma_in_1510_mode());
277
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700278 if (cpu_class_is_omap1()) {
279 u16 w;
280
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800281 w = p->dma_read(CCR2, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700282 w &= ~0x03;
283
284 switch (mode) {
285 case OMAP_DMA_CONSTANT_FILL:
286 w |= 0x01;
287 break;
288 case OMAP_DMA_TRANSPARENT_COPY:
289 w |= 0x02;
290 break;
291 case OMAP_DMA_COLOR_DIS:
292 break;
293 default:
294 BUG();
295 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800296 p->dma_write(w, CCR2, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700297
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800298 w = p->dma_read(LCH_CTRL, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700299 w &= ~0x0f;
300 /* Default is channel type 2D */
301 if (mode) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800302 p->dma_write(color, COLOR, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700303 w |= 1; /* Channel type G */
304 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800305 p->dma_write(w, LCH_CTRL, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700306 }
307
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800308 if (cpu_class_is_omap2()) {
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700309 u32 val;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000310
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800311 val = p->dma_read(CCR, lch);
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700312 val &= ~((1 << 17) | (1 << 16));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300313
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700314 switch (mode) {
315 case OMAP_DMA_CONSTANT_FILL:
316 val |= 1 << 16;
317 break;
318 case OMAP_DMA_TRANSPARENT_COPY:
319 val |= 1 << 17;
320 break;
321 case OMAP_DMA_COLOR_DIS:
322 break;
323 default:
324 BUG();
325 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800326 p->dma_write(val, CCR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100327
Tomi Valkeinen0815f8e2009-05-28 13:23:51 -0700328 color &= 0xffffff;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800329 p->dma_write(color, COLOR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100330 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100331}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300332EXPORT_SYMBOL(omap_set_dma_color_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100333
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300334void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
335{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800336 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300337 u32 csdp;
338
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800339 csdp = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300340 csdp &= ~(0x3 << 16);
341 csdp |= (mode << 16);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800342 p->dma_write(csdp, CSDP, lch);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300343 }
344}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300345EXPORT_SYMBOL(omap_set_dma_write_mode);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300346
Tony Lindgren0499bde2008-07-03 12:24:36 +0300347void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
348{
349 if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
350 u32 l;
351
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800352 l = p->dma_read(LCH_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300353 l &= ~0x7;
354 l |= mode;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800355 p->dma_write(l, LCH_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300356 }
357}
358EXPORT_SYMBOL(omap_set_dma_channel_mode);
359
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000360/* Note that src_port is only for omap1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100361void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000362 unsigned long src_start,
363 int src_ei, int src_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100364{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300365 u32 l;
366
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000367 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300368 u16 w;
369
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800370 w = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300371 w &= ~(0x1f << 2);
372 w |= src_port << 2;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800373 p->dma_write(w, CSDP, lch);
Tony Lindgren97b7f712008-07-03 12:24:37 +0300374 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300375
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800376 l = p->dma_read(CCR, lch);
Tony Lindgren97b7f712008-07-03 12:24:37 +0300377 l &= ~(0x03 << 12);
378 l |= src_amode << 12;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800379 p->dma_write(l, CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300380
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800381 p->dma_write(src_start, CSSA, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100382
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800383 p->dma_write(src_ei, CSEI, lch);
384 p->dma_write(src_fi, CSFI, lch);
Tony Lindgren97b7f712008-07-03 12:24:37 +0300385}
386EXPORT_SYMBOL(omap_set_dma_src_params);
387
388void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000389{
390 omap_set_dma_transfer_params(lch, params->data_type,
391 params->elem_count, params->frame_count,
392 params->sync_mode, params->trigger,
393 params->src_or_dst_synch);
394 omap_set_dma_src_params(lch, params->src_port,
395 params->src_amode, params->src_start,
396 params->src_ei, params->src_fi);
397
398 omap_set_dma_dest_params(lch, params->dst_port,
399 params->dst_amode, params->dst_start,
400 params->dst_ei, params->dst_fi);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800401 if (params->read_prio || params->write_prio)
402 omap_dma_set_prio_lch(lch, params->read_prio,
403 params->write_prio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100404}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300405EXPORT_SYMBOL(omap_set_dma_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100406
407void omap_set_dma_src_index(int lch, int eidx, int fidx)
408{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300409 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000410 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300411
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800412 p->dma_write(eidx, CSEI, lch);
413 p->dma_write(fidx, CSFI, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100414}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300415EXPORT_SYMBOL(omap_set_dma_src_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100416
417void omap_set_dma_src_data_pack(int lch, int enable)
418{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300419 u32 l;
420
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800421 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300422 l &= ~(1 << 6);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000423 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300424 l |= (1 << 6);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800425 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100426}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300427EXPORT_SYMBOL(omap_set_dma_src_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100428
429void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
430{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700431 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300432 u32 l;
433
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800434 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300435 l &= ~(0x03 << 7);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100436
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100437 switch (burst_mode) {
438 case OMAP_DMA_DATA_BURST_DIS:
439 break;
440 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800441 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700442 burst = 0x1;
443 else
444 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100445 break;
446 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800447 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700448 burst = 0x2;
449 break;
450 }
manjugk manjugkea221a62010-05-14 12:05:25 -0700451 /*
452 * not supported by current hardware on OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100453 * w |= (0x03 << 7);
454 * fall through
455 */
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700456 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800457 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700458 burst = 0x3;
459 break;
460 }
manjugk manjugkea221a62010-05-14 12:05:25 -0700461 /*
462 * OMAP1 don't support burst 16
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700463 * fall through
464 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465 default:
466 BUG();
467 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300468
469 l |= (burst << 7);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800470 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100471}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300472EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000474/* Note that dest_port is only for OMAP1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000476 unsigned long dest_start,
477 int dst_ei, int dst_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100478{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300479 u32 l;
480
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000481 if (cpu_class_is_omap1()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800482 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300483 l &= ~(0x1f << 9);
484 l |= dest_port << 9;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800485 p->dma_write(l, CSDP, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000486 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100487
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800488 l = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300489 l &= ~(0x03 << 14);
490 l |= dest_amode << 14;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800491 p->dma_write(l, CCR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100492
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800493 p->dma_write(dest_start, CDSA, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100494
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800495 p->dma_write(dst_ei, CDEI, lch);
496 p->dma_write(dst_fi, CDFI, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100497}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300498EXPORT_SYMBOL(omap_set_dma_dest_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100499
500void omap_set_dma_dest_index(int lch, int eidx, int fidx)
501{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300502 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000503 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300504
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800505 p->dma_write(eidx, CDEI, lch);
506 p->dma_write(fidx, CDFI, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100507}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300508EXPORT_SYMBOL(omap_set_dma_dest_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100509
510void omap_set_dma_dest_data_pack(int lch, int enable)
511{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300512 u32 l;
513
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800514 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300515 l &= ~(1 << 13);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000516 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300517 l |= 1 << 13;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800518 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100519}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300520EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521
522void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
523{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700524 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300525 u32 l;
526
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800527 l = p->dma_read(CSDP, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300528 l &= ~(0x03 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100530 switch (burst_mode) {
531 case OMAP_DMA_DATA_BURST_DIS:
532 break;
533 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800534 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700535 burst = 0x1;
536 else
537 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100538 break;
539 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800540 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700541 burst = 0x2;
542 else
543 burst = 0x3;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100544 break;
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700545 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800546 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700547 burst = 0x3;
548 break;
549 }
manjugk manjugkea221a62010-05-14 12:05:25 -0700550 /*
551 * OMAP1 don't support burst 16
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700552 * fall through
553 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100554 default:
555 printk(KERN_ERR "Invalid DMA burst mode\n");
556 BUG();
557 return;
558 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300559 l |= (burst << 14);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800560 p->dma_write(l, CSDP, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100561}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300562EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100563
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000564static inline void omap_enable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000566 u32 status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100567
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700568 /* Clear CSR */
569 if (cpu_class_is_omap1())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800570 status = p->dma_read(CSR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800571 else if (cpu_class_is_omap2())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800572 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000573
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100574 /* Enable some nice interrupts. */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800575 p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100576}
577
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000578static void omap_disable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100579{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800580 if (cpu_class_is_omap2())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800581 p->dma_write(0, CICR, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100582}
583
584void omap_enable_dma_irq(int lch, u16 bits)
585{
586 dma_chan[lch].enabled_irqs |= bits;
587}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300588EXPORT_SYMBOL(omap_enable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100589
590void omap_disable_dma_irq(int lch, u16 bits)
591{
592 dma_chan[lch].enabled_irqs &= ~bits;
593}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300594EXPORT_SYMBOL(omap_disable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100595
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000596static inline void enable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100597{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300598 u32 l;
599
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800600 l = p->dma_read(CLNK_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300601
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000602 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300603 l &= ~(1 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100604
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000605 /* Set the ENABLE_LNK bits */
606 if (dma_chan[lch].next_lch != -1)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300607 l = dma_chan[lch].next_lch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800608
609#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300610 if (cpu_class_is_omap2())
611 if (dma_chan[lch].next_linked_ch != -1)
612 l = dma_chan[lch].next_linked_ch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800613#endif
Tony Lindgren0499bde2008-07-03 12:24:36 +0300614
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800615 p->dma_write(l, CLNK_CTRL, lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100616}
617
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000618static inline void disable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100619{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300620 u32 l;
621
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800622 l = p->dma_read(CLNK_CTRL, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300623
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000624 /* Disable interrupts */
625 if (cpu_class_is_omap1()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800626 p->dma_write(0, CICR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000627 /* Set the STOP_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300628 l |= 1 << 14;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629 }
630
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800631 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000632 omap_disable_channel_irq(lch);
633 /* Clear the ENABLE_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300634 l &= ~(1 << 15);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000635 }
636
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800637 p->dma_write(l, CLNK_CTRL, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000638 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
639}
640
641static inline void omap2_enable_irq_lch(int lch)
642{
643 u32 val;
Tao Huee907322009-11-10 18:55:17 -0800644 unsigned long flags;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000645
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800646 if (!cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000647 return;
648
Tao Huee907322009-11-10 18:55:17 -0800649 spin_lock_irqsave(&dma_chan_lock, flags);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800650 val = p->dma_read(IRQENABLE_L0, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000651 val |= 1 << lch;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800652 p->dma_write(val, IRQENABLE_L0, lch);
Tao Huee907322009-11-10 18:55:17 -0800653 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100654}
655
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700656static inline void omap2_disable_irq_lch(int lch)
657{
658 u32 val;
659 unsigned long flags;
660
661 if (!cpu_class_is_omap2())
662 return;
663
664 spin_lock_irqsave(&dma_chan_lock, flags);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800665 val = p->dma_read(IRQENABLE_L0, lch);
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700666 val &= ~(1 << lch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800667 p->dma_write(val, IRQENABLE_L0, lch);
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700668 spin_unlock_irqrestore(&dma_chan_lock, flags);
669}
670
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100671int omap_request_dma(int dev_id, const char *dev_name,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300672 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100673 void *data, int *dma_ch_out)
674{
675 int ch, free_ch = -1;
676 unsigned long flags;
677 struct omap_dma_lch *chan;
678
679 spin_lock_irqsave(&dma_chan_lock, flags);
680 for (ch = 0; ch < dma_chan_count; ch++) {
681 if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
682 free_ch = ch;
683 if (dev_id == 0)
684 break;
685 }
686 }
687 if (free_ch == -1) {
688 spin_unlock_irqrestore(&dma_chan_lock, flags);
689 return -EBUSY;
690 }
691 chan = dma_chan + free_ch;
692 chan->dev_id = dev_id;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000693
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800694 if (p->clear_lch_regs)
695 p->clear_lch_regs(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000696
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800697 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000698 omap_clear_dma(free_ch);
699
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100700 spin_unlock_irqrestore(&dma_chan_lock, flags);
701
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100702 chan->dev_name = dev_name;
703 chan->callback = callback;
704 chan->data = data;
Jarkko Nikulaa92fda12009-01-29 08:57:12 -0800705 chan->flags = 0;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300706
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800707#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300708 if (cpu_class_is_omap2()) {
709 chan->chain_id = -1;
710 chan->next_linked_ch = -1;
711 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800712#endif
Tony Lindgren97b7f712008-07-03 12:24:37 +0300713
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700714 chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000715
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700716 if (cpu_class_is_omap1())
717 chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800718 else if (cpu_class_is_omap2())
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700719 chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
720 OMAP2_DMA_TRANS_ERR_IRQ;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100721
722 if (cpu_is_omap16xx()) {
723 /* If the sync device is set, configure it dynamically. */
724 if (dev_id != 0) {
725 set_gdma_dev(free_ch + 1, dev_id);
726 dev_id = free_ch + 1;
727 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300728 /*
729 * Disable the 1510 compatibility mode and set the sync device
730 * id.
731 */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800732 p->dma_write(dev_id | (1 << 10), CCR, free_ch);
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700733 } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800734 p->dma_write(dev_id, CCR, free_ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100735 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000736
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800737 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000738 omap2_enable_irq_lch(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000739 omap_enable_channel_irq(free_ch);
740 /* Clear the CSR register and IRQ status register */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800741 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, free_ch);
742 p->dma_write(1 << free_ch, IRQSTATUS_L0, 0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000743 }
744
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100745 *dma_ch_out = free_ch;
746
747 return 0;
748}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300749EXPORT_SYMBOL(omap_request_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100750
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000751void omap_free_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100752{
753 unsigned long flags;
754
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000755 if (dma_chan[lch].dev_id == -1) {
Tony Lindgren97b7f712008-07-03 12:24:37 +0300756 pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000757 lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100758 return;
759 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300760
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000761 if (cpu_class_is_omap1()) {
762 /* Disable all DMA interrupts for the channel. */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800763 p->dma_write(0, CICR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000764 /* Make sure the DMA transfer is stopped. */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800765 p->dma_write(0, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000766 }
767
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800768 if (cpu_class_is_omap2()) {
Mika Westerbergada8d4a2010-05-14 12:05:25 -0700769 omap2_disable_irq_lch(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000770
771 /* Clear the CSR register and IRQ status register */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800772 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
773 p->dma_write(1 << lch, IRQSTATUS_L0, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000774
775 /* Disable all DMA interrupts for the channel. */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800776 p->dma_write(0, CICR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000777
778 /* Make sure the DMA transfer is stopped. */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800779 p->dma_write(0, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000780 omap_clear_dma(lch);
781 }
Santosh Shilimkarda1b94e2009-04-23 11:10:40 -0700782
783 spin_lock_irqsave(&dma_chan_lock, flags);
784 dma_chan[lch].dev_id = -1;
785 dma_chan[lch].next_lch = -1;
786 dma_chan[lch].callback = NULL;
787 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100788}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300789EXPORT_SYMBOL(omap_free_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100790
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800791/**
792 * @brief omap_dma_set_global_params : Set global priority settings for dma
793 *
794 * @param arb_rate
795 * @param max_fifo_depth
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700796 * @param tparams - Number of threads to reserve : DMA_THREAD_RESERVE_NORM
797 * DMA_THREAD_RESERVE_ONET
798 * DMA_THREAD_RESERVE_TWOT
799 * DMA_THREAD_RESERVE_THREET
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800800 */
801void
802omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
803{
804 u32 reg;
805
806 if (!cpu_class_is_omap2()) {
Harvey Harrison8e86f422008-03-04 15:08:02 -0800807 printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800808 return;
809 }
810
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700811 if (max_fifo_depth == 0)
812 max_fifo_depth = 1;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800813 if (arb_rate == 0)
814 arb_rate = 1;
815
Anuj Aggarwal70cf6442009-10-14 09:56:34 -0700816 reg = 0xff & max_fifo_depth;
817 reg |= (0x3 & tparams) << 12;
818 reg |= (arb_rate & 0xff) << 16;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800819
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800820 p->dma_write(reg, GCR, 0);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800821}
822EXPORT_SYMBOL(omap_dma_set_global_params);
823
824/**
825 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
826 *
827 * @param lch
828 * @param read_prio - Read priority
829 * @param write_prio - Write priority
830 * Both of the above can be set with one of the following values :
831 * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
832 */
833int
834omap_dma_set_prio_lch(int lch, unsigned char read_prio,
835 unsigned char write_prio)
836{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300837 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800838
Tony Lindgren4d963722008-07-03 12:24:31 +0300839 if (unlikely((lch < 0 || lch >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800840 printk(KERN_ERR "Invalid channel id\n");
841 return -EINVAL;
842 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800843 l = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300844 l &= ~((1 << 6) | (1 << 26));
Santosh Shilimkar44169072009-05-28 14:16:04 -0700845 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300846 l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800847 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300848 l |= ((read_prio & 0x1) << 6);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800849
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800850 p->dma_write(l, CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300851
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800852 return 0;
853}
854EXPORT_SYMBOL(omap_dma_set_prio_lch);
855
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000856/*
857 * Clears any DMA state so the DMA engine is ready to restart with new buffers
858 * through omap_start_dma(). Any buffers in flight are discarded.
859 */
860void omap_clear_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100861{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000862 unsigned long flags;
863
864 local_irq_save(flags);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800865 p->clear_dma(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000866 local_irq_restore(flags);
867}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300868EXPORT_SYMBOL(omap_clear_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000869
870void omap_start_dma(int lch)
871{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300872 u32 l;
873
manjugk manjugk519e6162010-03-04 07:11:56 +0000874 /*
875 * The CPC/CDAC register needs to be initialized to zero
876 * before starting dma transfer.
877 */
878 if (cpu_is_omap15xx())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800879 p->dma_write(0, CPC, lch);
manjugk manjugk519e6162010-03-04 07:11:56 +0000880 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800881 p->dma_write(0, CDAC, lch);
manjugk manjugk519e6162010-03-04 07:11:56 +0000882
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000883 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
884 int next_lch, cur_lch;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800885 char dma_chan_link_map[dma_lch_count];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000886
887 dma_chan_link_map[lch] = 1;
888 /* Set the link register of the first channel */
889 enable_lnk(lch);
890
891 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
892 cur_lch = dma_chan[lch].next_lch;
893 do {
894 next_lch = dma_chan[cur_lch].next_lch;
895
896 /* The loop case: we've been here already */
897 if (dma_chan_link_map[cur_lch])
898 break;
899 /* Mark the current channel */
900 dma_chan_link_map[cur_lch] = 1;
901
902 enable_lnk(cur_lch);
903 omap_enable_channel_irq(cur_lch);
904
905 cur_lch = next_lch;
906 } while (next_lch != -1);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800907 } else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800908 p->dma_write(lch, CLNK_CTRL, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000909
910 omap_enable_channel_irq(lch);
911
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800912 l = p->dma_read(CCR, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300913
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800914 if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
915 l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300916 l |= OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800917
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800918 p->dma_write(l, CCR, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000919
920 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
921}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300922EXPORT_SYMBOL(omap_start_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000923
924void omap_stop_dma(int lch)
925{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300926 u32 l;
927
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700928 /* Disable all interrupts on the channel */
929 if (cpu_class_is_omap1())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800930 p->dma_write(0, CICR, lch);
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700931
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800932 l = p->dma_read(CCR, lch);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -0800933 if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
934 (l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700935 int i = 0;
936 u32 sys_cf;
937
938 /* Configure No-Standby */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800939 l = p->dma_read(OCP_SYSCONFIG, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700940 sys_cf = l;
941 l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
942 l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800943 p->dma_write(l , OCP_SYSCONFIG, 0);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700944
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800945 l = p->dma_read(CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700946 l &= ~OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800947 p->dma_write(l, CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700948
949 /* Wait for sDMA FIFO drain */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800950 l = p->dma_read(CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700951 while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
952 OMAP_DMA_CCR_WR_ACTIVE))) {
953 udelay(5);
954 i++;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800955 l = p->dma_read(CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700956 }
957 if (i >= 100)
958 printk(KERN_ERR "DMA drain did not complete on "
959 "lch %d\n", lch);
960 /* Restore OCP_SYSCONFIG */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800961 p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700962 } else {
963 l &= ~OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800964 p->dma_write(l, CCR, lch);
Peter Ujfalusi0e4905c2010-10-11 14:18:56 -0700965 }
Santosh Shilimkar9da65a92009-10-22 14:46:31 -0700966
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000967 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
968 int next_lch, cur_lch = lch;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -0800969 char dma_chan_link_map[dma_lch_count];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000970
971 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
972 do {
973 /* The loop case: we've been here already */
974 if (dma_chan_link_map[cur_lch])
975 break;
976 /* Mark the current channel */
977 dma_chan_link_map[cur_lch] = 1;
978
979 disable_lnk(cur_lch);
980
981 next_lch = dma_chan[cur_lch].next_lch;
982 cur_lch = next_lch;
983 } while (next_lch != -1);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000984 }
985
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000986 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
987}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300988EXPORT_SYMBOL(omap_stop_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000989
990/*
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300991 * Allows changing the DMA callback function or data. This may be needed if
992 * the driver shares a single DMA channel for multiple dma triggers.
993 */
994int omap_set_dma_callback(int lch,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300995 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300996 void *data)
997{
998 unsigned long flags;
999
1000 if (lch < 0)
1001 return -ENODEV;
1002
1003 spin_lock_irqsave(&dma_chan_lock, flags);
1004 if (dma_chan[lch].dev_id == -1) {
1005 printk(KERN_ERR "DMA callback for not set for free channel\n");
1006 spin_unlock_irqrestore(&dma_chan_lock, flags);
1007 return -EINVAL;
1008 }
1009 dma_chan[lch].callback = callback;
1010 dma_chan[lch].data = data;
1011 spin_unlock_irqrestore(&dma_chan_lock, flags);
1012
1013 return 0;
1014}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001015EXPORT_SYMBOL(omap_set_dma_callback);
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001016
1017/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001018 * Returns current physical source address for the given DMA channel.
1019 * If the channel is running the caller must disable interrupts prior calling
1020 * this function and process the returned value before re-enabling interrupt to
1021 * prevent races with the interrupt handler. Note that in continuous mode there
1022 * is a chance for CSSA_L register overflow inbetween the two reads resulting
1023 * in incorrect return value.
1024 */
1025dma_addr_t omap_get_dma_src_pos(int lch)
1026{
Tony Lindgren0695de32007-05-07 18:24:14 -07001027 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001028
Tony Lindgren0499bde2008-07-03 12:24:36 +03001029 if (cpu_is_omap15xx())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001030 offset = p->dma_read(CPC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001031 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001032 offset = p->dma_read(CSAC, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001033
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001034 if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001035 offset = p->dma_read(CSAC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001036
1037 if (cpu_class_is_omap1())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001038 offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001039
1040 return offset;
1041}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001042EXPORT_SYMBOL(omap_get_dma_src_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001043
1044/*
1045 * Returns current physical destination address for the given DMA channel.
1046 * If the channel is running the caller must disable interrupts prior calling
1047 * this function and process the returned value before re-enabling interrupt to
1048 * prevent races with the interrupt handler. Note that in continuous mode there
1049 * is a chance for CDSA_L register overflow inbetween the two reads resulting
1050 * in incorrect return value.
1051 */
1052dma_addr_t omap_get_dma_dst_pos(int lch)
1053{
Tony Lindgren0695de32007-05-07 18:24:14 -07001054 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001055
Tony Lindgren0499bde2008-07-03 12:24:36 +03001056 if (cpu_is_omap15xx())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001057 offset = p->dma_read(CPC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001058 else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001059 offset = p->dma_read(CDAC, lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001060
Tony Lindgren0499bde2008-07-03 12:24:36 +03001061 /*
1062 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1063 * read before the DMA controller finished disabling the channel.
1064 */
1065 if (!cpu_is_omap15xx() && offset == 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001066 offset = p->dma_read(CDAC, lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001067
1068 if (cpu_class_is_omap1())
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001069 offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001070
1071 return offset;
1072}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001073EXPORT_SYMBOL(omap_get_dma_dst_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001074
Tony Lindgren0499bde2008-07-03 12:24:36 +03001075int omap_get_dma_active_status(int lch)
1076{
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001077 return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001078}
1079EXPORT_SYMBOL(omap_get_dma_active_status);
1080
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001081int omap_dma_running(void)
1082{
1083 int lch;
1084
Janusz Krzysztofikf8e9e982009-12-11 16:16:33 -08001085 if (cpu_class_is_omap1())
1086 if (omap_lcd_dma_running())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001087 return 1;
1088
1089 for (lch = 0; lch < dma_chan_count; lch++)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001090 if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001091 return 1;
1092
1093 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001094}
1095
1096/*
1097 * lch_queue DMA will start right after lch_head one is finished.
1098 * For this DMA link to start, you still need to start (see omap_start_dma)
1099 * the first one. That will fire up the entire queue.
1100 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001101void omap_dma_link_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001102{
1103 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001104 if (lch_head == lch_queue) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001105 p->dma_write(p->dma_read(CCR, lch_head) | (3 << 8),
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001106 CCR, lch_head);
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001107 return;
1108 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001109 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1110 BUG();
1111 return;
1112 }
1113
1114 if ((dma_chan[lch_head].dev_id == -1) ||
1115 (dma_chan[lch_queue].dev_id == -1)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001116 printk(KERN_ERR "omap_dma: trying to link "
1117 "non requested channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001118 dump_stack();
1119 }
1120
1121 dma_chan[lch_head].next_lch = lch_queue;
1122}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001123EXPORT_SYMBOL(omap_dma_link_lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001124
1125/*
1126 * Once the DMA queue is stopped, we can destroy it.
1127 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001128void omap_dma_unlink_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001129{
1130 if (omap_dma_in_1510_mode()) {
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001131 if (lch_head == lch_queue) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001132 p->dma_write(p->dma_read(CCR, lch_head) & ~(3 << 8),
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001133 CCR, lch_head);
Janusz Krzysztofik9f0f4ae2009-08-23 17:56:12 +02001134 return;
1135 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001136 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1137 BUG();
1138 return;
1139 }
1140
1141 if (dma_chan[lch_head].next_lch != lch_queue ||
1142 dma_chan[lch_head].next_lch == -1) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001143 printk(KERN_ERR "omap_dma: trying to unlink "
1144 "non linked channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001145 dump_stack();
1146 }
1147
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001148 if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
Roel Kluin247421f2010-01-13 18:10:29 -08001149 (dma_chan[lch_queue].flags & OMAP_DMA_ACTIVE)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001150 printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
1151 "before unlinking\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001152 dump_stack();
1153 }
1154
1155 dma_chan[lch_head].next_lch = -1;
1156}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001157EXPORT_SYMBOL(omap_dma_unlink_lch);
1158
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001159#ifndef CONFIG_ARCH_OMAP1
1160/* Create chain of DMA channesls */
1161static void create_dma_lch_chain(int lch_head, int lch_queue)
1162{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001163 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001164
1165 /* Check if this is the first link in chain */
1166 if (dma_chan[lch_head].next_linked_ch == -1) {
1167 dma_chan[lch_head].next_linked_ch = lch_queue;
1168 dma_chan[lch_head].prev_linked_ch = lch_queue;
1169 dma_chan[lch_queue].next_linked_ch = lch_head;
1170 dma_chan[lch_queue].prev_linked_ch = lch_head;
1171 }
1172
1173 /* a link exists, link the new channel in circular chain */
1174 else {
1175 dma_chan[lch_queue].next_linked_ch =
1176 dma_chan[lch_head].next_linked_ch;
1177 dma_chan[lch_queue].prev_linked_ch = lch_head;
1178 dma_chan[lch_head].next_linked_ch = lch_queue;
1179 dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
1180 lch_queue;
1181 }
1182
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001183 l = p->dma_read(CLNK_CTRL, lch_head);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001184 l &= ~(0x1f);
1185 l |= lch_queue;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001186 p->dma_write(l, CLNK_CTRL, lch_head);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001187
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001188 l = p->dma_read(CLNK_CTRL, lch_queue);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001189 l &= ~(0x1f);
1190 l |= (dma_chan[lch_queue].next_linked_ch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001191 p->dma_write(l, CLNK_CTRL, lch_queue);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001192}
1193
1194/**
1195 * @brief omap_request_dma_chain : Request a chain of DMA channels
1196 *
1197 * @param dev_id - Device id using the dma channel
1198 * @param dev_name - Device name
1199 * @param callback - Call back function
1200 * @chain_id -
1201 * @no_of_chans - Number of channels requested
1202 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
1203 * OMAP_DMA_DYNAMIC_CHAIN
1204 * @params - Channel parameters
1205 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001206 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001207 * Failure: -EINVAL/-ENOMEM
1208 */
1209int omap_request_dma_chain(int dev_id, const char *dev_name,
Santosh Shilimkar279b9182009-05-28 13:23:52 -07001210 void (*callback) (int lch, u16 ch_status,
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001211 void *data),
1212 int *chain_id, int no_of_chans, int chain_mode,
1213 struct omap_dma_channel_params params)
1214{
1215 int *channels;
1216 int i, err;
1217
1218 /* Is the chain mode valid ? */
1219 if (chain_mode != OMAP_DMA_STATIC_CHAIN
1220 && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
1221 printk(KERN_ERR "Invalid chain mode requested\n");
1222 return -EINVAL;
1223 }
1224
1225 if (unlikely((no_of_chans < 1
Tony Lindgren4d963722008-07-03 12:24:31 +03001226 || no_of_chans > dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001227 printk(KERN_ERR "Invalid Number of channels requested\n");
1228 return -EINVAL;
1229 }
1230
manjugk manjugkea221a62010-05-14 12:05:25 -07001231 /*
1232 * Allocate a queue to maintain the status of the channels
1233 * in the chain
1234 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001235 channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
1236 if (channels == NULL) {
1237 printk(KERN_ERR "omap_dma: No memory for channel queue\n");
1238 return -ENOMEM;
1239 }
1240
1241 /* request and reserve DMA channels for the chain */
1242 for (i = 0; i < no_of_chans; i++) {
1243 err = omap_request_dma(dev_id, dev_name,
Russell Kingc0fc18c52008-09-05 15:10:27 +01001244 callback, NULL, &channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001245 if (err < 0) {
1246 int j;
1247 for (j = 0; j < i; j++)
1248 omap_free_dma(channels[j]);
1249 kfree(channels);
1250 printk(KERN_ERR "omap_dma: Request failed %d\n", err);
1251 return err;
1252 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001253 dma_chan[channels[i]].prev_linked_ch = -1;
1254 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1255
1256 /*
1257 * Allowing client drivers to set common parameters now,
1258 * so that later only relevant (src_start, dest_start
1259 * and element count) can be set
1260 */
1261 omap_set_dma_params(channels[i], &params);
1262 }
1263
1264 *chain_id = channels[0];
1265 dma_linked_lch[*chain_id].linked_dmach_q = channels;
1266 dma_linked_lch[*chain_id].chain_mode = chain_mode;
1267 dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1268 dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
1269
1270 for (i = 0; i < no_of_chans; i++)
1271 dma_chan[channels[i]].chain_id = *chain_id;
1272
1273 /* Reset the Queue pointers */
1274 OMAP_DMA_CHAIN_QINIT(*chain_id);
1275
1276 /* Set up the chain */
1277 if (no_of_chans == 1)
1278 create_dma_lch_chain(channels[0], channels[0]);
1279 else {
1280 for (i = 0; i < (no_of_chans - 1); i++)
1281 create_dma_lch_chain(channels[i], channels[i + 1]);
1282 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001283
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001284 return 0;
1285}
1286EXPORT_SYMBOL(omap_request_dma_chain);
1287
1288/**
1289 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
1290 * params after setting it. Dont do this while dma is running!!
1291 *
1292 * @param chain_id - Chained logical channel id.
1293 * @param params
1294 *
1295 * @return - Success : 0
1296 * Failure : -EINVAL
1297 */
1298int omap_modify_dma_chain_params(int chain_id,
1299 struct omap_dma_channel_params params)
1300{
1301 int *channels;
1302 u32 i;
1303
1304 /* Check for input params */
1305 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001306 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001307 printk(KERN_ERR "Invalid chain id\n");
1308 return -EINVAL;
1309 }
1310
1311 /* Check if the chain exists */
1312 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1313 printk(KERN_ERR "Chain doesn't exists\n");
1314 return -EINVAL;
1315 }
1316 channels = dma_linked_lch[chain_id].linked_dmach_q;
1317
1318 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1319 /*
1320 * Allowing client drivers to set common parameters now,
1321 * so that later only relevant (src_start, dest_start
1322 * and element count) can be set
1323 */
1324 omap_set_dma_params(channels[i], &params);
1325 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001326
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001327 return 0;
1328}
1329EXPORT_SYMBOL(omap_modify_dma_chain_params);
1330
1331/**
1332 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
1333 *
1334 * @param chain_id
1335 *
1336 * @return - Success : 0
1337 * Failure : -EINVAL
1338 */
1339int omap_free_dma_chain(int chain_id)
1340{
1341 int *channels;
1342 u32 i;
1343
1344 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001345 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001346 printk(KERN_ERR "Invalid chain id\n");
1347 return -EINVAL;
1348 }
1349
1350 /* Check if the chain exists */
1351 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1352 printk(KERN_ERR "Chain doesn't exists\n");
1353 return -EINVAL;
1354 }
1355
1356 channels = dma_linked_lch[chain_id].linked_dmach_q;
1357 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1358 dma_chan[channels[i]].next_linked_ch = -1;
1359 dma_chan[channels[i]].prev_linked_ch = -1;
1360 dma_chan[channels[i]].chain_id = -1;
1361 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1362 omap_free_dma(channels[i]);
1363 }
1364
1365 kfree(channels);
1366
1367 dma_linked_lch[chain_id].linked_dmach_q = NULL;
1368 dma_linked_lch[chain_id].chain_mode = -1;
1369 dma_linked_lch[chain_id].chain_state = -1;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001370
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001371 return (0);
1372}
1373EXPORT_SYMBOL(omap_free_dma_chain);
1374
1375/**
1376 * @brief omap_dma_chain_status - Check if the chain is in
1377 * active / inactive state.
1378 * @param chain_id
1379 *
1380 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
1381 * Failure : -EINVAL
1382 */
1383int omap_dma_chain_status(int chain_id)
1384{
1385 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001386 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001387 printk(KERN_ERR "Invalid chain id\n");
1388 return -EINVAL;
1389 }
1390
1391 /* Check if the chain exists */
1392 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1393 printk(KERN_ERR "Chain doesn't exists\n");
1394 return -EINVAL;
1395 }
1396 pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
1397 dma_linked_lch[chain_id].q_count);
1398
1399 if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
1400 return OMAP_DMA_CHAIN_INACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001401
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001402 return OMAP_DMA_CHAIN_ACTIVE;
1403}
1404EXPORT_SYMBOL(omap_dma_chain_status);
1405
1406/**
1407 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
1408 * set the params and start the transfer.
1409 *
1410 * @param chain_id
1411 * @param src_start - buffer start address
1412 * @param dest_start - Dest address
1413 * @param elem_count
1414 * @param frame_count
1415 * @param callbk_data - channel callback parameter data.
1416 *
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301417 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001418 * Failure: -EINVAL/-EBUSY
1419 */
1420int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
1421 int elem_count, int frame_count, void *callbk_data)
1422{
1423 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001424 u32 l, lch;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001425 int start_dma = 0;
1426
Tony Lindgren97b7f712008-07-03 12:24:37 +03001427 /*
1428 * if buffer size is less than 1 then there is
1429 * no use of starting the chain
1430 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001431 if (elem_count < 1) {
1432 printk(KERN_ERR "Invalid buffer size\n");
1433 return -EINVAL;
1434 }
1435
1436 /* Check for input params */
1437 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001438 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001439 printk(KERN_ERR "Invalid chain id\n");
1440 return -EINVAL;
1441 }
1442
1443 /* Check if the chain exists */
1444 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1445 printk(KERN_ERR "Chain doesn't exist\n");
1446 return -EINVAL;
1447 }
1448
1449 /* Check if all the channels in chain are in use */
1450 if (OMAP_DMA_CHAIN_QFULL(chain_id))
1451 return -EBUSY;
1452
1453 /* Frame count may be negative in case of indexed transfers */
1454 channels = dma_linked_lch[chain_id].linked_dmach_q;
1455
1456 /* Get a free channel */
1457 lch = channels[dma_linked_lch[chain_id].q_tail];
1458
1459 /* Store the callback data */
1460 dma_chan[lch].data = callbk_data;
1461
1462 /* Increment the q_tail */
1463 OMAP_DMA_CHAIN_INCQTAIL(chain_id);
1464
1465 /* Set the params to the free channel */
1466 if (src_start != 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001467 p->dma_write(src_start, CSSA, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001468 if (dest_start != 0)
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001469 p->dma_write(dest_start, CDSA, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001470
1471 /* Write the buffer size */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001472 p->dma_write(elem_count, CEN, lch);
1473 p->dma_write(frame_count, CFN, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001474
Tony Lindgren97b7f712008-07-03 12:24:37 +03001475 /*
1476 * If the chain is dynamically linked,
1477 * then we may have to start the chain if its not active
1478 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001479 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
1480
Tony Lindgren97b7f712008-07-03 12:24:37 +03001481 /*
1482 * In Dynamic chain, if the chain is not started,
1483 * queue the channel
1484 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001485 if (dma_linked_lch[chain_id].chain_state ==
1486 DMA_CHAIN_NOTSTARTED) {
1487 /* Enable the link in previous channel */
1488 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1489 DMA_CH_QUEUED)
1490 enable_lnk(dma_chan[lch].prev_linked_ch);
1491 dma_chan[lch].state = DMA_CH_QUEUED;
1492 }
1493
Tony Lindgren97b7f712008-07-03 12:24:37 +03001494 /*
1495 * Chain is already started, make sure its active,
1496 * if not then start the chain
1497 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001498 else {
1499 start_dma = 1;
1500
1501 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1502 DMA_CH_STARTED) {
1503 enable_lnk(dma_chan[lch].prev_linked_ch);
1504 dma_chan[lch].state = DMA_CH_QUEUED;
1505 start_dma = 0;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001506 if (0 == ((1 << 7) & p->dma_read(
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001507 CCR, dma_chan[lch].prev_linked_ch))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001508 disable_lnk(dma_chan[lch].
1509 prev_linked_ch);
1510 pr_debug("\n prev ch is stopped\n");
1511 start_dma = 1;
1512 }
1513 }
1514
1515 else if (dma_chan[dma_chan[lch].prev_linked_ch].state
1516 == DMA_CH_QUEUED) {
1517 enable_lnk(dma_chan[lch].prev_linked_ch);
1518 dma_chan[lch].state = DMA_CH_QUEUED;
1519 start_dma = 0;
1520 }
1521 omap_enable_channel_irq(lch);
1522
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001523 l = p->dma_read(CCR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001524
Tony Lindgren0499bde2008-07-03 12:24:36 +03001525 if ((0 == (l & (1 << 24))))
1526 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001527 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001528 l |= (1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001529 if (start_dma == 1) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001530 if (0 == (l & (1 << 7))) {
1531 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001532 dma_chan[lch].state = DMA_CH_STARTED;
1533 pr_debug("starting %d\n", lch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001534 p->dma_write(l, CCR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001535 } else
1536 start_dma = 0;
1537 } else {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001538 if (0 == (l & (1 << 7)))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001539 p->dma_write(l, CCR, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001540 }
1541 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
1542 }
1543 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001544
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301545 return 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001546}
1547EXPORT_SYMBOL(omap_dma_chain_a_transfer);
1548
1549/**
1550 * @brief omap_start_dma_chain_transfers - Start the chain
1551 *
1552 * @param chain_id
1553 *
1554 * @return - Success : 0
1555 * Failure : -EINVAL/-EBUSY
1556 */
1557int omap_start_dma_chain_transfers(int chain_id)
1558{
1559 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001560 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001561
Tony Lindgren4d963722008-07-03 12:24:31 +03001562 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001563 printk(KERN_ERR "Invalid chain id\n");
1564 return -EINVAL;
1565 }
1566
1567 channels = dma_linked_lch[chain_id].linked_dmach_q;
1568
1569 if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
1570 printk(KERN_ERR "Chain is already started\n");
1571 return -EBUSY;
1572 }
1573
1574 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
1575 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
1576 i++) {
1577 enable_lnk(channels[i]);
1578 omap_enable_channel_irq(channels[i]);
1579 }
1580 } else {
1581 omap_enable_channel_irq(channels[0]);
1582 }
1583
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001584 l = p->dma_read(CCR, channels[0]);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001585 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001586 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
1587 dma_chan[channels[0]].state = DMA_CH_STARTED;
1588
Tony Lindgren0499bde2008-07-03 12:24:36 +03001589 if ((0 == (l & (1 << 24))))
1590 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001591 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001592 l |= (1 << 25);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001593 p->dma_write(l, CCR, channels[0]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001594
1595 dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001596
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001597 return 0;
1598}
1599EXPORT_SYMBOL(omap_start_dma_chain_transfers);
1600
1601/**
1602 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
1603 *
1604 * @param chain_id
1605 *
1606 * @return - Success : 0
1607 * Failure : EINVAL
1608 */
1609int omap_stop_dma_chain_transfers(int chain_id)
1610{
1611 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001612 u32 l, i;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001613 u32 sys_cf = 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001614
1615 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001616 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001617 printk(KERN_ERR "Invalid chain id\n");
1618 return -EINVAL;
1619 }
1620
1621 /* Check if the chain exists */
1622 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1623 printk(KERN_ERR "Chain doesn't exists\n");
1624 return -EINVAL;
1625 }
1626 channels = dma_linked_lch[chain_id].linked_dmach_q;
1627
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001628 if (IS_DMA_ERRATA(DMA_ERRATA_i88)) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001629 sys_cf = p->dma_read(OCP_SYSCONFIG, 0);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001630 l = sys_cf;
1631 /* Middle mode reg set no Standby */
1632 l &= ~((1 << 12)|(1 << 13));
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001633 p->dma_write(l, OCP_SYSCONFIG, 0);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001634 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001635
1636 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1637
1638 /* Stop the Channel transmission */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001639 l = p->dma_read(CCR, channels[i]);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001640 l &= ~(1 << 7);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001641 p->dma_write(l, CCR, channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001642
1643 /* Disable the link in all the channels */
1644 disable_lnk(channels[i]);
1645 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1646
1647 }
1648 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1649
1650 /* Reset the Queue pointers */
1651 OMAP_DMA_CHAIN_QINIT(chain_id);
1652
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001653 if (IS_DMA_ERRATA(DMA_ERRATA_i88))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001654 p->dma_write(sys_cf, OCP_SYSCONFIG, 0);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001655
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001656 return 0;
1657}
1658EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
1659
1660/* Get the index of the ongoing DMA in chain */
1661/**
1662 * @brief omap_get_dma_chain_index - Get the element and frame index
1663 * of the ongoing DMA in chain
1664 *
1665 * @param chain_id
1666 * @param ei - Element index
1667 * @param fi - Frame index
1668 *
1669 * @return - Success : 0
1670 * Failure : -EINVAL
1671 */
1672int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
1673{
1674 int lch;
1675 int *channels;
1676
1677 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001678 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001679 printk(KERN_ERR "Invalid chain id\n");
1680 return -EINVAL;
1681 }
1682
1683 /* Check if the chain exists */
1684 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1685 printk(KERN_ERR "Chain doesn't exists\n");
1686 return -EINVAL;
1687 }
1688 if ((!ei) || (!fi))
1689 return -EINVAL;
1690
1691 channels = dma_linked_lch[chain_id].linked_dmach_q;
1692
1693 /* Get the current channel */
1694 lch = channels[dma_linked_lch[chain_id].q_head];
1695
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001696 *ei = p->dma_read(CCEN, lch);
1697 *fi = p->dma_read(CCFN, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001698
1699 return 0;
1700}
1701EXPORT_SYMBOL(omap_get_dma_chain_index);
1702
1703/**
1704 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
1705 * ongoing DMA in chain
1706 *
1707 * @param chain_id
1708 *
1709 * @return - Success : Destination position
1710 * Failure : -EINVAL
1711 */
1712int omap_get_dma_chain_dst_pos(int chain_id)
1713{
1714 int lch;
1715 int *channels;
1716
1717 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001718 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001719 printk(KERN_ERR "Invalid chain id\n");
1720 return -EINVAL;
1721 }
1722
1723 /* Check if the chain exists */
1724 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1725 printk(KERN_ERR "Chain doesn't exists\n");
1726 return -EINVAL;
1727 }
1728
1729 channels = dma_linked_lch[chain_id].linked_dmach_q;
1730
1731 /* Get the current channel */
1732 lch = channels[dma_linked_lch[chain_id].q_head];
1733
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001734 return p->dma_read(CDAC, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001735}
1736EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
1737
1738/**
1739 * @brief omap_get_dma_chain_src_pos - Get the source position
1740 * of the ongoing DMA in chain
1741 * @param chain_id
1742 *
1743 * @return - Success : Destination position
1744 * Failure : -EINVAL
1745 */
1746int omap_get_dma_chain_src_pos(int chain_id)
1747{
1748 int lch;
1749 int *channels;
1750
1751 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001752 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001753 printk(KERN_ERR "Invalid chain id\n");
1754 return -EINVAL;
1755 }
1756
1757 /* Check if the chain exists */
1758 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1759 printk(KERN_ERR "Chain doesn't exists\n");
1760 return -EINVAL;
1761 }
1762
1763 channels = dma_linked_lch[chain_id].linked_dmach_q;
1764
1765 /* Get the current channel */
1766 lch = channels[dma_linked_lch[chain_id].q_head];
1767
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001768 return p->dma_read(CSAC, lch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001769}
1770EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001771#endif /* ifndef CONFIG_ARCH_OMAP1 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001772
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001773/*----------------------------------------------------------------------------*/
1774
1775#ifdef CONFIG_ARCH_OMAP1
1776
1777static int omap1_dma_handle_ch(int ch)
1778{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001779 u32 csr;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001780
1781 if (enable_1510_mode && ch >= 6) {
1782 csr = dma_chan[ch].saved_csr;
1783 dma_chan[ch].saved_csr = 0;
1784 } else
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001785 csr = p->dma_read(CSR, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001786 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
1787 dma_chan[ch + 6].saved_csr = csr >> 7;
1788 csr &= 0x7f;
1789 }
1790 if ((csr & 0x3f) == 0)
1791 return 0;
1792 if (unlikely(dma_chan[ch].dev_id == -1)) {
1793 printk(KERN_WARNING "Spurious interrupt from DMA channel "
1794 "%d (CSR %04x)\n", ch, csr);
1795 return 0;
1796 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001797 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001798 printk(KERN_WARNING "DMA timeout with device %d\n",
1799 dma_chan[ch].dev_id);
1800 if (unlikely(csr & OMAP_DMA_DROP_IRQ))
1801 printk(KERN_WARNING "DMA synchronization event drop occurred "
1802 "with device %d\n", dma_chan[ch].dev_id);
1803 if (likely(csr & OMAP_DMA_BLOCK_IRQ))
1804 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1805 if (likely(dma_chan[ch].callback != NULL))
1806 dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001807
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001808 return 1;
1809}
1810
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001811static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001812{
1813 int ch = ((int) dev_id) - 1;
1814 int handled = 0;
1815
1816 for (;;) {
1817 int handled_now = 0;
1818
1819 handled_now += omap1_dma_handle_ch(ch);
1820 if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
1821 handled_now += omap1_dma_handle_ch(ch + 6);
1822 if (!handled_now)
1823 break;
1824 handled += handled_now;
1825 }
1826
1827 return handled ? IRQ_HANDLED : IRQ_NONE;
1828}
1829
1830#else
1831#define omap1_dma_irq_handler NULL
1832#endif
1833
Tony Lindgren140455f2010-02-12 12:26:48 -08001834#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001835
1836static int omap2_dma_handle_ch(int ch)
1837{
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001838 u32 status = p->dma_read(CSR, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001839
Juha Yrjola31513692006-12-06 17:13:47 -08001840 if (!status) {
1841 if (printk_ratelimit())
Tony Lindgren97b7f712008-07-03 12:24:37 +03001842 printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
1843 ch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001844 p->dma_write(1 << ch, IRQSTATUS_L0, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001845 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001846 }
1847 if (unlikely(dma_chan[ch].dev_id == -1)) {
1848 if (printk_ratelimit())
1849 printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
1850 "channel %d\n", status, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001851 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001852 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001853 if (unlikely(status & OMAP_DMA_DROP_IRQ))
1854 printk(KERN_INFO
1855 "DMA synchronization event drop occurred with device "
1856 "%d\n", dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001857 if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001858 printk(KERN_INFO "DMA transaction error with device %d\n",
1859 dma_chan[ch].dev_id);
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001860 if (IS_DMA_ERRATA(DMA_ERRATA_i378)) {
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001861 u32 ccr;
1862
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001863 ccr = p->dma_read(CCR, ch);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001864 ccr &= ~OMAP_DMA_CCR_EN;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001865 p->dma_write(ccr, CCR, ch);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001866 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1867 }
1868 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001869 if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
1870 printk(KERN_INFO "DMA secure error with device %d\n",
1871 dma_chan[ch].dev_id);
1872 if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
1873 printk(KERN_INFO "DMA misaligned error with device %d\n",
1874 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001875
Adrian Hunter4fb699b2010-11-24 13:23:21 +02001876 p->dma_write(status, CSR, ch);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001877 p->dma_write(1 << ch, IRQSTATUS_L0, ch);
Mathias Nymane860e6d2010-10-25 14:35:24 +00001878 /* read back the register to flush the write */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001879 p->dma_read(IRQSTATUS_L0, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001880
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001881 /* If the ch is not chained then chain_id will be -1 */
1882 if (dma_chan[ch].chain_id != -1) {
1883 int chain_id = dma_chan[ch].chain_id;
1884 dma_chan[ch].state = DMA_CH_NOTSTARTED;
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001885 if (p->dma_read(CLNK_CTRL, ch) & (1 << 15))
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001886 dma_chan[dma_chan[ch].next_linked_ch].state =
1887 DMA_CH_STARTED;
1888 if (dma_linked_lch[chain_id].chain_mode ==
1889 OMAP_DMA_DYNAMIC_CHAIN)
1890 disable_lnk(ch);
1891
1892 if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
1893 OMAP_DMA_CHAIN_INCQHEAD(chain_id);
1894
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001895 status = p->dma_read(CSR, ch);
Adrian Hunter4fb699b2010-11-24 13:23:21 +02001896 p->dma_write(status, CSR, ch);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001897 }
1898
Jarkko Nikula538528d2008-02-13 11:47:29 +02001899 if (likely(dma_chan[ch].callback != NULL))
1900 dma_chan[ch].callback(ch, status, dma_chan[ch].data);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001901
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001902 return 0;
1903}
1904
1905/* STATUS register count is from 1-32 while our is 0-31 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001906static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001907{
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001908 u32 val, enable_reg;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001909 int i;
1910
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001911 val = p->dma_read(IRQSTATUS_L0, 0);
Juha Yrjola31513692006-12-06 17:13:47 -08001912 if (val == 0) {
1913 if (printk_ratelimit())
1914 printk(KERN_WARNING "Spurious DMA IRQ\n");
1915 return IRQ_HANDLED;
1916 }
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001917 enable_reg = p->dma_read(IRQENABLE_L0, 0);
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001918 val &= enable_reg; /* Dispatch only relevant interrupts */
Tony Lindgren4d963722008-07-03 12:24:31 +03001919 for (i = 0; i < dma_lch_count && val != 0; i++) {
Juha Yrjola31513692006-12-06 17:13:47 -08001920 if (val & 1)
1921 omap2_dma_handle_ch(i);
1922 val >>= 1;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001923 }
1924
1925 return IRQ_HANDLED;
1926}
1927
1928static struct irqaction omap24xx_dma_irq = {
1929 .name = "DMA",
1930 .handler = omap2_dma_irq_handler,
Thomas Gleixner52e405e2006-07-03 02:20:05 +02001931 .flags = IRQF_DISABLED
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001932};
1933
1934#else
1935static struct irqaction omap24xx_dma_irq;
1936#endif
1937
1938/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001939
Tero Kristof2d11852008-08-28 13:13:31 +00001940void omap_dma_global_context_save(void)
1941{
1942 omap_dma_global_context.dma_irqenable_l0 =
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001943 p->dma_read(IRQENABLE_L0, 0);
Tero Kristof2d11852008-08-28 13:13:31 +00001944 omap_dma_global_context.dma_ocp_sysconfig =
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001945 p->dma_read(OCP_SYSCONFIG, 0);
1946 omap_dma_global_context.dma_gcr = p->dma_read(GCR, 0);
Tero Kristof2d11852008-08-28 13:13:31 +00001947}
1948
1949void omap_dma_global_context_restore(void)
1950{
Aaro Koskinenbf07c9f2009-05-20 16:58:30 +03001951 int ch;
1952
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001953 p->dma_write(omap_dma_global_context.dma_gcr, GCR, 0);
1954 p->dma_write(omap_dma_global_context.dma_ocp_sysconfig,
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001955 OCP_SYSCONFIG, 0);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001956 p->dma_write(omap_dma_global_context.dma_irqenable_l0,
G, Manjunath Kondaiaha4c537c2010-12-20 18:27:17 -08001957 IRQENABLE_L0, 0);
Tero Kristof2d11852008-08-28 13:13:31 +00001958
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001959 if (IS_DMA_ERRATA(DMA_ROMCODE_BUG))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001960 p->dma_write(0x3 , IRQSTATUS_L0, 0);
Aaro Koskinenbf07c9f2009-05-20 16:58:30 +03001961
1962 for (ch = 0; ch < dma_chan_count; ch++)
1963 if (dma_chan[ch].dev_id != -1)
1964 omap_clear_dma(ch);
Tero Kristof2d11852008-08-28 13:13:31 +00001965}
1966
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001967static int __devinit omap_system_dma_probe(struct platform_device *pdev)
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001968{
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001969 int ch, ret = 0;
1970 int dma_irq;
1971 char irq_name[4];
1972 int irq_rel;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001973
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001974 p = pdev->dev.platform_data;
1975 if (!p) {
1976 dev_err(&pdev->dev, "%s: System DMA initialized without"
1977 "platform data\n", __func__);
1978 return -EINVAL;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001979 }
1980
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001981 d = p->dma_attr;
1982 errata = p->errata;
G, Manjunath Kondaiahd3c9be22010-12-20 18:27:18 -08001983
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001984 if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
Santosh Shilimkar2263f022009-03-23 18:07:48 -07001985 && (omap_dma_reserve_channels <= dma_lch_count))
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001986 d->lch_count = omap_dma_reserve_channels;
Santosh Shilimkar2263f022009-03-23 18:07:48 -07001987
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001988 dma_lch_count = d->lch_count;
1989 dma_chan_count = dma_lch_count;
1990 dma_chan = d->chan;
1991 enable_1510_mode = d->dev_caps & ENABLE_1510_MODE;
Tony Lindgren4d963722008-07-03 12:24:31 +03001992
1993 if (cpu_class_is_omap2()) {
1994 dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
1995 dma_lch_count, GFP_KERNEL);
1996 if (!dma_linked_lch) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08001997 ret = -ENOMEM;
1998 goto exit_dma_lch_fail;
Tony Lindgren4d963722008-07-03 12:24:31 +03001999 }
2000 }
2001
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002002 spin_lock_init(&dma_chan_lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002003 for (ch = 0; ch < dma_chan_count; ch++) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002004 omap_clear_dma(ch);
Mika Westerbergada8d4a2010-05-14 12:05:25 -07002005 if (cpu_class_is_omap2())
2006 omap2_disable_irq_lch(ch);
2007
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002008 dma_chan[ch].dev_id = -1;
2009 dma_chan[ch].next_lch = -1;
2010
2011 if (ch >= 6 && enable_1510_mode)
2012 continue;
2013
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002014 if (cpu_class_is_omap1()) {
Tony Lindgren97b7f712008-07-03 12:24:37 +03002015 /*
2016 * request_irq() doesn't like dev_id (ie. ch) being
2017 * zero, so we have to kludge around this.
2018 */
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002019 sprintf(&irq_name[0], "%d", ch);
2020 dma_irq = platform_get_irq_byname(pdev, irq_name);
2021
2022 if (dma_irq < 0) {
2023 ret = dma_irq;
2024 goto exit_dma_irq_fail;
2025 }
2026
2027 /* INT_DMA_LCD is handled in lcd_dma.c */
2028 if (dma_irq == INT_DMA_LCD)
2029 continue;
2030
2031 ret = request_irq(dma_irq,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002032 omap1_dma_irq_handler, 0, "DMA",
2033 (void *) (ch + 1));
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002034 if (ret != 0)
2035 goto exit_dma_irq_fail;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002036 }
2037 }
2038
Santosh Shilimkar44169072009-05-28 14:16:04 -07002039 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx())
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002040 omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
2041 DMA_DEFAULT_FIFO_DEPTH, 0);
2042
Santosh Shilimkar44169072009-05-28 14:16:04 -07002043 if (cpu_class_is_omap2()) {
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002044 strcpy(irq_name, "0");
2045 dma_irq = platform_get_irq_byname(pdev, irq_name);
2046 if (dma_irq < 0) {
2047 dev_err(&pdev->dev, "failed: request IRQ %d", dma_irq);
2048 goto exit_dma_lch_fail;
2049 }
2050 ret = setup_irq(dma_irq, &omap24xx_dma_irq);
2051 if (ret) {
2052 dev_err(&pdev->dev, "set_up failed for IRQ %d"
2053 "for DMA (error %d)\n", dma_irq, ret);
2054 goto exit_dma_lch_fail;
Kalle Jokiniemiba50ea72009-03-26 15:59:00 +02002055 }
Kalle Jokiniemiaecedb92009-06-23 13:30:24 +03002056 }
2057
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002058 /* reserve dma channels 0 and 1 in high security devices */
2059 if (cpu_is_omap34xx() &&
2060 (omap_type() != OMAP2_DEVICE_TYPE_GP)) {
2061 printk(KERN_INFO "Reserving DMA channels 0 and 1 for "
2062 "HS ROM code\n");
2063 dma_chan[0].dev_id = 0;
2064 dma_chan[1].dev_id = 1;
2065 }
2066 p->show_dma_caps();
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002067 return 0;
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002068
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002069exit_dma_irq_fail:
2070 dev_err(&pdev->dev, "unable to request IRQ %d"
2071 "for DMA (error %d)\n", dma_irq, ret);
2072 for (irq_rel = 0; irq_rel < ch; irq_rel++) {
2073 dma_irq = platform_get_irq(pdev, irq_rel);
2074 free_irq(dma_irq, (void *)(irq_rel + 1));
2075 }
2076
2077exit_dma_lch_fail:
2078 kfree(p);
2079 kfree(d);
Tony Lindgren7e9bf842009-10-19 15:25:15 -07002080 kfree(dma_chan);
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002081 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002082}
2083
G, Manjunath Kondaiahf31cc962010-12-20 18:27:19 -08002084static int __devexit omap_system_dma_remove(struct platform_device *pdev)
2085{
2086 int dma_irq;
2087
2088 if (cpu_class_is_omap2()) {
2089 char irq_name[4];
2090 strcpy(irq_name, "0");
2091 dma_irq = platform_get_irq_byname(pdev, irq_name);
2092 remove_irq(dma_irq, &omap24xx_dma_irq);
2093 } else {
2094 int irq_rel = 0;
2095 for ( ; irq_rel < dma_chan_count; irq_rel++) {
2096 dma_irq = platform_get_irq(pdev, irq_rel);
2097 free_irq(dma_irq, (void *)(irq_rel + 1));
2098 }
2099 }
2100 kfree(p);
2101 kfree(d);
2102 kfree(dma_chan);
2103 return 0;
2104}
2105
2106static struct platform_driver omap_system_dma_driver = {
2107 .probe = omap_system_dma_probe,
2108 .remove = omap_system_dma_remove,
2109 .driver = {
2110 .name = "omap_dma_system"
2111 },
2112};
2113
2114static int __init omap_system_dma_init(void)
2115{
2116 return platform_driver_register(&omap_system_dma_driver);
2117}
2118arch_initcall(omap_system_dma_init);
2119
2120static void __exit omap_system_dma_exit(void)
2121{
2122 platform_driver_unregister(&omap_system_dma_driver);
2123}
2124
2125MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
2126MODULE_LICENSE("GPL");
2127MODULE_ALIAS("platform:" DRIVER_NAME);
2128MODULE_AUTHOR("Texas Instruments Inc");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002129
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002130/*
2131 * Reserve the omap SDMA channels using cmdline bootarg
2132 * "omap_dma_reserve_ch=". The valid range is 1 to 32
2133 */
2134static int __init omap_dma_cmdline_reserve_ch(char *str)
2135{
2136 if (get_option(&str, &omap_dma_reserve_channels) != 1)
2137 omap_dma_reserve_channels = 0;
2138 return 1;
2139}
2140
2141__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
2142
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002143