blob: 971d186369423c7eacb03e580a74714ad35e6f26 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/slab.h>
25#include <linux/pm_runtime.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/irqs.h>
30#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031#include <asm/mach/irq.h>
32
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033/*
34 * OMAP1510 GPIO registers
35 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049#define OMAP1610_GPIO_REVISION 0x0000
50#define OMAP1610_GPIO_SYSCONFIG 0x0010
51#define OMAP1610_GPIO_SYSSTATUS 0x0014
52#define OMAP1610_GPIO_IRQSTATUS1 0x0018
53#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010054#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055#define OMAP1610_GPIO_DATAIN 0x002c
56#define OMAP1610_GPIO_DATAOUT 0x0030
57#define OMAP1610_GPIO_DIRECTION 0x0034
58#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
59#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
60#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010061#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010062#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
63#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
66
67/*
Alistair Buxton7c006922009-09-22 10:02:58 +010068 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069 */
Alistair Buxton7c006922009-09-22 10:02:58 +010070#define OMAP7XX_GPIO_DATA_INPUT 0x00
71#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
72#define OMAP7XX_GPIO_DIR_CONTROL 0x08
73#define OMAP7XX_GPIO_INT_CONTROL 0x0c
74#define OMAP7XX_GPIO_INT_MASK 0x10
75#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010076
Zebediah C. McClure56739a62009-03-23 18:07:40 -070077/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080078 * omap2+ specific GPIO registers
Tony Lindgren92105bb2005-09-07 17:20:26 +010079 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010080#define OMAP24XX_GPIO_REVISION 0x0000
Tony Lindgren92105bb2005-09-07 17:20:26 +010081#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +030082#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
83#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +010084#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -080085#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +010086#define OMAP24XX_GPIO_CTRL 0x0030
87#define OMAP24XX_GPIO_OE 0x0034
88#define OMAP24XX_GPIO_DATAIN 0x0038
89#define OMAP24XX_GPIO_DATAOUT 0x003c
90#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
91#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
92#define OMAP24XX_GPIO_RISINGDETECT 0x0048
93#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -070094#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
95#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +010096#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
97#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
98#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
99#define OMAP24XX_GPIO_SETWKUENA 0x0084
100#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
101#define OMAP24XX_GPIO_SETDATAOUT 0x0094
102
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530103#define OMAP4_GPIO_REVISION 0x0000
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530104#define OMAP4_GPIO_EOI 0x0020
105#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
106#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
107#define OMAP4_GPIO_IRQSTATUS0 0x002c
108#define OMAP4_GPIO_IRQSTATUS1 0x0030
109#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
110#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
111#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
112#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
113#define OMAP4_GPIO_IRQWAKEN0 0x0044
114#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700115#define OMAP4_GPIO_IRQENABLE1 0x011c
116#define OMAP4_GPIO_WAKE_EN 0x0120
117#define OMAP4_GPIO_IRQSTATUS2 0x0128
118#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530119#define OMAP4_GPIO_CTRL 0x0130
120#define OMAP4_GPIO_OE 0x0134
121#define OMAP4_GPIO_DATAIN 0x0138
122#define OMAP4_GPIO_DATAOUT 0x013c
123#define OMAP4_GPIO_LEVELDETECT0 0x0140
124#define OMAP4_GPIO_LEVELDETECT1 0x0144
125#define OMAP4_GPIO_RISINGDETECT 0x0148
126#define OMAP4_GPIO_FALLINGDETECT 0x014c
127#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
128#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700129#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
130#define OMAP4_GPIO_SETIRQENABLE1 0x0164
131#define OMAP4_GPIO_CLEARWKUENA 0x0180
132#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530133#define OMAP4_GPIO_CLEARDATAOUT 0x0190
134#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800135
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700137 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100138 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139 u16 irq;
140 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800142#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100143 u32 suspend_wakeup;
144 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800145#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800146 u32 non_wakeup_gpios;
147 u32 enabled_non_wakeup_gpios;
148
149 u32 saved_datain;
150 u32 saved_fallingdetect;
151 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800152 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800153 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100154 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800155 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800156 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800157 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800158 u32 dbck_enable_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800159 struct device *dev;
160 bool dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -0800161 int stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162};
163
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800164#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530165struct omap3_gpio_regs {
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530166 u32 irqenable1;
167 u32 irqenable2;
168 u32 wake_en;
169 u32 ctrl;
170 u32 oe;
171 u32 leveldetect0;
172 u32 leveldetect1;
173 u32 risingdetect;
174 u32 fallingdetect;
175 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530176};
177
178static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800179#endif
180
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800181/*
182 * TODO: Cleanup gpio_bank usage as it is having information
183 * related to all instances of the device
184 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100185static struct gpio_bank *gpio_bank;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800186
187static int bank_width;
188
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800189/* TODO: Analyze removing gpio_bank_count usage from driver code */
190int gpio_bank_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100191
192static inline struct gpio_bank *get_gpio_bank(int gpio)
193{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100194 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100195 if (OMAP_GPIO_IS_MPUIO(gpio))
196 return &gpio_bank[0];
197 return &gpio_bank[1];
198 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100199 if (cpu_is_omap16xx()) {
200 if (OMAP_GPIO_IS_MPUIO(gpio))
201 return &gpio_bank[0];
202 return &gpio_bank[1 + (gpio >> 4)];
203 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700204 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100205 if (OMAP_GPIO_IS_MPUIO(gpio))
206 return &gpio_bank[0];
207 return &gpio_bank[1 + (gpio >> 5)];
208 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209 if (cpu_is_omap24xx())
210 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700211 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800212 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800213 BUG();
214 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100215}
216
217static inline int get_gpio_index(int gpio)
218{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700219 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100220 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100221 if (cpu_is_omap24xx())
222 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700223 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800224 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100225 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226}
227
228static inline int gpio_valid(int gpio)
229{
230 if (gpio < 0)
231 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800232 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300233 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100234 return -1;
235 return 0;
236 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100237 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100238 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 if ((cpu_is_omap16xx()) && gpio < 64)
240 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700241 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100242 return 0;
Tony Lindgren25d6f632010-08-02 14:21:39 +0300243 if (cpu_is_omap2420() && gpio < 128)
244 return 0;
245 if (cpu_is_omap2430() && gpio < 160)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100246 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700247 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800248 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100249 return -1;
250}
251
252static int check_gpio(int gpio)
253{
Roel Kluind32b20f2009-11-17 14:39:03 -0800254 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100255 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
256 dump_stack();
257 return -1;
258 }
259 return 0;
260}
261
262static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
263{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100264 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100265 u32 l;
266
267 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800268#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100269 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800270 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800272#endif
273#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100274 case METHOD_GPIO_1510:
275 reg += OMAP1510_GPIO_DIR_CONTROL;
276 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800277#endif
278#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100279 case METHOD_GPIO_1610:
280 reg += OMAP1610_GPIO_DIRECTION;
281 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800282#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100283#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100284 case METHOD_GPIO_7XX:
285 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700286 break;
287#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800288#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100289 case METHOD_GPIO_24XX:
290 reg += OMAP24XX_GPIO_OE;
291 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800292#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530293#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800294 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530295 reg += OMAP4_GPIO_OE;
296 break;
297#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800298 default:
299 WARN_ON(1);
300 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100301 }
302 l = __raw_readl(reg);
303 if (is_input)
304 l |= 1 << gpio;
305 else
306 l &= ~(1 << gpio);
307 __raw_writel(l, reg);
308}
309
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100310static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
311{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100312 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100313 u32 l = 0;
314
315 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800316#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100317 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800318 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100319 l = __raw_readl(reg);
320 if (enable)
321 l |= 1 << gpio;
322 else
323 l &= ~(1 << gpio);
324 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800325#endif
326#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100327 case METHOD_GPIO_1510:
328 reg += OMAP1510_GPIO_DATA_OUTPUT;
329 l = __raw_readl(reg);
330 if (enable)
331 l |= 1 << gpio;
332 else
333 l &= ~(1 << gpio);
334 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800335#endif
336#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337 case METHOD_GPIO_1610:
338 if (enable)
339 reg += OMAP1610_GPIO_SET_DATAOUT;
340 else
341 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
342 l = 1 << gpio;
343 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800344#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100345#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100346 case METHOD_GPIO_7XX:
347 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700348 l = __raw_readl(reg);
349 if (enable)
350 l |= 1 << gpio;
351 else
352 l &= ~(1 << gpio);
353 break;
354#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800355#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100356 case METHOD_GPIO_24XX:
357 if (enable)
358 reg += OMAP24XX_GPIO_SETDATAOUT;
359 else
360 reg += OMAP24XX_GPIO_CLEARDATAOUT;
361 l = 1 << gpio;
362 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800363#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530364#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800365 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530366 if (enable)
367 reg += OMAP4_GPIO_SETDATAOUT;
368 else
369 reg += OMAP4_GPIO_CLEARDATAOUT;
370 l = 1 << gpio;
371 break;
372#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800374 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100375 return;
376 }
377 __raw_writel(l, reg);
378}
379
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300380static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100382 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100383
384 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800385 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100386 reg = bank->base;
387 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800388#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800390 reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800392#endif
393#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100394 case METHOD_GPIO_1510:
395 reg += OMAP1510_GPIO_DATA_INPUT;
396 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800397#endif
398#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100399 case METHOD_GPIO_1610:
400 reg += OMAP1610_GPIO_DATAIN;
401 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800402#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100403#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100404 case METHOD_GPIO_7XX:
405 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700406 break;
407#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800408#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100409 case METHOD_GPIO_24XX:
410 reg += OMAP24XX_GPIO_DATAIN;
411 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800412#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530413#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800414 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530415 reg += OMAP4_GPIO_DATAIN;
416 break;
417#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100418 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800419 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421 return (__raw_readl(reg)
422 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100423}
424
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300425static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
426{
427 void __iomem *reg;
428
429 if (check_gpio(gpio) < 0)
430 return -EINVAL;
431 reg = bank->base;
432
433 switch (bank->method) {
434#ifdef CONFIG_ARCH_OMAP1
435 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800436 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300437 break;
438#endif
439#ifdef CONFIG_ARCH_OMAP15XX
440 case METHOD_GPIO_1510:
441 reg += OMAP1510_GPIO_DATA_OUTPUT;
442 break;
443#endif
444#ifdef CONFIG_ARCH_OMAP16XX
445 case METHOD_GPIO_1610:
446 reg += OMAP1610_GPIO_DATAOUT;
447 break;
448#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100449#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100450 case METHOD_GPIO_7XX:
451 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300452 break;
453#endif
Charulatha V9f096862010-05-14 12:05:27 -0700454#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300455 case METHOD_GPIO_24XX:
456 reg += OMAP24XX_GPIO_DATAOUT;
457 break;
458#endif
Charulatha V9f096862010-05-14 12:05:27 -0700459#ifdef CONFIG_ARCH_OMAP4
460 case METHOD_GPIO_44XX:
461 reg += OMAP4_GPIO_DATAOUT;
462 break;
463#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300464 default:
465 return -EINVAL;
466 }
467
468 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
469}
470
Tony Lindgren92105bb2005-09-07 17:20:26 +0100471#define MOD_REG_BIT(reg, bit_mask, set) \
472do { \
473 int l = __raw_readl(base + reg); \
474 if (set) l |= bit_mask; \
475 else l &= ~bit_mask; \
476 __raw_writel(l, base + reg); \
477} while(0)
478
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700479/**
480 * _set_gpio_debounce - low level gpio debounce time
481 * @bank: the gpio bank we're acting upon
482 * @gpio: the gpio number on this @gpio
483 * @debounce: debounce time to use
484 *
485 * OMAP's debounce time is in 31us steps so we need
486 * to convert and round up to the closest unit.
487 */
488static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
489 unsigned debounce)
490{
491 void __iomem *reg = bank->base;
492 u32 val;
493 u32 l;
494
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800495 if (!bank->dbck_flag)
496 return;
497
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700498 if (debounce < 32)
499 debounce = 0x01;
500 else if (debounce > 7936)
501 debounce = 0xff;
502 else
503 debounce = (debounce / 0x1f) - 1;
504
505 l = 1 << get_gpio_index(gpio);
506
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800507 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700508 reg += OMAP4_GPIO_DEBOUNCINGTIME;
509 else
510 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
511
512 __raw_writel(debounce, reg);
513
514 reg = bank->base;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800515 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700516 reg += OMAP4_GPIO_DEBOUNCENABLE;
517 else
518 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
519
520 val = __raw_readl(reg);
521
522 if (debounce) {
523 val |= l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800524 clk_enable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700525 } else {
526 val &= ~l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800527 clk_disable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700528 }
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300529 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700530
531 __raw_writel(val, reg);
532}
533
Tony Lindgren140455f2010-02-12 12:26:48 -0800534#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700535static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
536 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800538 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530540 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530542 if (cpu_is_omap44xx()) {
543 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
544 trigger & IRQ_TYPE_LEVEL_LOW);
545 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
546 trigger & IRQ_TYPE_LEVEL_HIGH);
547 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
548 trigger & IRQ_TYPE_EDGE_RISING);
549 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
550 trigger & IRQ_TYPE_EDGE_FALLING);
551 } else {
552 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
553 trigger & IRQ_TYPE_LEVEL_LOW);
554 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
555 trigger & IRQ_TYPE_LEVEL_HIGH);
556 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
557 trigger & IRQ_TYPE_EDGE_RISING);
558 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
559 trigger & IRQ_TYPE_EDGE_FALLING);
560 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800561 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530562 if (cpu_is_omap44xx()) {
563 if (trigger != 0)
564 __raw_writel(1 << gpio, bank->base+
565 OMAP4_GPIO_IRQWAKEN0);
566 else {
567 val = __raw_readl(bank->base +
568 OMAP4_GPIO_IRQWAKEN0);
569 __raw_writel(val & (~(1 << gpio)), bank->base +
570 OMAP4_GPIO_IRQWAKEN0);
571 }
572 } else {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000573 /*
574 * GPIO wakeup request can only be generated on edge
575 * transitions
576 */
577 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530578 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700579 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530580 else
581 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700582 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530583 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200584 }
585 /* This part needs to be executed always for OMAP34xx */
586 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000587 /*
588 * Log the edge gpio and manually trigger the IRQ
589 * after resume if the input level changes
590 * to avoid irq lost during PER RET/OFF mode
591 * Applies for omap2 non-wakeup gpio and all omap3 gpios
592 */
593 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800594 bank->enabled_non_wakeup_gpios |= gpio_bit;
595 else
596 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
597 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700598
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530599 if (cpu_is_omap44xx()) {
600 bank->level_mask =
601 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
602 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
603 } else {
604 bank->level_mask =
605 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
606 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
607 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800609#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800611#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800612/*
613 * This only applies to chips that can't do both rising and falling edge
614 * detection at once. For all other chips, this function is a noop.
615 */
616static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
617{
618 void __iomem *reg = bank->base;
619 u32 l = 0;
620
621 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800622 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800623 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800624 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800625#ifdef CONFIG_ARCH_OMAP15XX
626 case METHOD_GPIO_1510:
627 reg += OMAP1510_GPIO_INT_CONTROL;
628 break;
629#endif
630#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
631 case METHOD_GPIO_7XX:
632 reg += OMAP7XX_GPIO_INT_CONTROL;
633 break;
634#endif
635 default:
636 return;
637 }
638
639 l = __raw_readl(reg);
640 if ((l >> gpio) & 1)
641 l &= ~(1 << gpio);
642 else
643 l |= 1 << gpio;
644
645 __raw_writel(l, reg);
646}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800647#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800648
Tony Lindgren92105bb2005-09-07 17:20:26 +0100649static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
650{
651 void __iomem *reg = bank->base;
652 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653
654 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800655#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100656 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800657 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100658 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000659 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800660 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100661 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100663 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100664 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100665 else
666 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100667 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800668#endif
669#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100670 case METHOD_GPIO_1510:
671 reg += OMAP1510_GPIO_INT_CONTROL;
672 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000673 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800674 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100675 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100676 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100677 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100679 else
680 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100681 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800682#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800683#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100684 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 if (gpio & 0x08)
686 reg += OMAP1610_GPIO_EDGE_CTRL2;
687 else
688 reg += OMAP1610_GPIO_EDGE_CTRL1;
689 gpio &= 0x07;
690 l = __raw_readl(reg);
691 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100692 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100693 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100694 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100695 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800696 if (trigger)
697 /* Enable wake-up during idle for dynamic tick */
698 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
699 else
700 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800702#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100703#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100704 case METHOD_GPIO_7XX:
705 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700706 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000707 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800708 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700709 if (trigger & IRQ_TYPE_EDGE_RISING)
710 l |= 1 << gpio;
711 else if (trigger & IRQ_TYPE_EDGE_FALLING)
712 l &= ~(1 << gpio);
713 else
714 goto bad;
715 break;
716#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800717#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100718 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800719 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800720 set_24xx_gpio_triggering(bank, gpio, trigger);
Mika Westerbergf7c5cc42010-12-29 13:01:31 +0200721 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800722#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100723 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100724 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100725 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100726 __raw_writel(l, reg);
727 return 0;
728bad:
729 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100730}
731
Lennert Buytenheke9191022010-11-29 11:17:17 +0100732static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100733{
734 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100735 unsigned gpio;
736 int retval;
David Brownella6472532008-03-03 04:33:30 -0800737 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100738
Lennert Buytenheke9191022010-11-29 11:17:17 +0100739 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
740 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100741 else
Lennert Buytenheke9191022010-11-29 11:17:17 +0100742 gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100743
744 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100745 return -EINVAL;
746
David Brownelle5c56ed2006-12-06 17:13:59 -0800747 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100748 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800749
750 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800751 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800752 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100753 return -EINVAL;
754
Lennert Buytenheke9191022010-11-29 11:17:17 +0100755 bank = irq_data_get_irq_chip_data(d);
David Brownella6472532008-03-03 04:33:30 -0800756 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100757 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800758 if (retval == 0) {
Linus Torvalds16c10202011-01-15 12:33:40 -0800759 struct irq_desc *desc = irq_to_desc(d->irq);
Felipe Balbi1a9b5872011-01-05 08:46:18 +0200760
Linus Torvalds16c10202011-01-15 12:33:40 -0800761 desc->status &= ~IRQ_TYPE_SENSE_MASK;
762 desc->status |= type;
David Brownellb9772a22006-12-06 17:13:53 -0800763 }
David Brownella6472532008-03-03 04:33:30 -0800764 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800765
766 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Lennert Buytenheke9191022010-11-29 11:17:17 +0100767 __set_irq_handler_unlocked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800768 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Lennert Buytenheke9191022010-11-29 11:17:17 +0100769 __set_irq_handler_unlocked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800770
Tony Lindgren92105bb2005-09-07 17:20:26 +0100771 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100772}
773
774static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
775{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100776 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100777
778 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800779#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100780 case METHOD_MPUIO:
781 /* MPUIO irqstatus is reset by reading the status register,
782 * so do nothing here */
783 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800784#endif
785#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100786 case METHOD_GPIO_1510:
787 reg += OMAP1510_GPIO_INT_STATUS;
788 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800789#endif
790#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100791 case METHOD_GPIO_1610:
792 reg += OMAP1610_GPIO_IRQSTATUS1;
793 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800794#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100795#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100796 case METHOD_GPIO_7XX:
797 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700798 break;
799#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800800#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100801 case METHOD_GPIO_24XX:
802 reg += OMAP24XX_GPIO_IRQSTATUS1;
803 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800804#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530805#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800806 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530807 reg += OMAP4_GPIO_IRQSTATUS0;
808 break;
809#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100810 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800811 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100812 return;
813 }
814 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300815
816 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800817 if (cpu_is_omap24xx() || cpu_is_omap34xx())
818 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
819 else if (cpu_is_omap44xx())
820 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
821
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530822 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700823 __raw_writel(gpio_mask, reg);
824
825 /* Flush posted write for the irq status to avoid spurious interrupts */
826 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530827 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100828}
829
830static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
831{
832 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
833}
834
Imre Deakea6dedd2006-06-26 16:16:00 -0700835static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
836{
837 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700838 int inv = 0;
839 u32 l;
840 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700841
842 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800843#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700844 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800845 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Imre Deak99c47702006-06-26 16:16:07 -0700846 mask = 0xffff;
847 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700848 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800849#endif
850#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700851 case METHOD_GPIO_1510:
852 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700853 mask = 0xffff;
854 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700855 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800856#endif
857#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700858 case METHOD_GPIO_1610:
859 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700860 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700861 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800862#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100863#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100864 case METHOD_GPIO_7XX:
865 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700866 mask = 0xffffffff;
867 inv = 1;
868 break;
869#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800870#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -0700871 case METHOD_GPIO_24XX:
872 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700873 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700874 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800875#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530876#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800877 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530878 reg += OMAP4_GPIO_IRQSTATUSSET0;
879 mask = 0xffffffff;
880 break;
881#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700882 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800883 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700884 return 0;
885 }
886
Imre Deak99c47702006-06-26 16:16:07 -0700887 l = __raw_readl(reg);
888 if (inv)
889 l = ~l;
890 l &= mask;
891 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700892}
893
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100894static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
895{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100896 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100897 u32 l;
898
899 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800900#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100901 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800902 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100903 l = __raw_readl(reg);
904 if (enable)
905 l &= ~(gpio_mask);
906 else
907 l |= gpio_mask;
908 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800909#endif
910#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100911 case METHOD_GPIO_1510:
912 reg += OMAP1510_GPIO_INT_MASK;
913 l = __raw_readl(reg);
914 if (enable)
915 l &= ~(gpio_mask);
916 else
917 l |= gpio_mask;
918 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800919#endif
920#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100921 case METHOD_GPIO_1610:
922 if (enable)
923 reg += OMAP1610_GPIO_SET_IRQENABLE1;
924 else
925 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
926 l = gpio_mask;
927 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800928#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100929#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100930 case METHOD_GPIO_7XX:
931 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700932 l = __raw_readl(reg);
933 if (enable)
934 l &= ~(gpio_mask);
935 else
936 l |= gpio_mask;
937 break;
938#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800939#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100940 case METHOD_GPIO_24XX:
941 if (enable)
942 reg += OMAP24XX_GPIO_SETIRQENABLE1;
943 else
944 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
945 l = gpio_mask;
946 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800947#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530948#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800949 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530950 if (enable)
951 reg += OMAP4_GPIO_IRQSTATUSSET0;
952 else
953 reg += OMAP4_GPIO_IRQSTATUSCLR0;
954 l = gpio_mask;
955 break;
956#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100957 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800958 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100959 return;
960 }
961 __raw_writel(l, reg);
962}
963
964static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
965{
966 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
967}
968
Tony Lindgren92105bb2005-09-07 17:20:26 +0100969/*
970 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
971 * 1510 does not seem to have a wake-up register. If JTAG is connected
972 * to the target, system will wake up always on GPIO events. While
973 * system is running all registered GPIO interrupts need to have wake-up
974 * enabled. When system is suspended, only selected GPIO interrupts need
975 * to have wake-up enabled.
976 */
977static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
978{
Tony Lindgren4cc64202010-01-08 10:29:05 -0800979 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -0800980
Tony Lindgren92105bb2005-09-07 17:20:26 +0100981 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800982#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800983 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100984 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800985 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700986 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100987 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700988 else
Tony Lindgren92105bb2005-09-07 17:20:26 +0100989 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -0800990 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100991 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800992#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800993#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800994 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800995 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -0800996 if (bank->non_wakeup_gpios & (1 << gpio)) {
997 printk(KERN_ERR "Unable to modify wakeup on "
998 "non-wakeup GPIO%d\n",
999 (bank - gpio_bank) * 32 + gpio);
1000 return -EINVAL;
1001 }
David Brownella6472532008-03-03 04:33:30 -08001002 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001003 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001004 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001005 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001006 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001007 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001008 return 0;
1009#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001010 default:
1011 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1012 bank->method);
1013 return -EINVAL;
1014 }
1015}
1016
Tony Lindgren4196dd62006-09-25 12:41:38 +03001017static void _reset_gpio(struct gpio_bank *bank, int gpio)
1018{
1019 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1020 _set_gpio_irqenable(bank, gpio, 0);
1021 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001022 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001023}
1024
Tony Lindgren92105bb2005-09-07 17:20:26 +01001025/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +01001026static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001027{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001028 unsigned int gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001029 struct gpio_bank *bank;
1030 int retval;
1031
1032 if (check_gpio(gpio) < 0)
1033 return -ENODEV;
Lennert Buytenheke9191022010-11-29 11:17:17 +01001034 bank = irq_data_get_irq_chip_data(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001035 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001036
1037 return retval;
1038}
1039
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001040static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001041{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001042 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001043 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001044
David Brownella6472532008-03-03 04:33:30 -08001045 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001046
Tony Lindgren4196dd62006-09-25 12:41:38 +03001047 /* Set trigger to none. You need to enable the desired trigger with
1048 * request_irq() or set_irq_type().
1049 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001050 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001051
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001052#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001053 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001054 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001055
Tony Lindgren92105bb2005-09-07 17:20:26 +01001056 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001057 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001058 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001059 }
1060#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001061 if (!cpu_class_is_omap1()) {
1062 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001063 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001064 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001065
1066 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1067 reg += OMAP24XX_GPIO_CTRL;
1068 else if (cpu_is_omap44xx())
1069 reg += OMAP4_GPIO_CTRL;
1070 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001071 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001072 ctrl &= 0xFFFFFFFE;
1073 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001074 }
1075 bank->mod_usage |= 1 << offset;
1076 }
David Brownella6472532008-03-03 04:33:30 -08001077 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001078
1079 return 0;
1080}
1081
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001082static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001083{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001084 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001085 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001086
David Brownella6472532008-03-03 04:33:30 -08001087 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001088#ifdef CONFIG_ARCH_OMAP16XX
1089 if (bank->method == METHOD_GPIO_1610) {
1090 /* Disable wake-up during idle for dynamic tick */
1091 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001092 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001093 }
1094#endif
Charulatha V9f096862010-05-14 12:05:27 -07001095#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1096 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001097 /* Disable wake-up during idle for dynamic tick */
1098 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001099 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001100 }
1101#endif
Charulatha V9f096862010-05-14 12:05:27 -07001102#ifdef CONFIG_ARCH_OMAP4
1103 if (bank->method == METHOD_GPIO_44XX) {
1104 /* Disable wake-up during idle for dynamic tick */
1105 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1106 __raw_writel(1 << offset, reg);
1107 }
1108#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001109 if (!cpu_class_is_omap1()) {
1110 bank->mod_usage &= ~(1 << offset);
1111 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001112 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001113 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001114
1115 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1116 reg += OMAP24XX_GPIO_CTRL;
1117 else if (cpu_is_omap44xx())
1118 reg += OMAP4_GPIO_CTRL;
1119 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001120 /* Module is disabled, clocks are gated */
1121 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001122 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001123 }
1124 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001125 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001126 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001127}
1128
1129/*
1130 * We need to unmask the GPIO bank interrupt as soon as possible to
1131 * avoid missing GPIO interrupts for other lines in the bank.
1132 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1133 * in the bank to avoid missing nested interrupts for a GPIO line.
1134 * If we wait to unmask individual GPIO lines in the bank after the
1135 * line's interrupt handler has been run, we may miss some nested
1136 * interrupts.
1137 */
Russell King10dd5ce2006-11-23 11:41:32 +00001138static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001139{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001140 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001141 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001142 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001143 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001144 u32 retrigger = 0;
1145 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001146
Lennert Buytenheke9191022010-11-29 11:17:17 +01001147 desc->irq_data.chip->irq_ack(&desc->irq_data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001148
Thomas Gleixner418ca1f02006-07-01 22:32:41 +01001149 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001150#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001151 if (bank->method == METHOD_MPUIO)
Tony Lindgren5de62b82010-12-07 16:26:58 -08001152 isr_reg = bank->base +
1153 OMAP_MPUIO_GPIO_INT / bank->stride;
David Brownelle5c56ed2006-12-06 17:13:59 -08001154#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001155#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001156 if (bank->method == METHOD_GPIO_1510)
1157 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1158#endif
1159#if defined(CONFIG_ARCH_OMAP16XX)
1160 if (bank->method == METHOD_GPIO_1610)
1161 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1162#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001163#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001164 if (bank->method == METHOD_GPIO_7XX)
1165 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001166#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001167#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001168 if (bank->method == METHOD_GPIO_24XX)
1169 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1170#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301171#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001172 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301173 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1174#endif
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001175
1176 if (WARN_ON(!isr_reg))
1177 goto exit;
1178
Tony Lindgren92105bb2005-09-07 17:20:26 +01001179 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001180 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001181 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001182
Imre Deakea6dedd2006-06-26 16:16:00 -07001183 enabled = _get_gpio_irqbank_mask(bank);
1184 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001185
1186 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1187 isr &= 0x0000ffff;
1188
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001189 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001190 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001191 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001192
1193 /* clear edge sensitive interrupts before handler(s) are
1194 called so that we don't miss any interrupt occurred while
1195 executing them */
1196 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1197 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1198 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1199
1200 /* if there is only edge sensitive GPIO pin interrupts
1201 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001202 if (!level_mask && !unmasked) {
1203 unmasked = 1;
Lennert Buytenheke9191022010-11-29 11:17:17 +01001204 desc->irq_data.chip->irq_unmask(&desc->irq_data);
Imre Deakea6dedd2006-06-26 16:16:00 -07001205 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001206
Imre Deakea6dedd2006-06-26 16:16:00 -07001207 isr |= retrigger;
1208 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001209 if (!isr)
1210 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001211
Tony Lindgren92105bb2005-09-07 17:20:26 +01001212 gpio_irq = bank->virtual_irq_start;
1213 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001214 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1215
Tony Lindgren92105bb2005-09-07 17:20:26 +01001216 if (!(isr & 1))
1217 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001218
Cory Maccarrone4318f362010-01-08 10:29:04 -08001219#ifdef CONFIG_ARCH_OMAP1
1220 /*
1221 * Some chips can't respond to both rising and falling
1222 * at the same time. If this irq was requested with
1223 * both flags, we need to flip the ICR data for the IRQ
1224 * to respond to the IRQ for the opposite direction.
1225 * This will be indicated in the bank toggle_mask.
1226 */
1227 if (bank->toggle_mask & (1 << gpio_index))
1228 _toggle_gpio_edge_triggering(bank, gpio_index);
1229#endif
1230
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001231 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001232 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001233 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001234 /* if bank has any level sensitive GPIO pin interrupt
1235 configured, we must unmask the bank interrupt only after
1236 handler(s) are executed in order to avoid spurious bank
1237 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001238exit:
Imre Deakea6dedd2006-06-26 16:16:00 -07001239 if (!unmasked)
Lennert Buytenheke9191022010-11-29 11:17:17 +01001240 desc->irq_data.chip->irq_unmask(&desc->irq_data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001241}
1242
Lennert Buytenheke9191022010-11-29 11:17:17 +01001243static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +03001244{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001245 unsigned int gpio = d->irq - IH_GPIO_BASE;
1246 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001247
1248 _reset_gpio(bank, gpio);
1249}
1250
Lennert Buytenheke9191022010-11-29 11:17:17 +01001251static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001252{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001253 unsigned int gpio = d->irq - IH_GPIO_BASE;
1254 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001255
1256 _clear_gpio_irqstatus(bank, gpio);
1257}
1258
Lennert Buytenheke9191022010-11-29 11:17:17 +01001259static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001260{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001261 unsigned int gpio = d->irq - IH_GPIO_BASE;
1262 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001263
1264 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001265 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001266}
1267
Lennert Buytenheke9191022010-11-29 11:17:17 +01001268static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001269{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001270 unsigned int gpio = d->irq - IH_GPIO_BASE;
1271 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001272 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Lennert Buytenheke9191022010-11-29 11:17:17 +01001273 struct irq_desc *desc = irq_to_desc(d->irq);
Kevin Hilman55b60192009-06-04 15:57:10 -07001274 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1275
1276 if (trigger)
1277 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001278
1279 /* For level-triggered GPIOs, the clearing must be done after
1280 * the HW source is cleared, thus after the handler has run */
1281 if (bank->level_mask & irq_mask) {
1282 _set_gpio_irqenable(bank, gpio, 0);
1283 _clear_gpio_irqstatus(bank, gpio);
1284 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001285
Kevin Hilman4de8c752008-01-16 21:56:14 -08001286 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001287}
1288
David Brownelle5c56ed2006-12-06 17:13:59 -08001289static struct irq_chip gpio_irq_chip = {
1290 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +01001291 .irq_shutdown = gpio_irq_shutdown,
1292 .irq_ack = gpio_ack_irq,
1293 .irq_mask = gpio_mask_irq,
1294 .irq_unmask = gpio_unmask_irq,
1295 .irq_set_type = gpio_irq_type,
1296 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -08001297};
1298
1299/*---------------------------------------------------------------------*/
1300
1301#ifdef CONFIG_ARCH_OMAP1
1302
1303/* MPUIO uses the always-on 32k clock */
1304
Lennert Buytenheke9191022010-11-29 11:17:17 +01001305static void mpuio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001306{
1307 /* The ISR is reset automatically, so do nothing here. */
1308}
1309
Lennert Buytenheke9191022010-11-29 11:17:17 +01001310static void mpuio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001311{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001312 unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
1313 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001314
1315 _set_gpio_irqenable(bank, gpio, 0);
1316}
1317
Lennert Buytenheke9191022010-11-29 11:17:17 +01001318static void mpuio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001319{
Lennert Buytenheke9191022010-11-29 11:17:17 +01001320 unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
1321 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001322
1323 _set_gpio_irqenable(bank, gpio, 1);
1324}
1325
David Brownelle5c56ed2006-12-06 17:13:59 -08001326static struct irq_chip mpuio_irq_chip = {
1327 .name = "MPUIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +01001328 .irq_ack = mpuio_ack_irq,
1329 .irq_mask = mpuio_mask_irq,
1330 .irq_unmask = mpuio_unmask_irq,
1331 .irq_set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001332#ifdef CONFIG_ARCH_OMAP16XX
1333 /* REVISIT: assuming only 16xx supports MPUIO wake events */
Lennert Buytenheke9191022010-11-29 11:17:17 +01001334 .irq_set_wake = gpio_wake_enable,
David Brownell11a78b72006-12-06 17:14:11 -08001335#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001336};
1337
David Brownelle5c56ed2006-12-06 17:13:59 -08001338
1339#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1340
David Brownell11a78b72006-12-06 17:14:11 -08001341
1342#ifdef CONFIG_ARCH_OMAP16XX
1343
1344#include <linux/platform_device.h>
1345
Magnus Damm79ee0312009-07-08 13:22:04 +02001346static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001347{
Magnus Damm79ee0312009-07-08 13:22:04 +02001348 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001349 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001350 void __iomem *mask_reg = bank->base +
1351 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001352 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001353
David Brownella6472532008-03-03 04:33:30 -08001354 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001355 bank->saved_wakeup = __raw_readl(mask_reg);
1356 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001357 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001358
1359 return 0;
1360}
1361
Magnus Damm79ee0312009-07-08 13:22:04 +02001362static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001363{
Magnus Damm79ee0312009-07-08 13:22:04 +02001364 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001365 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001366 void __iomem *mask_reg = bank->base +
1367 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001368 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001369
David Brownella6472532008-03-03 04:33:30 -08001370 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001371 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001372 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001373
1374 return 0;
1375}
1376
Alexey Dobriyan47145212009-12-14 18:00:08 -08001377static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001378 .suspend_noirq = omap_mpuio_suspend_noirq,
1379 .resume_noirq = omap_mpuio_resume_noirq,
1380};
1381
David Brownell11a78b72006-12-06 17:14:11 -08001382/* use platform_driver for this, now that there's no longer any
1383 * point to sys_device (other than not disturbing old code).
1384 */
1385static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001386 .driver = {
1387 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001388 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001389 },
1390};
1391
1392static struct platform_device omap_mpuio_device = {
1393 .name = "mpuio",
1394 .id = -1,
1395 .dev = {
1396 .driver = &omap_mpuio_driver.driver,
1397 }
1398 /* could list the /proc/iomem resources */
1399};
1400
1401static inline void mpuio_init(void)
1402{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001403 struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
1404 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001405
David Brownell11a78b72006-12-06 17:14:11 -08001406 if (platform_driver_register(&omap_mpuio_driver) == 0)
1407 (void) platform_device_register(&omap_mpuio_device);
1408}
1409
1410#else
1411static inline void mpuio_init(void) {}
1412#endif /* 16xx */
1413
David Brownelle5c56ed2006-12-06 17:13:59 -08001414#else
1415
1416extern struct irq_chip mpuio_irq_chip;
1417
1418#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001419static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001420
1421#endif
1422
1423/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001424
David Brownell52e31342008-03-03 12:43:23 -08001425/* REVISIT these are stupid implementations! replace by ones that
1426 * don't switch on METHOD_* and which mostly avoid spinlocks
1427 */
1428
1429static int gpio_input(struct gpio_chip *chip, unsigned offset)
1430{
1431 struct gpio_bank *bank;
1432 unsigned long flags;
1433
1434 bank = container_of(chip, struct gpio_bank, chip);
1435 spin_lock_irqsave(&bank->lock, flags);
1436 _set_gpio_direction(bank, offset, 1);
1437 spin_unlock_irqrestore(&bank->lock, flags);
1438 return 0;
1439}
1440
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001441static int gpio_is_input(struct gpio_bank *bank, int mask)
1442{
1443 void __iomem *reg = bank->base;
1444
1445 switch (bank->method) {
1446 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -08001447 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001448 break;
1449 case METHOD_GPIO_1510:
1450 reg += OMAP1510_GPIO_DIR_CONTROL;
1451 break;
1452 case METHOD_GPIO_1610:
1453 reg += OMAP1610_GPIO_DIRECTION;
1454 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001455 case METHOD_GPIO_7XX:
1456 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001457 break;
1458 case METHOD_GPIO_24XX:
1459 reg += OMAP24XX_GPIO_OE;
1460 break;
Charulatha V9f096862010-05-14 12:05:27 -07001461 case METHOD_GPIO_44XX:
1462 reg += OMAP4_GPIO_OE;
1463 break;
1464 default:
1465 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1466 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001467 }
1468 return __raw_readl(reg) & mask;
1469}
1470
David Brownell52e31342008-03-03 12:43:23 -08001471static int gpio_get(struct gpio_chip *chip, unsigned offset)
1472{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001473 struct gpio_bank *bank;
1474 void __iomem *reg;
1475 int gpio;
1476 u32 mask;
1477
1478 gpio = chip->base + offset;
1479 bank = get_gpio_bank(gpio);
1480 reg = bank->base;
1481 mask = 1 << get_gpio_index(gpio);
1482
1483 if (gpio_is_input(bank, mask))
1484 return _get_gpio_datain(bank, gpio);
1485 else
1486 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001487}
1488
1489static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1490{
1491 struct gpio_bank *bank;
1492 unsigned long flags;
1493
1494 bank = container_of(chip, struct gpio_bank, chip);
1495 spin_lock_irqsave(&bank->lock, flags);
1496 _set_gpio_dataout(bank, offset, value);
1497 _set_gpio_direction(bank, offset, 0);
1498 spin_unlock_irqrestore(&bank->lock, flags);
1499 return 0;
1500}
1501
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001502static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1503 unsigned debounce)
1504{
1505 struct gpio_bank *bank;
1506 unsigned long flags;
1507
1508 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001509
1510 if (!bank->dbck) {
1511 bank->dbck = clk_get(bank->dev, "dbclk");
1512 if (IS_ERR(bank->dbck))
1513 dev_err(bank->dev, "Could not get gpio dbck\n");
1514 }
1515
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001516 spin_lock_irqsave(&bank->lock, flags);
1517 _set_gpio_debounce(bank, offset, debounce);
1518 spin_unlock_irqrestore(&bank->lock, flags);
1519
1520 return 0;
1521}
1522
David Brownell52e31342008-03-03 12:43:23 -08001523static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1524{
1525 struct gpio_bank *bank;
1526 unsigned long flags;
1527
1528 bank = container_of(chip, struct gpio_bank, chip);
1529 spin_lock_irqsave(&bank->lock, flags);
1530 _set_gpio_dataout(bank, offset, value);
1531 spin_unlock_irqrestore(&bank->lock, flags);
1532}
1533
David Brownella007b702008-12-10 17:35:25 -08001534static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1535{
1536 struct gpio_bank *bank;
1537
1538 bank = container_of(chip, struct gpio_bank, chip);
1539 return bank->virtual_irq_start + offset;
1540}
1541
David Brownell52e31342008-03-03 12:43:23 -08001542/*---------------------------------------------------------------------*/
1543
Tony Lindgren9a748052010-12-07 16:26:56 -08001544static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001545{
1546 u32 rev;
1547
Tony Lindgren9a748052010-12-07 16:26:56 -08001548 if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
1549 rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001550 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001551 rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001552 else if (cpu_is_omap44xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001553 rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001554 else
1555 return;
1556
1557 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1558 (rev >> 4) & 0x0f, rev & 0x0f);
1559}
1560
David Brownell8ba55c52008-02-26 11:10:50 -08001561/* This lock class tells lockdep that GPIO irqs are in a different
1562 * category than their parents, so it won't report false recursion.
1563 */
1564static struct lock_class_key gpio_lock_class;
1565
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001566static inline int init_gpio_info(struct platform_device *pdev)
1567{
1568 /* TODO: Analyze removing gpio_bank_count usage from driver code */
1569 gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
1570 GFP_KERNEL);
1571 if (!gpio_bank) {
1572 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1573 return -ENOMEM;
1574 }
1575 return 0;
1576}
1577
1578/* TODO: Cleanup cpu_is_* checks */
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001579static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
1580{
1581 if (cpu_class_is_omap2()) {
1582 if (cpu_is_omap44xx()) {
1583 __raw_writel(0xffffffff, bank->base +
1584 OMAP4_GPIO_IRQSTATUSCLR0);
1585 __raw_writel(0x00000000, bank->base +
1586 OMAP4_GPIO_DEBOUNCENABLE);
1587 /* Initialize interface clk ungated, module enabled */
1588 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1589 } else if (cpu_is_omap34xx()) {
1590 __raw_writel(0x00000000, bank->base +
1591 OMAP24XX_GPIO_IRQENABLE1);
1592 __raw_writel(0xffffffff, bank->base +
1593 OMAP24XX_GPIO_IRQSTATUS1);
1594 __raw_writel(0x00000000, bank->base +
1595 OMAP24XX_GPIO_DEBOUNCE_EN);
1596
1597 /* Initialize interface clk ungated, module enabled */
1598 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1599 } else if (cpu_is_omap24xx()) {
1600 static const u32 non_wakeup_gpios[] = {
1601 0xe203ffc0, 0x08700040
1602 };
1603 if (id < ARRAY_SIZE(non_wakeup_gpios))
1604 bank->non_wakeup_gpios = non_wakeup_gpios[id];
1605 }
1606 } else if (cpu_class_is_omap1()) {
1607 if (bank_is_mpuio(bank))
Tony Lindgren5de62b82010-12-07 16:26:58 -08001608 __raw_writew(0xffff, bank->base +
1609 OMAP_MPUIO_GPIO_MASKIT / bank->stride);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001610 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1611 __raw_writew(0xffff, bank->base
1612 + OMAP1510_GPIO_INT_MASK);
1613 __raw_writew(0x0000, bank->base
1614 + OMAP1510_GPIO_INT_STATUS);
1615 }
1616 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1617 __raw_writew(0x0000, bank->base
1618 + OMAP1610_GPIO_IRQENABLE1);
1619 __raw_writew(0xffff, bank->base
1620 + OMAP1610_GPIO_IRQSTATUS1);
1621 __raw_writew(0x0014, bank->base
1622 + OMAP1610_GPIO_SYSCONFIG);
1623
1624 /*
1625 * Enable system clock for GPIO module.
1626 * The CAM_CLK_CTRL *is* really the right place.
1627 */
1628 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1629 ULPD_CAM_CLK_CTRL);
1630 }
1631 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1632 __raw_writel(0xffffffff, bank->base
1633 + OMAP7XX_GPIO_INT_MASK);
1634 __raw_writel(0x00000000, bank->base
1635 + OMAP7XX_GPIO_INT_STATUS);
1636 }
1637 }
1638}
1639
1640static void __init omap_gpio_chip_init(struct gpio_bank *bank)
1641{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001642 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001643 static int gpio;
1644
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001645 bank->mod_usage = 0;
1646 /*
1647 * REVISIT eventually switch from OMAP-specific gpio structs
1648 * over to the generic ones
1649 */
1650 bank->chip.request = omap_gpio_request;
1651 bank->chip.free = omap_gpio_free;
1652 bank->chip.direction_input = gpio_input;
1653 bank->chip.get = gpio_get;
1654 bank->chip.direction_output = gpio_output;
1655 bank->chip.set_debounce = gpio_debounce;
1656 bank->chip.set = gpio_set;
1657 bank->chip.to_irq = gpio_2irq;
1658 if (bank_is_mpuio(bank)) {
1659 bank->chip.label = "mpuio";
1660#ifdef CONFIG_ARCH_OMAP16XX
1661 bank->chip.dev = &omap_mpuio_device.dev;
1662#endif
1663 bank->chip.base = OMAP_MPUIO(0);
1664 } else {
1665 bank->chip.label = "gpio";
1666 bank->chip.base = gpio;
1667 gpio += bank_width;
1668 }
1669 bank->chip.ngpio = bank_width;
1670
1671 gpiochip_add(&bank->chip);
1672
1673 for (j = bank->virtual_irq_start;
1674 j < bank->virtual_irq_start + bank_width; j++) {
Felipe Balbi1a9b5872011-01-05 08:46:18 +02001675 struct irq_desc *d = irq_to_desc(j);
1676
1677 lockdep_set_class(&d->lock, &gpio_lock_class);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001678 set_irq_chip_data(j, bank);
1679 if (bank_is_mpuio(bank))
1680 set_irq_chip(j, &mpuio_irq_chip);
1681 else
1682 set_irq_chip(j, &gpio_irq_chip);
1683 set_irq_handler(j, handle_simple_irq);
1684 set_irq_flags(j, IRQF_VALID);
1685 }
1686 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1687 set_irq_data(bank->irq, bank);
1688}
1689
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001690static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001691{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001692 static int gpio_init_done;
1693 struct omap_gpio_platform_data *pdata;
1694 struct resource *res;
1695 int id;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001696 struct gpio_bank *bank;
1697
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001698 if (!pdev->dev.platform_data)
1699 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001700
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001701 pdata = pdev->dev.platform_data;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001702
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001703 if (!gpio_init_done) {
1704 int ret;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001705
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001706 ret = init_gpio_info(pdev);
1707 if (ret)
1708 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001709 }
1710
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001711 id = pdev->id;
1712 bank = &gpio_bank[id];
1713
1714 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1715 if (unlikely(!res)) {
1716 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
1717 return -ENODEV;
1718 }
1719
1720 bank->irq = res->start;
1721 bank->virtual_irq_start = pdata->virtual_irq_start;
1722 bank->method = pdata->bank_type;
1723 bank->dev = &pdev->dev;
1724 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001725 bank->stride = pdata->bank_stride;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001726 bank_width = pdata->bank_width;
1727
1728 spin_lock_init(&bank->lock);
1729
1730 /* Static mapping, never released */
1731 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1732 if (unlikely(!res)) {
1733 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
1734 return -ENODEV;
1735 }
1736
1737 bank->base = ioremap(res->start, resource_size(res));
1738 if (!bank->base) {
1739 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
1740 return -ENOMEM;
1741 }
1742
1743 pm_runtime_enable(bank->dev);
1744 pm_runtime_get_sync(bank->dev);
1745
1746 omap_gpio_mod_init(bank, id);
1747 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001748 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001749
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001750 if (!gpio_init_done)
1751 gpio_init_done = 1;
1752
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001753 return 0;
1754}
1755
Tony Lindgren140455f2010-02-12 12:26:48 -08001756#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001757static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1758{
1759 int i;
1760
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001761 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001762 return 0;
1763
1764 for (i = 0; i < gpio_bank_count; i++) {
1765 struct gpio_bank *bank = &gpio_bank[i];
1766 void __iomem *wake_status;
1767 void __iomem *wake_clear;
1768 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001769 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001770
1771 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001772#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001773 case METHOD_GPIO_1610:
1774 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1775 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1776 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1777 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001778#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001779#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001780 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001781 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001782 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1783 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1784 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001785#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301786#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001787 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301788 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1789 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1790 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1791 break;
1792#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001793 default:
1794 continue;
1795 }
1796
David Brownella6472532008-03-03 04:33:30 -08001797 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001798 bank->saved_wakeup = __raw_readl(wake_status);
1799 __raw_writel(0xffffffff, wake_clear);
1800 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001801 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001802 }
1803
1804 return 0;
1805}
1806
1807static int omap_gpio_resume(struct sys_device *dev)
1808{
1809 int i;
1810
Tero Kristo723fdb72008-11-26 14:35:16 -08001811 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001812 return 0;
1813
1814 for (i = 0; i < gpio_bank_count; i++) {
1815 struct gpio_bank *bank = &gpio_bank[i];
1816 void __iomem *wake_clear;
1817 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001818 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001819
1820 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001821#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001822 case METHOD_GPIO_1610:
1823 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1824 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1825 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001826#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001827#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001828 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001829 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1830 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001831 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001832#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301833#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001834 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301835 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1836 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1837 break;
1838#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001839 default:
1840 continue;
1841 }
1842
David Brownella6472532008-03-03 04:33:30 -08001843 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001844 __raw_writel(0xffffffff, wake_clear);
1845 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001846 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001847 }
1848
1849 return 0;
1850}
1851
1852static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001853 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001854 .suspend = omap_gpio_suspend,
1855 .resume = omap_gpio_resume,
1856};
1857
1858static struct sys_device omap_gpio_device = {
1859 .id = 0,
1860 .cls = &omap_gpio_sysclass,
1861};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001862
1863#endif
1864
Tony Lindgren140455f2010-02-12 12:26:48 -08001865#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001866
1867static int workaround_enabled;
1868
Paul Walmsley72e06d02010-12-21 21:05:16 -07001869void omap2_gpio_prepare_for_idle(int off_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001870{
1871 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001872 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001873
Tero Kristoa118b5f2008-12-22 14:27:12 +02001874 if (cpu_is_omap34xx())
1875 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001876
Tero Kristoa118b5f2008-12-22 14:27:12 +02001877 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001878 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001879 u32 l1 = 0, l2 = 0;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001880 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001881
Kevin Hilman0aed04352010-09-22 16:06:27 -07001882 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001883 clk_disable(bank->dbck);
1884
Paul Walmsley72e06d02010-12-21 21:05:16 -07001885 if (!off_mode)
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001886 continue;
1887
1888 /* If going to OFF, remove triggering for all
1889 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1890 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001891 if (!(bank->enabled_non_wakeup_gpios))
1892 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001893
1894 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1895 bank->saved_datain = __raw_readl(bank->base +
1896 OMAP24XX_GPIO_DATAIN);
1897 l1 = __raw_readl(bank->base +
1898 OMAP24XX_GPIO_FALLINGDETECT);
1899 l2 = __raw_readl(bank->base +
1900 OMAP24XX_GPIO_RISINGDETECT);
1901 }
1902
1903 if (cpu_is_omap44xx()) {
1904 bank->saved_datain = __raw_readl(bank->base +
1905 OMAP4_GPIO_DATAIN);
1906 l1 = __raw_readl(bank->base +
1907 OMAP4_GPIO_FALLINGDETECT);
1908 l2 = __raw_readl(bank->base +
1909 OMAP4_GPIO_RISINGDETECT);
1910 }
1911
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001912 bank->saved_fallingdetect = l1;
1913 bank->saved_risingdetect = l2;
1914 l1 &= ~bank->enabled_non_wakeup_gpios;
1915 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001916
1917 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1918 __raw_writel(l1, bank->base +
1919 OMAP24XX_GPIO_FALLINGDETECT);
1920 __raw_writel(l2, bank->base +
1921 OMAP24XX_GPIO_RISINGDETECT);
1922 }
1923
1924 if (cpu_is_omap44xx()) {
1925 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
1926 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1927 }
1928
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001929 c++;
1930 }
1931 if (!c) {
1932 workaround_enabled = 0;
1933 return;
1934 }
1935 workaround_enabled = 1;
1936}
1937
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001938void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001939{
1940 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001941 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001942
Tero Kristoa118b5f2008-12-22 14:27:12 +02001943 if (cpu_is_omap34xx())
1944 min = 1;
1945 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001946 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001947 u32 l = 0, gen, gen0, gen1;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001948 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001949
Kevin Hilman0aed04352010-09-22 16:06:27 -07001950 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001951 clk_enable(bank->dbck);
1952
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001953 if (!workaround_enabled)
1954 continue;
1955
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001956 if (!(bank->enabled_non_wakeup_gpios))
1957 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001958
1959 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1960 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001961 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001962 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001963 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001964 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1965 }
1966
1967 if (cpu_is_omap44xx()) {
1968 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301969 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001970 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301971 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001972 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1973 }
1974
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001975 /* Check if any of the non-wakeup interrupt GPIOs have changed
1976 * state. If so, generate an IRQ by software. This is
1977 * horribly racy, but it's the best we can do to work around
1978 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001979 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001980 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07001981
1982 /*
1983 * No need to generate IRQs for the rising edge for gpio IRQs
1984 * configured with falling edge only; and vice versa.
1985 */
1986 gen0 = l & bank->saved_fallingdetect;
1987 gen0 &= bank->saved_datain;
1988
1989 gen1 = l & bank->saved_risingdetect;
1990 gen1 &= ~(bank->saved_datain);
1991
1992 /* FIXME: Consider GPIO IRQs with level detections properly! */
1993 gen = l & (~(bank->saved_fallingdetect) &
1994 ~(bank->saved_risingdetect));
1995 /* Consider all GPIO IRQs needed to be updated */
1996 gen |= gen0 | gen1;
1997
1998 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001999 u32 old0, old1;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002000
Sergio Aguirref00d6492010-03-03 16:21:08 +00002001 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002002 old0 = __raw_readl(bank->base +
2003 OMAP24XX_GPIO_LEVELDETECT0);
2004 old1 = __raw_readl(bank->base +
2005 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002006 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002007 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002008 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002009 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002010 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002011 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002012 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002013 OMAP24XX_GPIO_LEVELDETECT1);
2014 }
2015
2016 if (cpu_is_omap44xx()) {
2017 old0 = __raw_readl(bank->base +
2018 OMAP4_GPIO_LEVELDETECT0);
2019 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302020 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002021 __raw_writel(old0 | l, bank->base +
2022 OMAP4_GPIO_LEVELDETECT0);
2023 __raw_writel(old1 | l, bank->base +
2024 OMAP4_GPIO_LEVELDETECT1);
2025 __raw_writel(old0, bank->base +
2026 OMAP4_GPIO_LEVELDETECT0);
2027 __raw_writel(old1, bank->base +
2028 OMAP4_GPIO_LEVELDETECT1);
2029 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002030 }
2031 }
2032
2033}
2034
Tony Lindgren92105bb2005-09-07 17:20:26 +01002035#endif
2036
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002037#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302038/* save the registers of bank 2-6 */
2039void omap_gpio_save_context(void)
2040{
2041 int i;
2042
2043 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2044 for (i = 1; i < gpio_bank_count; i++) {
2045 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302046 gpio_context[i].irqenable1 =
2047 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2048 gpio_context[i].irqenable2 =
2049 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2050 gpio_context[i].wake_en =
2051 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2052 gpio_context[i].ctrl =
2053 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2054 gpio_context[i].oe =
2055 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2056 gpio_context[i].leveldetect0 =
2057 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2058 gpio_context[i].leveldetect1 =
2059 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2060 gpio_context[i].risingdetect =
2061 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2062 gpio_context[i].fallingdetect =
2063 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2064 gpio_context[i].dataout =
2065 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302066 }
2067}
2068
2069/* restore the required registers of bank 2-6 */
2070void omap_gpio_restore_context(void)
2071{
2072 int i;
2073
2074 for (i = 1; i < gpio_bank_count; i++) {
2075 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302076 __raw_writel(gpio_context[i].irqenable1,
2077 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2078 __raw_writel(gpio_context[i].irqenable2,
2079 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2080 __raw_writel(gpio_context[i].wake_en,
2081 bank->base + OMAP24XX_GPIO_WAKE_EN);
2082 __raw_writel(gpio_context[i].ctrl,
2083 bank->base + OMAP24XX_GPIO_CTRL);
2084 __raw_writel(gpio_context[i].oe,
2085 bank->base + OMAP24XX_GPIO_OE);
2086 __raw_writel(gpio_context[i].leveldetect0,
2087 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2088 __raw_writel(gpio_context[i].leveldetect1,
2089 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2090 __raw_writel(gpio_context[i].risingdetect,
2091 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2092 __raw_writel(gpio_context[i].fallingdetect,
2093 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2094 __raw_writel(gpio_context[i].dataout,
2095 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302096 }
2097}
2098#endif
2099
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002100static struct platform_driver omap_gpio_driver = {
2101 .probe = omap_gpio_probe,
2102 .driver = {
2103 .name = "omap_gpio",
2104 },
2105};
2106
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002107/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002108 * gpio driver register needs to be done before
2109 * machine_init functions access gpio APIs.
2110 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002111 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002112static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002113{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002114 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002115}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002116postcore_initcall(omap_gpio_drv_reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002117
Tony Lindgren92105bb2005-09-07 17:20:26 +01002118static int __init omap_gpio_sysinit(void)
2119{
2120 int ret = 0;
2121
David Brownell11a78b72006-12-06 17:14:11 -08002122 mpuio_init();
2123
Tony Lindgren140455f2010-02-12 12:26:48 -08002124#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002125 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002126 if (ret == 0) {
2127 ret = sysdev_class_register(&omap_gpio_sysclass);
2128 if (ret == 0)
2129 ret = sysdev_register(&omap_gpio_device);
2130 }
2131 }
2132#endif
2133
2134 return ret;
2135}
2136
Tony Lindgren92105bb2005-09-07 17:20:26 +01002137arch_initcall(omap_gpio_sysinit);