blob: 8c1f06a3c8fd673317beab5e765d0423bfa08662 [file] [log] [blame]
Tejun Heo1fd7a692007-01-03 17:32:45 +09001/*
2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
3 *
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
6 *
7 * This file is released under GPL v2.
8 *
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
12 *
13 * - ATA disks work.
14 * - Hotplug works.
15 * - ATAPI read works but burning doesn't. This thing is really
16 * peculiar about ATAPI and I couldn't figure out how ATAPI PIO and
17 * ATAPI DMA WRITE should be programmed. If you've got a clue, be
18 * my guest.
19 * - Both STR and STD work.
20 */
21
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27#include <linux/blkdev.h>
28#include <scsi/scsi_device.h>
29
30#define DRV_NAME "sata_inic162x"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040031#define DRV_VERSION "0.3"
Tejun Heo1fd7a692007-01-03 17:32:45 +090032
33enum {
Tejun Heoba66b242008-04-30 16:35:16 +090034 MMIO_BAR_PCI = 5,
35 MMIO_BAR_CARDBUS = 1,
Tejun Heo1fd7a692007-01-03 17:32:45 +090036
37 NR_PORTS = 2,
38
Tejun Heo3ad400a2008-04-30 16:35:11 +090039 IDMA_CPB_TBL_SIZE = 4 * 32,
40
41 INIC_DMA_BOUNDARY = 0xffffff,
42
Tejun Heob0dd9b82008-04-30 16:35:09 +090043 HOST_ACTRL = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090044 HOST_CTL = 0x7c,
45 HOST_STAT = 0x7e,
46 HOST_IRQ_STAT = 0xbc,
47 HOST_IRQ_MASK = 0xbe,
48
49 PORT_SIZE = 0x40,
50
51 /* registers for ATA TF operation */
Tejun Heob0dd9b82008-04-30 16:35:09 +090052 PORT_TF_DATA = 0x00,
53 PORT_TF_FEATURE = 0x01,
54 PORT_TF_NSECT = 0x02,
55 PORT_TF_LBAL = 0x03,
56 PORT_TF_LBAM = 0x04,
57 PORT_TF_LBAH = 0x05,
58 PORT_TF_DEVICE = 0x06,
59 PORT_TF_COMMAND = 0x07,
60 PORT_TF_ALT_STAT = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090061 PORT_IRQ_STAT = 0x09,
62 PORT_IRQ_MASK = 0x0a,
63 PORT_PRD_CTL = 0x0b,
64 PORT_PRD_ADDR = 0x0c,
65 PORT_PRD_XFERLEN = 0x10,
Tejun Heob0dd9b82008-04-30 16:35:09 +090066 PORT_CPB_CPBLAR = 0x18,
67 PORT_CPB_PTQFIFO = 0x1c,
Tejun Heo1fd7a692007-01-03 17:32:45 +090068
69 /* IDMA register */
70 PORT_IDMA_CTL = 0x14,
Tejun Heob0dd9b82008-04-30 16:35:09 +090071 PORT_IDMA_STAT = 0x16,
72
73 PORT_RPQ_FIFO = 0x1e,
74 PORT_RPQ_CNT = 0x1f,
Tejun Heo1fd7a692007-01-03 17:32:45 +090075
76 PORT_SCR = 0x20,
77
78 /* HOST_CTL bits */
79 HCTL_IRQOFF = (1 << 8), /* global IRQ off */
Tejun Heob0dd9b82008-04-30 16:35:09 +090080 HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
81 HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
82 HCTL_PWRDWN = (1 << 12), /* power down PHYs */
Tejun Heo1fd7a692007-01-03 17:32:45 +090083 HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
84 HCTL_RPGSEL = (1 << 15), /* register page select */
85
86 HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
87 HCTL_RPGSEL,
88
89 /* HOST_IRQ_(STAT|MASK) bits */
90 HIRQ_PORT0 = (1 << 0),
91 HIRQ_PORT1 = (1 << 1),
92 HIRQ_SOFT = (1 << 14),
93 HIRQ_GLOBAL = (1 << 15), /* STAT only */
94
95 /* PORT_IRQ_(STAT|MASK) bits */
96 PIRQ_OFFLINE = (1 << 0), /* device unplugged */
97 PIRQ_ONLINE = (1 << 1), /* device plugged */
98 PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
99 PIRQ_FATAL = (1 << 3), /* fatal error */
100 PIRQ_ATA = (1 << 4), /* ATA interrupt */
101 PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
102 PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
103
104 PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
Tejun Heof8b0685a2008-04-30 16:35:15 +0900105 PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900106 PIRQ_MASK_FREEZE = 0xff,
107
108 /* PORT_PRD_CTL bits */
109 PRD_CTL_START = (1 << 0),
110 PRD_CTL_WR = (1 << 3),
111 PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
112
113 /* PORT_IDMA_CTL bits */
114 IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
115 IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
116 IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
117 IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900118
119 /* PORT_IDMA_STAT bits */
120 IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
121 IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
122 IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
123 IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
124 IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
125 IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
126 IDMA_STAT_DONE = (1 << 7), /* ADMA done */
127
128 IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
129
130 /* CPB Control Flags*/
131 CPB_CTL_VALID = (1 << 0), /* CPB valid */
132 CPB_CTL_QUEUED = (1 << 1), /* queued command */
133 CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
134 CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
135 CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
136
137 /* CPB Response Flags */
138 CPB_RESP_DONE = (1 << 0), /* ATA command complete */
139 CPB_RESP_REL = (1 << 1), /* ATA release */
140 CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
141 CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
142 CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
143 CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
144 CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
145 CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
146
147 /* PRD Control Flags */
148 PRD_DRAIN = (1 << 1), /* ignore data excess */
149 PRD_CDB = (1 << 2), /* atapi packet command pointer */
150 PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
151 PRD_DMA = (1 << 4), /* data transfer method */
152 PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
153 PRD_IOM = (1 << 6), /* io/memory transfer */
154 PRD_END = (1 << 7), /* APRD chain end */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900155};
156
Tejun Heo3ad400a2008-04-30 16:35:11 +0900157/* Comman Parameter Block */
158struct inic_cpb {
159 u8 resp_flags; /* Response Flags */
160 u8 error; /* ATA Error */
161 u8 status; /* ATA Status */
162 u8 ctl_flags; /* Control Flags */
163 __le32 len; /* Total Transfer Length */
164 __le32 prd; /* First PRD pointer */
165 u8 rsvd[4];
166 /* 16 bytes */
167 u8 feature; /* ATA Feature */
168 u8 hob_feature; /* ATA Ex. Feature */
169 u8 device; /* ATA Device/Head */
170 u8 mirctl; /* Mirror Control */
171 u8 nsect; /* ATA Sector Count */
172 u8 hob_nsect; /* ATA Ex. Sector Count */
173 u8 lbal; /* ATA Sector Number */
174 u8 hob_lbal; /* ATA Ex. Sector Number */
175 u8 lbam; /* ATA Cylinder Low */
176 u8 hob_lbam; /* ATA Ex. Cylinder Low */
177 u8 lbah; /* ATA Cylinder High */
178 u8 hob_lbah; /* ATA Ex. Cylinder High */
179 u8 command; /* ATA Command */
180 u8 ctl; /* ATA Control */
181 u8 slave_error; /* Slave ATA Error */
182 u8 slave_status; /* Slave ATA Status */
183 /* 32 bytes */
184} __packed;
185
186/* Physical Region Descriptor */
187struct inic_prd {
188 __le32 mad; /* Physical Memory Address */
189 __le16 len; /* Transfer Length */
190 u8 rsvd;
191 u8 flags; /* Control Flags */
192} __packed;
193
194struct inic_pkt {
195 struct inic_cpb cpb;
Tejun Heob3f677e2008-04-30 16:35:14 +0900196 struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
197 u8 cdb[ATAPI_CDB_LEN];
Tejun Heo3ad400a2008-04-30 16:35:11 +0900198} __packed;
199
Tejun Heo1fd7a692007-01-03 17:32:45 +0900200struct inic_host_priv {
Tejun Heoba66b242008-04-30 16:35:16 +0900201 void __iomem *mmio_base;
Tejun Heo36f674d2008-04-30 16:35:08 +0900202 u16 cached_hctl;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900203};
204
205struct inic_port_priv {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900206 struct inic_pkt *pkt;
207 dma_addr_t pkt_dma;
208 u32 *cpb_tbl;
209 dma_addr_t cpb_tbl_dma;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900210};
211
Tejun Heo1fd7a692007-01-03 17:32:45 +0900212static struct scsi_host_template inic_sht = {
Tejun Heoab5b0232008-04-30 16:35:12 +0900213 ATA_BASE_SHT(DRV_NAME),
214 .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900215 .dma_boundary = INIC_DMA_BOUNDARY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900216};
217
218static const int scr_map[] = {
219 [SCR_STATUS] = 0,
220 [SCR_ERROR] = 1,
221 [SCR_CONTROL] = 2,
222};
223
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400224static void __iomem *inic_port_base(struct ata_port *ap)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900225{
Tejun Heoba66b242008-04-30 16:35:16 +0900226 struct inic_host_priv *hpriv = ap->host->private_data;
227
228 return hpriv->mmio_base + ap->port_no * PORT_SIZE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900229}
230
Tejun Heo1fd7a692007-01-03 17:32:45 +0900231static void inic_reset_port(void __iomem *port_base)
232{
233 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900234
Tejun Heof8b0685a2008-04-30 16:35:15 +0900235 /* stop IDMA engine */
236 readw(idma_ctl); /* flush */
237 msleep(1);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900238
239 /* mask IRQ and assert reset */
Tejun Heof8b0685a2008-04-30 16:35:15 +0900240 writew(IDMA_CTL_RST_IDMA, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900241 readw(idma_ctl); /* flush */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900242 msleep(1);
243
244 /* release reset */
Tejun Heof8b0685a2008-04-30 16:35:15 +0900245 writew(0, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900246
247 /* clear irq */
248 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900249}
250
Tejun Heoda3dbb12007-07-16 14:29:40 +0900251static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900252{
Tejun Heof8b0685a2008-04-30 16:35:15 +0900253 void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900254 void __iomem *addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900255
256 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900257 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900258
259 addr = scr_addr + scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900260 *val = readl(scr_addr + scr_map[sc_reg] * 4);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900261
262 /* this controller has stuck DIAG.N, ignore it */
263 if (sc_reg == SCR_ERROR)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900264 *val &= ~SERR_PHYRDY_CHG;
265 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900266}
267
Tejun Heoda3dbb12007-07-16 14:29:40 +0900268static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900269{
Tejun Heof8b0685a2008-04-30 16:35:15 +0900270 void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900271
272 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900273 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900274
Tejun Heo1fd7a692007-01-03 17:32:45 +0900275 writel(val, scr_addr + scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900276 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900277}
278
Tejun Heo3ad400a2008-04-30 16:35:11 +0900279static void inic_stop_idma(struct ata_port *ap)
280{
281 void __iomem *port_base = inic_port_base(ap);
282
283 readb(port_base + PORT_RPQ_FIFO);
284 readb(port_base + PORT_RPQ_CNT);
285 writew(0, port_base + PORT_IDMA_CTL);
286}
287
288static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
289{
290 struct ata_eh_info *ehi = &ap->link.eh_info;
291 struct inic_port_priv *pp = ap->private_data;
292 struct inic_cpb *cpb = &pp->pkt->cpb;
293 bool freeze = false;
294
295 ata_ehi_clear_desc(ehi);
296 ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
297 irq_stat, idma_stat);
298
299 inic_stop_idma(ap);
300
301 if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
302 ata_ehi_push_desc(ehi, "hotplug");
303 ata_ehi_hotplugged(ehi);
304 freeze = true;
305 }
306
307 if (idma_stat & IDMA_STAT_PERR) {
308 ata_ehi_push_desc(ehi, "PCI error");
309 freeze = true;
310 }
311
312 if (idma_stat & IDMA_STAT_CPBERR) {
313 ata_ehi_push_desc(ehi, "CPB error");
314
315 if (cpb->resp_flags & CPB_RESP_IGNORED) {
316 __ata_ehi_push_desc(ehi, " ignored");
317 ehi->err_mask |= AC_ERR_INVALID;
318 freeze = true;
319 }
320
321 if (cpb->resp_flags & CPB_RESP_ATA_ERR)
322 ehi->err_mask |= AC_ERR_DEV;
323
324 if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
325 __ata_ehi_push_desc(ehi, " spurious-intr");
326 ehi->err_mask |= AC_ERR_HSM;
327 freeze = true;
328 }
329
330 if (cpb->resp_flags &
331 (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
332 __ata_ehi_push_desc(ehi, " data-over/underflow");
333 ehi->err_mask |= AC_ERR_HSM;
334 freeze = true;
335 }
336 }
337
338 if (freeze)
339 ata_port_freeze(ap);
340 else
341 ata_port_abort(ap);
342}
343
Tejun Heo1fd7a692007-01-03 17:32:45 +0900344static void inic_host_intr(struct ata_port *ap)
345{
346 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900347 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900348 u8 irq_stat;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900349 u16 idma_stat;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900350
Tejun Heo3ad400a2008-04-30 16:35:11 +0900351 /* read and clear IRQ status */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900352 irq_stat = readb(port_base + PORT_IRQ_STAT);
353 writeb(irq_stat, port_base + PORT_IRQ_STAT);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900354 idma_stat = readw(port_base + PORT_IDMA_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900355
Tejun Heo3ad400a2008-04-30 16:35:11 +0900356 if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
357 inic_host_err_intr(ap, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900358
Tejun Heof8b0685a2008-04-30 16:35:15 +0900359 if (unlikely(!qc))
Tejun Heo3ad400a2008-04-30 16:35:11 +0900360 goto spurious;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900361
Tejun Heob3f677e2008-04-30 16:35:14 +0900362 if (likely(idma_stat & IDMA_STAT_DONE)) {
363 inic_stop_idma(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900364
Tejun Heob3f677e2008-04-30 16:35:14 +0900365 /* Depending on circumstances, device error
366 * isn't reported by IDMA, check it explicitly.
367 */
368 if (unlikely(readb(port_base + PORT_TF_COMMAND) &
369 (ATA_DF | ATA_ERR)))
370 qc->err_mask |= AC_ERR_DEV;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900371
Tejun Heob3f677e2008-04-30 16:35:14 +0900372 ata_qc_complete(qc);
373 return;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900374 }
375
376 spurious:
Tejun Heof8b0685a2008-04-30 16:35:15 +0900377 ata_port_printk(ap, KERN_WARNING, "unhandled interrupt: "
378 "cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
379 qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900380}
381
382static irqreturn_t inic_interrupt(int irq, void *dev_instance)
383{
384 struct ata_host *host = dev_instance;
Tejun Heoba66b242008-04-30 16:35:16 +0900385 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900386 u16 host_irq_stat;
387 int i, handled = 0;;
388
Tejun Heoba66b242008-04-30 16:35:16 +0900389 host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900390
391 if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
392 goto out;
393
394 spin_lock(&host->lock);
395
396 for (i = 0; i < NR_PORTS; i++) {
397 struct ata_port *ap = host->ports[i];
398
399 if (!(host_irq_stat & (HIRQ_PORT0 << i)))
400 continue;
401
402 if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) {
403 inic_host_intr(ap);
404 handled++;
405 } else {
406 if (ata_ratelimit())
407 dev_printk(KERN_ERR, host->dev, "interrupt "
408 "from disabled port %d (0x%x)\n",
409 i, host_irq_stat);
410 }
411 }
412
413 spin_unlock(&host->lock);
414
415 out:
416 return IRQ_RETVAL(handled);
417}
418
Tejun Heob3f677e2008-04-30 16:35:14 +0900419static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
420{
421 /* For some reason ATAPI_PROT_DMA doesn't work for some
422 * commands including writes and other misc ops. Use PIO
423 * protocol instead, which BTW is driven by the DMA engine
424 * anyway, so it shouldn't make much difference for native
425 * SATA devices.
426 */
427 if (atapi_cmd_type(qc->cdb[0]) == READ)
428 return 0;
429 return 1;
430}
431
Tejun Heo3ad400a2008-04-30 16:35:11 +0900432static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
433{
434 struct scatterlist *sg;
435 unsigned int si;
Tejun Heo049e8e02008-04-30 16:35:13 +0900436 u8 flags = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900437
438 if (qc->tf.flags & ATA_TFLAG_WRITE)
439 flags |= PRD_WRITE;
440
Tejun Heo049e8e02008-04-30 16:35:13 +0900441 if (ata_is_dma(qc->tf.protocol))
442 flags |= PRD_DMA;
443
Tejun Heo3ad400a2008-04-30 16:35:11 +0900444 for_each_sg(qc->sg, sg, qc->n_elem, si) {
445 prd->mad = cpu_to_le32(sg_dma_address(sg));
446 prd->len = cpu_to_le16(sg_dma_len(sg));
447 prd->flags = flags;
448 prd++;
449 }
450
451 WARN_ON(!si);
452 prd[-1].flags |= PRD_END;
453}
454
455static void inic_qc_prep(struct ata_queued_cmd *qc)
456{
457 struct inic_port_priv *pp = qc->ap->private_data;
458 struct inic_pkt *pkt = pp->pkt;
459 struct inic_cpb *cpb = &pkt->cpb;
460 struct inic_prd *prd = pkt->prd;
Tejun Heo049e8e02008-04-30 16:35:13 +0900461 bool is_atapi = ata_is_atapi(qc->tf.protocol);
462 bool is_data = ata_is_data(qc->tf.protocol);
Tejun Heob3f677e2008-04-30 16:35:14 +0900463 unsigned int cdb_len = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900464
465 VPRINTK("ENTER\n");
466
Tejun Heo049e8e02008-04-30 16:35:13 +0900467 if (is_atapi)
Tejun Heob3f677e2008-04-30 16:35:14 +0900468 cdb_len = qc->dev->cdb_len;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900469
470 /* prepare packet, based on initio driver */
471 memset(pkt, 0, sizeof(struct inic_pkt));
472
Tejun Heo049e8e02008-04-30 16:35:13 +0900473 cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
Tejun Heob3f677e2008-04-30 16:35:14 +0900474 if (is_atapi || is_data)
Tejun Heo049e8e02008-04-30 16:35:13 +0900475 cpb->ctl_flags |= CPB_CTL_DATA;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900476
Tejun Heob3f677e2008-04-30 16:35:14 +0900477 cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900478 cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
479
480 cpb->device = qc->tf.device;
481 cpb->feature = qc->tf.feature;
482 cpb->nsect = qc->tf.nsect;
483 cpb->lbal = qc->tf.lbal;
484 cpb->lbam = qc->tf.lbam;
485 cpb->lbah = qc->tf.lbah;
486
487 if (qc->tf.flags & ATA_TFLAG_LBA48) {
488 cpb->hob_feature = qc->tf.hob_feature;
489 cpb->hob_nsect = qc->tf.hob_nsect;
490 cpb->hob_lbal = qc->tf.hob_lbal;
491 cpb->hob_lbam = qc->tf.hob_lbam;
492 cpb->hob_lbah = qc->tf.hob_lbah;
493 }
494
495 cpb->command = qc->tf.command;
496 /* don't load ctl - dunno why. it's like that in the initio driver */
497
Tejun Heob3f677e2008-04-30 16:35:14 +0900498 /* setup PRD for CDB */
499 if (is_atapi) {
500 memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
501 prd->mad = cpu_to_le32(pp->pkt_dma +
502 offsetof(struct inic_pkt, cdb));
503 prd->len = cpu_to_le16(cdb_len);
504 prd->flags = PRD_CDB | PRD_WRITE;
505 if (!is_data)
506 prd->flags |= PRD_END;
507 prd++;
508 }
509
Tejun Heo3ad400a2008-04-30 16:35:11 +0900510 /* setup sg table */
Tejun Heo049e8e02008-04-30 16:35:13 +0900511 if (is_data)
512 inic_fill_sg(prd, qc);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900513
514 pp->cpb_tbl[0] = pp->pkt_dma;
515}
516
Tejun Heo1fd7a692007-01-03 17:32:45 +0900517static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
518{
519 struct ata_port *ap = qc->ap;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900520 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900521
Tejun Heob3f677e2008-04-30 16:35:14 +0900522 /* fire up the ADMA engine */
523 writew(HCTL_FTHD0, port_base + HOST_CTL);
524 writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
525 writeb(0, port_base + PORT_CPB_PTQFIFO);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900526
Tejun Heob3f677e2008-04-30 16:35:14 +0900527 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900528}
529
Tejun Heo364fac02008-05-01 23:55:58 +0900530static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
531{
532 void __iomem *port_base = inic_port_base(ap);
533
534 tf->feature = readb(port_base + PORT_TF_FEATURE);
535 tf->nsect = readb(port_base + PORT_TF_NSECT);
536 tf->lbal = readb(port_base + PORT_TF_LBAL);
537 tf->lbam = readb(port_base + PORT_TF_LBAM);
538 tf->lbah = readb(port_base + PORT_TF_LBAH);
539 tf->device = readb(port_base + PORT_TF_DEVICE);
540 tf->command = readb(port_base + PORT_TF_COMMAND);
541}
542
543static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
544{
545 struct ata_taskfile *rtf = &qc->result_tf;
546 struct ata_taskfile tf;
547
548 /* FIXME: Except for status and error, result TF access
549 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
550 * None works regardless of which command interface is used.
551 * For now return true iff status indicates device error.
552 * This means that we're reporting bogus sector for RW
553 * failures. Eeekk....
554 */
555 inic_tf_read(qc->ap, &tf);
556
557 if (!(tf.command & ATA_ERR))
558 return false;
559
560 rtf->command = tf.command;
561 rtf->feature = tf.feature;
562 return true;
563}
564
Tejun Heo1fd7a692007-01-03 17:32:45 +0900565static void inic_freeze(struct ata_port *ap)
566{
567 void __iomem *port_base = inic_port_base(ap);
568
Tejun Heoab5b0232008-04-30 16:35:12 +0900569 writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900570 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900571}
572
573static void inic_thaw(struct ata_port *ap)
574{
575 void __iomem *port_base = inic_port_base(ap);
576
Tejun Heo1fd7a692007-01-03 17:32:45 +0900577 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heoab5b0232008-04-30 16:35:12 +0900578 writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900579}
580
Tejun Heo364fac02008-05-01 23:55:58 +0900581static int inic_check_ready(struct ata_link *link)
582{
583 void __iomem *port_base = inic_port_base(link->ap);
584
585 return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
586}
587
Tejun Heo1fd7a692007-01-03 17:32:45 +0900588/*
589 * SRST and SControl hardreset don't give valid signature on this
590 * controller. Only controller specific hardreset mechanism works.
591 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900592static int inic_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900593 unsigned long deadline)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900594{
Tejun Heocc0680a2007-08-06 18:36:23 +0900595 struct ata_port *ap = link->ap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900596 void __iomem *port_base = inic_port_base(ap);
597 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heocc0680a2007-08-06 18:36:23 +0900598 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900599 int rc;
600
601 /* hammer it into sane state */
602 inic_reset_port(port_base);
603
Tejun Heof8b0685a2008-04-30 16:35:15 +0900604 writew(IDMA_CTL_RST_ATA, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900605 readw(idma_ctl); /* flush */
606 msleep(1);
Tejun Heof8b0685a2008-04-30 16:35:15 +0900607 writew(0, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900608
Tejun Heocc0680a2007-08-06 18:36:23 +0900609 rc = sata_link_resume(link, timing, deadline);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900610 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900611 ata_link_printk(link, KERN_WARNING, "failed to resume "
Tejun Heofe334602007-02-02 15:29:52 +0900612 "link after reset (errno=%d)\n", rc);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900613 return rc;
614 }
615
Tejun Heo1fd7a692007-01-03 17:32:45 +0900616 *class = ATA_DEV_NONE;
Tejun Heocc0680a2007-08-06 18:36:23 +0900617 if (ata_link_online(link)) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900618 struct ata_taskfile tf;
619
Tejun Heo705e76b2008-04-07 22:47:19 +0900620 /* wait for link to become ready */
Tejun Heo364fac02008-05-01 23:55:58 +0900621 rc = ata_wait_after_reset(link, deadline, inic_check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +0900622 /* link occupied, -ENODEV too is an error */
623 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900624 ata_link_printk(link, KERN_WARNING, "device not ready "
Tejun Heod4b2bab2007-02-02 16:50:52 +0900625 "after hardreset (errno=%d)\n", rc);
626 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900627 }
628
Tejun Heo364fac02008-05-01 23:55:58 +0900629 inic_tf_read(ap, &tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900630 *class = ata_dev_classify(&tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900631 }
632
633 return 0;
634}
635
636static void inic_error_handler(struct ata_port *ap)
637{
638 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900639
Tejun Heo1fd7a692007-01-03 17:32:45 +0900640 inic_reset_port(port_base);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900641 ata_std_error_handler(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900642}
643
644static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
645{
646 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900647 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900648 inic_reset_port(inic_port_base(qc->ap));
649}
650
Tejun Heo1fd7a692007-01-03 17:32:45 +0900651static void init_port(struct ata_port *ap)
652{
653 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900654 struct inic_port_priv *pp = ap->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900655
Tejun Heo3ad400a2008-04-30 16:35:11 +0900656 /* clear packet and CPB table */
657 memset(pp->pkt, 0, sizeof(struct inic_pkt));
658 memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
659
660 /* setup PRD and CPB lookup table addresses */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900661 writel(ap->prd_dma, port_base + PORT_PRD_ADDR);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900662 writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900663}
664
665static int inic_port_resume(struct ata_port *ap)
666{
667 init_port(ap);
668 return 0;
669}
670
671static int inic_port_start(struct ata_port *ap)
672{
Tejun Heo3ad400a2008-04-30 16:35:11 +0900673 struct device *dev = ap->host->dev;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900674 struct inic_port_priv *pp;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900675 int rc;
676
677 /* alloc and initialize private data */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900678 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900679 if (!pp)
680 return -ENOMEM;
681 ap->private_data = pp;
682
Tejun Heo1fd7a692007-01-03 17:32:45 +0900683 /* Alloc resources */
684 rc = ata_port_start(ap);
Tejun Heo36f674d2008-04-30 16:35:08 +0900685 if (rc)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900686 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900687
Tejun Heo3ad400a2008-04-30 16:35:11 +0900688 pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
689 &pp->pkt_dma, GFP_KERNEL);
690 if (!pp->pkt)
691 return -ENOMEM;
692
693 pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
694 &pp->cpb_tbl_dma, GFP_KERNEL);
695 if (!pp->cpb_tbl)
696 return -ENOMEM;
697
Tejun Heo1fd7a692007-01-03 17:32:45 +0900698 init_port(ap);
699
700 return 0;
701}
702
Tejun Heo1fd7a692007-01-03 17:32:45 +0900703static struct ata_port_operations inic_port_ops = {
Tejun Heof8b0685a2008-04-30 16:35:15 +0900704 .inherits = &sata_port_ops,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900705
Tejun Heob3f677e2008-04-30 16:35:14 +0900706 .check_atapi_dma = inic_check_atapi_dma,
Tejun Heo3ad400a2008-04-30 16:35:11 +0900707 .qc_prep = inic_qc_prep,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900708 .qc_issue = inic_qc_issue,
Tejun Heo364fac02008-05-01 23:55:58 +0900709 .qc_fill_rtf = inic_qc_fill_rtf,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900710
711 .freeze = inic_freeze,
712 .thaw = inic_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900713 .hardreset = inic_hardreset,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900714 .error_handler = inic_error_handler,
715 .post_internal_cmd = inic_post_internal_cmd,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900716
Tejun Heo029cfd62008-03-25 12:22:49 +0900717 .scr_read = inic_scr_read,
718 .scr_write = inic_scr_write,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900719
Tejun Heo029cfd62008-03-25 12:22:49 +0900720 .port_resume = inic_port_resume,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900721 .port_start = inic_port_start,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900722};
723
724static struct ata_port_info inic_port_info = {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900725 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
726 .pio_mask = 0x1f, /* pio0-4 */
727 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400728 .udma_mask = ATA_UDMA6,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900729 .port_ops = &inic_port_ops
730};
731
732static int init_controller(void __iomem *mmio_base, u16 hctl)
733{
734 int i;
735 u16 val;
736
737 hctl &= ~HCTL_KNOWN_BITS;
738
739 /* Soft reset whole controller. Spec says reset duration is 3
740 * PCI clocks, be generous and give it 10ms.
741 */
742 writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
743 readw(mmio_base + HOST_CTL); /* flush */
744
745 for (i = 0; i < 10; i++) {
746 msleep(1);
747 val = readw(mmio_base + HOST_CTL);
748 if (!(val & HCTL_SOFTRST))
749 break;
750 }
751
752 if (val & HCTL_SOFTRST)
753 return -EIO;
754
755 /* mask all interrupts and reset ports */
756 for (i = 0; i < NR_PORTS; i++) {
757 void __iomem *port_base = mmio_base + i * PORT_SIZE;
758
759 writeb(0xff, port_base + PORT_IRQ_MASK);
760 inic_reset_port(port_base);
761 }
762
763 /* port IRQ is masked now, unmask global IRQ */
764 writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
765 val = readw(mmio_base + HOST_IRQ_MASK);
766 val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
767 writew(val, mmio_base + HOST_IRQ_MASK);
768
769 return 0;
770}
771
Tejun Heo438ac6d2007-03-02 17:31:26 +0900772#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900773static int inic_pci_device_resume(struct pci_dev *pdev)
774{
775 struct ata_host *host = dev_get_drvdata(&pdev->dev);
776 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900777 int rc;
778
Dmitriy Monakhov5aea4082007-03-06 02:37:54 -0800779 rc = ata_pci_device_do_resume(pdev);
780 if (rc)
781 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900782
783 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heoba66b242008-04-30 16:35:16 +0900784 rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900785 if (rc)
786 return rc;
787 }
788
789 ata_host_resume(host);
790
791 return 0;
792}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900793#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900794
795static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
796{
797 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900798 const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
799 struct ata_host *host;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900800 struct inic_host_priv *hpriv;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900801 void __iomem * const *iomap;
Tejun Heoba66b242008-04-30 16:35:16 +0900802 int mmio_bar;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900803 int i, rc;
804
805 if (!printed_version++)
806 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
807
Tejun Heo4447d352007-04-17 23:44:08 +0900808 /* alloc host */
809 host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
810 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
811 if (!host || !hpriv)
812 return -ENOMEM;
813
814 host->private_data = hpriv;
815
Tejun Heoba66b242008-04-30 16:35:16 +0900816 /* Acquire resources and fill host. Note that PCI and cardbus
817 * use different BARs.
818 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900819 rc = pcim_enable_device(pdev);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900820 if (rc)
821 return rc;
822
Tejun Heoba66b242008-04-30 16:35:16 +0900823 if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
824 mmio_bar = MMIO_BAR_PCI;
825 else
826 mmio_bar = MMIO_BAR_CARDBUS;
827
828 rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900829 if (rc)
830 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900831 host->iomap = iomap = pcim_iomap_table(pdev);
Tejun Heoba66b242008-04-30 16:35:16 +0900832 hpriv->mmio_base = iomap[mmio_bar];
833 hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
Tejun Heo4447d352007-04-17 23:44:08 +0900834
835 for (i = 0; i < NR_PORTS; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900836 struct ata_port *ap = host->ports[i];
Tejun Heocbcdd872007-08-18 13:14:55 +0900837
Tejun Heoba66b242008-04-30 16:35:16 +0900838 ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
839 ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
Tejun Heo4447d352007-04-17 23:44:08 +0900840 }
841
Tejun Heo1fd7a692007-01-03 17:32:45 +0900842 /* Set dma_mask. This devices doesn't support 64bit addressing. */
843 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
844 if (rc) {
845 dev_printk(KERN_ERR, &pdev->dev,
846 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900847 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900848 }
849
850 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
851 if (rc) {
852 dev_printk(KERN_ERR, &pdev->dev,
853 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900854 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900855 }
856
FUJITA Tomonorib7d86292008-02-04 22:28:05 -0800857 /*
858 * This controller is braindamaged. dma_boundary is 0xffff
859 * like others but it will lock up the whole machine HARD if
860 * 65536 byte PRD entry is fed. Reduce maximum segment size.
861 */
862 rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
863 if (rc) {
864 dev_printk(KERN_ERR, &pdev->dev,
865 "failed to set the maximum segment size.\n");
866 return rc;
867 }
868
Tejun Heoba66b242008-04-30 16:35:16 +0900869 rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900870 if (rc) {
871 dev_printk(KERN_ERR, &pdev->dev,
872 "failed to initialize controller\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900873 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900874 }
875
876 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900877 return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
878 &inic_sht);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900879}
880
881static const struct pci_device_id inic_pci_tbl[] = {
882 { PCI_VDEVICE(INIT, 0x1622), },
883 { },
884};
885
886static struct pci_driver inic_pci_driver = {
887 .name = DRV_NAME,
888 .id_table = inic_pci_tbl,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900889#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900890 .suspend = ata_pci_device_suspend,
891 .resume = inic_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900892#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900893 .probe = inic_init_one,
894 .remove = ata_pci_remove_one,
895};
896
897static int __init inic_init(void)
898{
899 return pci_register_driver(&inic_pci_driver);
900}
901
902static void __exit inic_exit(void)
903{
904 pci_unregister_driver(&inic_pci_driver);
905}
906
907MODULE_AUTHOR("Tejun Heo");
908MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
909MODULE_LICENSE("GPL v2");
910MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
911MODULE_VERSION(DRV_VERSION);
912
913module_init(inic_init);
914module_exit(inic_exit);