blob: 1b0aac9dbf354a57a15e4dfd9479591680f9671a [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053024#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053025#include <linux/of.h>
26#include <linux/of_platform.h>
27#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040028
29#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
34
35#include "davinci-pcm.h"
36#include "davinci-mcasp.h"
37
38/*
39 * McASP register definitions
40 */
41#define DAVINCI_MCASP_PID_REG 0x00
42#define DAVINCI_MCASP_PWREMUMGT_REG 0x04
43
44#define DAVINCI_MCASP_PFUNC_REG 0x10
45#define DAVINCI_MCASP_PDIR_REG 0x14
46#define DAVINCI_MCASP_PDOUT_REG 0x18
47#define DAVINCI_MCASP_PDSET_REG 0x1c
48
49#define DAVINCI_MCASP_PDCLR_REG 0x20
50
51#define DAVINCI_MCASP_TLGC_REG 0x30
52#define DAVINCI_MCASP_TLMR_REG 0x34
53
54#define DAVINCI_MCASP_GBLCTL_REG 0x44
55#define DAVINCI_MCASP_AMUTE_REG 0x48
56#define DAVINCI_MCASP_LBCTL_REG 0x4c
57
58#define DAVINCI_MCASP_TXDITCTL_REG 0x50
59
60#define DAVINCI_MCASP_GBLCTLR_REG 0x60
61#define DAVINCI_MCASP_RXMASK_REG 0x64
62#define DAVINCI_MCASP_RXFMT_REG 0x68
63#define DAVINCI_MCASP_RXFMCTL_REG 0x6c
64
65#define DAVINCI_MCASP_ACLKRCTL_REG 0x70
66#define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
67#define DAVINCI_MCASP_RXTDM_REG 0x78
68#define DAVINCI_MCASP_EVTCTLR_REG 0x7c
69
70#define DAVINCI_MCASP_RXSTAT_REG 0x80
71#define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
72#define DAVINCI_MCASP_RXCLKCHK_REG 0x88
73#define DAVINCI_MCASP_REVTCTL_REG 0x8c
74
75#define DAVINCI_MCASP_GBLCTLX_REG 0xa0
76#define DAVINCI_MCASP_TXMASK_REG 0xa4
77#define DAVINCI_MCASP_TXFMT_REG 0xa8
78#define DAVINCI_MCASP_TXFMCTL_REG 0xac
79
80#define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
81#define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
82#define DAVINCI_MCASP_TXTDM_REG 0xb8
83#define DAVINCI_MCASP_EVTCTLX_REG 0xbc
84
85#define DAVINCI_MCASP_TXSTAT_REG 0xc0
86#define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
87#define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
88#define DAVINCI_MCASP_XEVTCTL_REG 0xcc
89
90/* Left(even TDM Slot) Channel Status Register File */
91#define DAVINCI_MCASP_DITCSRA_REG 0x100
92/* Right(odd TDM slot) Channel Status Register File */
93#define DAVINCI_MCASP_DITCSRB_REG 0x118
94/* Left(even TDM slot) User Data Register File */
95#define DAVINCI_MCASP_DITUDRA_REG 0x130
96/* Right(odd TDM Slot) User Data Register File */
97#define DAVINCI_MCASP_DITUDRB_REG 0x148
98
99/* Serializer n Control Register */
100#define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
101#define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
102 (n << 2))
103
104/* Transmit Buffer for Serializer n */
105#define DAVINCI_MCASP_TXBUF_REG 0x200
106/* Receive Buffer for Serializer n */
107#define DAVINCI_MCASP_RXBUF_REG 0x280
108
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400109/* McASP FIFO Registers */
110#define DAVINCI_MCASP_WFIFOCTL (0x1010)
111#define DAVINCI_MCASP_WFIFOSTS (0x1014)
112#define DAVINCI_MCASP_RFIFOCTL (0x1018)
113#define DAVINCI_MCASP_RFIFOSTS (0x101C)
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530114#define MCASP_VER3_WFIFOCTL (0x1000)
115#define MCASP_VER3_WFIFOSTS (0x1004)
116#define MCASP_VER3_RFIFOCTL (0x1008)
117#define MCASP_VER3_RFIFOSTS (0x100C)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400118
119/*
120 * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
121 * Register Bits
122 */
123#define MCASP_FREE BIT(0)
124#define MCASP_SOFT BIT(1)
125
126/*
127 * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
128 */
129#define AXR(n) (1<<n)
130#define PFUNC_AMUTE BIT(25)
131#define ACLKX BIT(26)
132#define AHCLKX BIT(27)
133#define AFSX BIT(28)
134#define ACLKR BIT(29)
135#define AHCLKR BIT(30)
136#define AFSR BIT(31)
137
138/*
139 * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
140 */
141#define AXR(n) (1<<n)
142#define PDIR_AMUTE BIT(25)
143#define ACLKX BIT(26)
144#define AHCLKX BIT(27)
145#define AFSX BIT(28)
146#define ACLKR BIT(29)
147#define AHCLKR BIT(30)
148#define AFSR BIT(31)
149
150/*
151 * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
152 */
153#define DITEN BIT(0) /* Transmit DIT mode enable/disable */
154#define VA BIT(2)
155#define VB BIT(3)
156
157/*
158 * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
159 */
160#define TXROT(val) (val)
161#define TXSEL BIT(3)
162#define TXSSZ(val) (val<<4)
163#define TXPBIT(val) (val<<8)
164#define TXPAD(val) (val<<13)
165#define TXORD BIT(15)
166#define FSXDLY(val) (val<<16)
167
168/*
169 * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
170 */
171#define RXROT(val) (val)
172#define RXSEL BIT(3)
173#define RXSSZ(val) (val<<4)
174#define RXPBIT(val) (val<<8)
175#define RXPAD(val) (val<<13)
176#define RXORD BIT(15)
177#define FSRDLY(val) (val<<16)
178
179/*
180 * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
181 */
182#define FSXPOL BIT(0)
183#define AFSXE BIT(1)
184#define FSXDUR BIT(4)
185#define FSXMOD(val) (val<<7)
186
187/*
188 * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
189 */
190#define FSRPOL BIT(0)
191#define AFSRE BIT(1)
192#define FSRDUR BIT(4)
193#define FSRMOD(val) (val<<7)
194
195/*
196 * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
197 */
198#define ACLKXDIV(val) (val)
199#define ACLKXE BIT(5)
200#define TX_ASYNC BIT(6)
201#define ACLKXPOL BIT(7)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200202#define ACLKXDIV_MASK 0x1f
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400203
204/*
205 * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
206 */
207#define ACLKRDIV(val) (val)
208#define ACLKRE BIT(5)
209#define RX_ASYNC BIT(6)
210#define ACLKRPOL BIT(7)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200211#define ACLKRDIV_MASK 0x1f
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400212
213/*
214 * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
215 * Register Bits
216 */
217#define AHCLKXDIV(val) (val)
218#define AHCLKXPOL BIT(14)
219#define AHCLKXE BIT(15)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200220#define AHCLKXDIV_MASK 0xfff
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221
222/*
223 * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
224 * Register Bits
225 */
226#define AHCLKRDIV(val) (val)
227#define AHCLKRPOL BIT(14)
228#define AHCLKRE BIT(15)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200229#define AHCLKRDIV_MASK 0xfff
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230
231/*
232 * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
233 */
234#define MODE(val) (val)
235#define DISMOD (val)(val<<2)
236#define TXSTATE BIT(4)
237#define RXSTATE BIT(5)
238
239/*
240 * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
241 */
242#define LBEN BIT(0)
243#define LBORD BIT(1)
244#define LBGENMODE(val) (val<<2)
245
246/*
247 * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
248 */
249#define TXTDMS(n) (1<<n)
250
251/*
252 * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
253 */
254#define RXTDMS(n) (1<<n)
255
256/*
257 * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
258 */
259#define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
260#define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
261#define RXSERCLR BIT(2) /* Receiver Serializer Clear */
262#define RXSMRST BIT(3) /* Receiver State Machine Reset */
263#define RXFSRST BIT(4) /* Frame Sync Generator Reset */
264#define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
265#define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
266#define TXSERCLR BIT(10) /* Transmit Serializer Clear */
267#define TXSMRST BIT(11) /* Transmitter State Machine Reset */
268#define TXFSRST BIT(12) /* Frame Sync Generator Reset */
269
270/*
271 * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
272 */
273#define MUTENA(val) (val)
274#define MUTEINPOL BIT(2)
275#define MUTEINENA BIT(3)
276#define MUTEIN BIT(4)
277#define MUTER BIT(5)
278#define MUTEX BIT(6)
279#define MUTEFSR BIT(7)
280#define MUTEFSX BIT(8)
281#define MUTEBADCLKR BIT(9)
282#define MUTEBADCLKX BIT(10)
283#define MUTERXDMAERR BIT(11)
284#define MUTETXDMAERR BIT(12)
285
286/*
287 * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
288 */
289#define RXDATADMADIS BIT(0)
290
291/*
292 * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
293 */
294#define TXDATADMADIS BIT(0)
295
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400296/*
297 * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
298 */
299#define FIFO_ENABLE BIT(16)
300#define NUMEVT_MASK (0xFF << 8)
301#define NUMDMA_MASK (0xFF)
302
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400303#define DAVINCI_MCASP_NUM_SERIALIZER 16
304
305static inline void mcasp_set_bits(void __iomem *reg, u32 val)
306{
307 __raw_writel(__raw_readl(reg) | val, reg);
308}
309
310static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
311{
312 __raw_writel((__raw_readl(reg) & ~(val)), reg);
313}
314
315static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
316{
317 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
318}
319
320static inline void mcasp_set_reg(void __iomem *reg, u32 val)
321{
322 __raw_writel(val, reg);
323}
324
325static inline u32 mcasp_get_reg(void __iomem *reg)
326{
327 return (unsigned int)__raw_readl(reg);
328}
329
330static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
331{
332 int i = 0;
333
334 mcasp_set_bits(regs, val);
335
336 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
337 /* loop count is to avoid the lock-up */
338 for (i = 0; i < 1000; i++) {
339 if ((mcasp_get_reg(regs) & val) == val)
340 break;
341 }
342
343 if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
344 printk(KERN_ERR "GBLCTL write error\n");
345}
346
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400347static void mcasp_start_rx(struct davinci_audio_dev *dev)
348{
349 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
350 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
351 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
352 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
353
354 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
355 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
356 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
357
358 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
359 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
360}
361
362static void mcasp_start_tx(struct davinci_audio_dev *dev)
363{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400364 u8 offset = 0, i;
365 u32 cnt;
366
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
368 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
369 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
370 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
371
372 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
373 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
374 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400375 for (i = 0; i < dev->num_serializer; i++) {
376 if (dev->serial_dir[i] == TX_MODE) {
377 offset = i;
378 break;
379 }
380 }
381
382 /* wait for TX ready */
383 cnt = 0;
384 while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
385 TXSTATE) && (cnt < 100000))
386 cnt++;
387
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
389}
390
391static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
392{
Chaithrika U S539d3d82009-09-23 10:12:08 -0400393 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530394 if (dev->txnumevt) { /* enable FIFO */
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530395 switch (dev->version) {
396 case MCASP_VERSION_3:
397 mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530398 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530399 mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400400 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530401 break;
402 default:
403 mcasp_clr_bits(dev->base +
404 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
405 mcasp_set_bits(dev->base +
406 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
407 }
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530408 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400409 mcasp_start_tx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400410 } else {
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530411 if (dev->rxnumevt) { /* enable FIFO */
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530412 switch (dev->version) {
413 case MCASP_VERSION_3:
414 mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530415 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530416 mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400417 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530418 break;
419 default:
420 mcasp_clr_bits(dev->base +
421 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
422 mcasp_set_bits(dev->base +
423 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
424 }
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530425 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400426 mcasp_start_rx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400427 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400428}
429
430static void mcasp_stop_rx(struct davinci_audio_dev *dev)
431{
432 mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
433 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
434}
435
436static void mcasp_stop_tx(struct davinci_audio_dev *dev)
437{
438 mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
439 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
440}
441
442static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
443{
Chaithrika U S539d3d82009-09-23 10:12:08 -0400444 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530445 if (dev->txnumevt) { /* disable FIFO */
446 switch (dev->version) {
447 case MCASP_VERSION_3:
448 mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400449 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530450 break;
451 default:
452 mcasp_clr_bits(dev->base +
453 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
454 }
455 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400456 mcasp_stop_tx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400457 } else {
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530458 if (dev->rxnumevt) { /* disable FIFO */
459 switch (dev->version) {
460 case MCASP_VERSION_3:
461 mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400462 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530463 break;
464
465 default:
466 mcasp_clr_bits(dev->base +
467 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
468 }
469 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400470 mcasp_stop_rx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400471 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400472}
473
474static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
475 unsigned int fmt)
476{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000477 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400478 void __iomem *base = dev->base;
479
Daniel Mack5296cf22012-10-04 15:08:42 +0200480 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
481 case SND_SOC_DAIFMT_DSP_B:
482 case SND_SOC_DAIFMT_AC97:
483 mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
484 mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
485 break;
486 default:
487 /* configure a full-word SYNC pulse (LRCLK) */
488 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
489 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
490
491 /* make 1st data bit occur one ACLK cycle after the frame sync */
492 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
493 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
494 break;
495 }
496
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
498 case SND_SOC_DAIFMT_CBS_CFS:
499 /* codec is clock and frame slave */
500 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
501 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
502
503 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
504 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
505
Daniel Mack5b66aa22012-10-04 15:08:41 +0200506 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, ACLKX | AFSX);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400507 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400508 case SND_SOC_DAIFMT_CBM_CFS:
509 /* codec is clock master and frame slave */
Ben Gardinera90f5492011-04-21 14:19:03 -0400510 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400511 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
512
Ben Gardinera90f5492011-04-21 14:19:03 -0400513 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400514 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
515
Ben Gardinerdb92f432011-04-21 14:19:04 -0400516 mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
517 ACLKX | ACLKR);
Ben Gardiner9595c8f2011-04-21 14:19:02 -0400518 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
Ben Gardinerdb92f432011-04-21 14:19:04 -0400519 AFSX | AFSR);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400520 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521 case SND_SOC_DAIFMT_CBM_CFM:
522 /* codec is clock and frame master */
523 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
524 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
525
526 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
527 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
528
Ben Gardiner9595c8f2011-04-21 14:19:02 -0400529 mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
530 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400531 break;
532
533 default:
534 return -EINVAL;
535 }
536
537 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
538 case SND_SOC_DAIFMT_IB_NF:
539 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
540 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
541
542 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
543 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
544 break;
545
546 case SND_SOC_DAIFMT_NB_IF:
547 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
548 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
549
550 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
551 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
552 break;
553
554 case SND_SOC_DAIFMT_IB_IF:
555 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
556 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
557
558 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
559 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
560 break;
561
562 case SND_SOC_DAIFMT_NB_NF:
563 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
564 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
565
566 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
567 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
568 break;
569
570 default:
571 return -EINVAL;
572 }
573
574 return 0;
575}
576
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200577static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
578{
579 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
580
581 switch (div_id) {
582 case 0: /* MCLK divider */
583 mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
584 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
585 mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
586 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
587 break;
588
589 case 1: /* BCLK divider */
590 mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
591 ACLKXDIV(div - 1), ACLKXDIV_MASK);
592 mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
593 ACLKRDIV(div - 1), ACLKRDIV_MASK);
594 break;
595
596 default:
597 return -EINVAL;
598 }
599
600 return 0;
601}
602
Daniel Mack5b66aa22012-10-04 15:08:41 +0200603static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
604 unsigned int freq, int dir)
605{
606 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
607
608 if (dir == SND_SOC_CLOCK_OUT) {
609 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
610 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
611 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
612 } else {
613 mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
614 mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
615 mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
616 }
617
618 return 0;
619}
620
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400621static int davinci_config_channel_size(struct davinci_audio_dev *dev,
Daniel Mackba764b32012-12-05 18:20:37 +0100622 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400623{
Daniel Mackba764b32012-12-05 18:20:37 +0100624 u32 fmt;
625 u32 rotate = (32 - word_length) / 4;
626 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400627
Daniel Mackba764b32012-12-05 18:20:37 +0100628 /* mapping of the XSSZ bit-field as described in the datasheet */
629 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630
631 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
632 RXSSZ(fmt), RXSSZ(0x0F));
633 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
634 TXSSZ(fmt), TXSSZ(0x0F));
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400635 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
636 TXROT(7));
637 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
638 RXROT(7));
639 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
640 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
641
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400642 return 0;
643}
644
645static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
646{
647 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400648 u8 tx_ser = 0;
649 u8 rx_ser = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650
651 /* Default configuration */
652 mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
653
654 /* All PINS as McASP */
655 mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
656
657 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
658 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
659 mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
660 TXDATADMADIS);
661 } else {
662 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
663 mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
664 RXDATADMADIS);
665 }
666
667 for (i = 0; i < dev->num_serializer; i++) {
668 mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
669 dev->serial_dir[i]);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400670 if (dev->serial_dir[i] == TX_MODE) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
672 AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400673 tx_ser++;
674 } else if (dev->serial_dir[i] == RX_MODE) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400675 mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
676 AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400677 rx_ser++;
678 }
679 }
680
681 if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
682 if (dev->txnumevt * tx_ser > 64)
683 dev->txnumevt = 1;
684
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530685 switch (dev->version) {
686 case MCASP_VERSION_3:
687 mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400688 NUMDMA_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530689 mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400690 ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530691 break;
692 default:
693 mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
694 tx_ser, NUMDMA_MASK);
695 mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
696 ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
697 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400698 }
699
700 if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
701 if (dev->rxnumevt * rx_ser > 64)
702 dev->rxnumevt = 1;
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530703 switch (dev->version) {
704 case MCASP_VERSION_3:
705 mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400706 NUMDMA_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530707 mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400708 ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530709 break;
710 default:
711 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
712 rx_ser, NUMDMA_MASK);
713 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
714 ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
715 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400716 }
717}
718
719static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
720{
721 int i, active_slots;
722 u32 mask = 0;
723
724 active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
725 for (i = 0; i < active_slots; i++)
726 mask |= (1 << i);
727
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400728 mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
729
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400730 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
731 /* bit stream is MSB first with no delay */
732 /* DSP_B mode */
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400733 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
734 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
735
Ben Gardiner049cfaa2011-04-21 14:19:01 -0400736 if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400737 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
738 FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
739 else
740 printk(KERN_ERR "playback tdm slot %d not supported\n",
741 dev->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400742 } else {
743 /* bit stream is MSB first with no delay */
744 /* DSP_B mode */
745 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400746 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
747
Ben Gardiner049cfaa2011-04-21 14:19:01 -0400748 if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
750 FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
751 else
752 printk(KERN_ERR "capture tdm slot %d not supported\n",
753 dev->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400754 }
755}
756
757/* S/PDIF */
758static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
759{
760 /* Set the PDIR for Serialiser as output */
761 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
762
763 /* TXMASK for 24 bits */
764 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
765
766 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
767 and LSB first */
768 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
769 TXROT(6) | TXSSZ(15));
770
771 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
772 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
773 AFSXE | FSXMOD(0x180));
774
775 /* Set the TX tdm : for all the slots */
776 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
777
778 /* Set the TX clock controls : div = 1 and internal */
779 mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
780 ACLKXE | TX_ASYNC);
781
782 mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
783
784 /* Only 44100 and 48000 are valid, both have the same setting */
785 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
786
787 /* Enable the DIT */
788 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
789}
790
791static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
792 struct snd_pcm_hw_params *params,
793 struct snd_soc_dai *cpu_dai)
794{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000795 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400796 struct davinci_pcm_dma_params *dma_params =
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700797 &dev->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400798 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400799 u8 fifo_level;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400800
801 davinci_hw_common_param(dev, substream->stream);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400802 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400803 fifo_level = dev->txnumevt;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400804 else
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400805 fifo_level = dev->rxnumevt;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400806
807 if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
808 davinci_hw_dit_param(dev);
809 else
810 davinci_hw_param(dev, substream->stream);
811
812 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400813 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400814 case SNDRV_PCM_FORMAT_S8:
815 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100816 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400817 break;
818
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400819 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400820 case SNDRV_PCM_FORMAT_S16_LE:
821 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100822 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400823 break;
824
Daniel Mack21eb24d2012-10-09 09:35:16 +0200825 case SNDRV_PCM_FORMAT_U24_3LE:
826 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200827 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100828 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200829 break;
830
Daniel Mack6b7fa012012-10-09 11:56:40 +0200831 case SNDRV_PCM_FORMAT_U24_LE:
832 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400833 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400834 case SNDRV_PCM_FORMAT_S32_LE:
835 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100836 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 break;
838
839 default:
840 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
841 return -EINVAL;
842 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400843
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400844 if (dev->version == MCASP_VERSION_2 && !fifo_level)
845 dma_params->acnt = 4;
846 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400847 dma_params->acnt = dma_params->data_type;
848
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400849 dma_params->fifo_level = fifo_level;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400850 davinci_config_channel_size(dev, word_length);
851
852 return 0;
853}
854
855static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
856 int cmd, struct snd_soc_dai *cpu_dai)
857{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000858 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400859 int ret = 0;
860
861 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400862 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530863 case SNDRV_PCM_TRIGGER_START:
864 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530865 ret = pm_runtime_get_sync(dev->dev);
866 if (IS_ERR_VALUE(ret))
867 dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400868 davinci_mcasp_start(dev, substream->stream);
869 break;
870
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400871 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530872 davinci_mcasp_stop(dev, substream->stream);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530873 ret = pm_runtime_put_sync(dev->dev);
874 if (IS_ERR_VALUE(ret))
875 dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530876 break;
877
878 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400879 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
880 davinci_mcasp_stop(dev, substream->stream);
881 break;
882
883 default:
884 ret = -EINVAL;
885 }
886
887 return ret;
888}
889
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000890static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
891 struct snd_soc_dai *dai)
892{
893 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
894
895 snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
896 return 0;
897}
898
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100899static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000900 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400901 .trigger = davinci_mcasp_trigger,
902 .hw_params = davinci_mcasp_hw_params,
903 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200904 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200905 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400906};
907
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400908#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
909 SNDRV_PCM_FMTBIT_U8 | \
910 SNDRV_PCM_FMTBIT_S16_LE | \
911 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200912 SNDRV_PCM_FMTBIT_S24_LE | \
913 SNDRV_PCM_FMTBIT_U24_LE | \
914 SNDRV_PCM_FMTBIT_S24_3LE | \
915 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400916 SNDRV_PCM_FMTBIT_S32_LE | \
917 SNDRV_PCM_FMTBIT_U32_LE)
918
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000919static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400920 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000921 .name = "davinci-mcasp.0",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400922 .playback = {
923 .channels_min = 2,
924 .channels_max = 2,
925 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400926 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400927 },
928 .capture = {
929 .channels_min = 2,
930 .channels_max = 2,
931 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400932 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400933 },
934 .ops = &davinci_mcasp_dai_ops,
935
936 },
937 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000938 "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400939 .playback = {
940 .channels_min = 1,
941 .channels_max = 384,
942 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400943 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400944 },
945 .ops = &davinci_mcasp_dai_ops,
946 },
947
948};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400949
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530950static const struct of_device_id mcasp_dt_ids[] = {
951 {
952 .compatible = "ti,dm646x-mcasp-audio",
953 .data = (void *)MCASP_VERSION_1,
954 },
955 {
956 .compatible = "ti,da830-mcasp-audio",
957 .data = (void *)MCASP_VERSION_2,
958 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530959 {
960 .compatible = "ti,omap2-mcasp-audio",
961 .data = (void *)MCASP_VERSION_3,
962 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530963 { /* sentinel */ }
964};
965MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
966
967static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
968 struct platform_device *pdev)
969{
970 struct device_node *np = pdev->dev.of_node;
971 struct snd_platform_data *pdata = NULL;
972 const struct of_device_id *match =
973 of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
974
975 const u32 *of_serial_dir32;
976 u8 *of_serial_dir;
977 u32 val;
978 int i, ret = 0;
979
980 if (pdev->dev.platform_data) {
981 pdata = pdev->dev.platform_data;
982 return pdata;
983 } else if (match) {
984 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
985 if (!pdata) {
986 ret = -ENOMEM;
987 goto nodata;
988 }
989 } else {
990 /* control shouldn't reach here. something is wrong */
991 ret = -EINVAL;
992 goto nodata;
993 }
994
995 if (match->data)
996 pdata->version = (u8)((int)match->data);
997
998 ret = of_property_read_u32(np, "op-mode", &val);
999 if (ret >= 0)
1000 pdata->op_mode = val;
1001
1002 ret = of_property_read_u32(np, "tdm-slots", &val);
1003 if (ret >= 0)
1004 pdata->tdm_slots = val;
1005
1006 ret = of_property_read_u32(np, "num-serializer", &val);
1007 if (ret >= 0)
1008 pdata->num_serializer = val;
1009
1010 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1011 val /= sizeof(u32);
1012 if (val != pdata->num_serializer) {
1013 dev_err(&pdev->dev,
1014 "num-serializer(%d) != serial-dir size(%d)\n",
1015 pdata->num_serializer, val);
1016 ret = -EINVAL;
1017 goto nodata;
1018 }
1019
1020 if (of_serial_dir32) {
1021 of_serial_dir = devm_kzalloc(&pdev->dev,
1022 (sizeof(*of_serial_dir) * val),
1023 GFP_KERNEL);
1024 if (!of_serial_dir) {
1025 ret = -ENOMEM;
1026 goto nodata;
1027 }
1028
1029 for (i = 0; i < pdata->num_serializer; i++)
1030 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1031
1032 pdata->serial_dir = of_serial_dir;
1033 }
1034
1035 ret = of_property_read_u32(np, "tx-num-evt", &val);
1036 if (ret >= 0)
1037 pdata->txnumevt = val;
1038
1039 ret = of_property_read_u32(np, "rx-num-evt", &val);
1040 if (ret >= 0)
1041 pdata->rxnumevt = val;
1042
1043 ret = of_property_read_u32(np, "sram-size-playback", &val);
1044 if (ret >= 0)
1045 pdata->sram_size_playback = val;
1046
1047 ret = of_property_read_u32(np, "sram-size-capture", &val);
1048 if (ret >= 0)
1049 pdata->sram_size_capture = val;
1050
1051 return pdata;
1052
1053nodata:
1054 if (ret < 0) {
1055 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1056 ret);
1057 pdata = NULL;
1058 }
1059 return pdata;
1060}
1061
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001062static int davinci_mcasp_probe(struct platform_device *pdev)
1063{
1064 struct davinci_pcm_dma_params *dma_data;
1065 struct resource *mem, *ioarea, *res;
1066 struct snd_platform_data *pdata;
1067 struct davinci_audio_dev *dev;
Julia Lawall96d31e22011-12-29 17:51:21 +01001068 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001069
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301070 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1071 dev_err(&pdev->dev, "No platform data supplied\n");
1072 return -EINVAL;
1073 }
1074
Julia Lawall96d31e22011-12-29 17:51:21 +01001075 dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
1076 GFP_KERNEL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001077 if (!dev)
1078 return -ENOMEM;
1079
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301080 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1081 if (!pdata) {
1082 dev_err(&pdev->dev, "no platform data\n");
1083 return -EINVAL;
1084 }
1085
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001086 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1087 if (!mem) {
1088 dev_err(&pdev->dev, "no mem resource?\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001089 return -ENODEV;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001090 }
1091
Julia Lawall96d31e22011-12-29 17:51:21 +01001092 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301093 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001094 if (!ioarea) {
1095 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001096 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001097 }
1098
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301099 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001100
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301101 ret = pm_runtime_get_sync(&pdev->dev);
1102 if (IS_ERR_VALUE(ret)) {
1103 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1104 return ret;
1105 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001106
Julia Lawall96d31e22011-12-29 17:51:21 +01001107 dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301108 if (!dev->base) {
1109 dev_err(&pdev->dev, "ioremap failed\n");
1110 ret = -ENOMEM;
1111 goto err_release_clk;
1112 }
1113
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001114 dev->op_mode = pdata->op_mode;
1115 dev->tdm_slots = pdata->tdm_slots;
1116 dev->num_serializer = pdata->num_serializer;
1117 dev->serial_dir = pdata->serial_dir;
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001118 dev->version = pdata->version;
1119 dev->txnumevt = pdata->txnumevt;
1120 dev->rxnumevt = pdata->rxnumevt;
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301121 dev->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001122
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001123 dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Sekhar Nori48519f02010-07-19 12:31:16 +05301124 dma_data->asp_chan_q = pdata->asp_chan_q;
1125 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001126 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001127 dma_data->sram_size = pdata->sram_size_playback;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001128 dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301129 mem->start);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001130
1131 /* first TX, then RX */
1132 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1133 if (!res) {
1134 dev_err(&pdev->dev, "no DMA resource\n");
Julia Lawall02ffc5f2010-10-18 16:11:13 +02001135 ret = -ENODEV;
Julia Lawall96d31e22011-12-29 17:51:21 +01001136 goto err_release_clk;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001137 }
1138
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001139 dma_data->channel = res->start;
1140
1141 dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Sekhar Nori48519f02010-07-19 12:31:16 +05301142 dma_data->asp_chan_q = pdata->asp_chan_q;
1143 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001144 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001145 dma_data->sram_size = pdata->sram_size_capture;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001146 dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301147 mem->start);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001148
1149 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1150 if (!res) {
1151 dev_err(&pdev->dev, "no DMA resource\n");
Julia Lawall02ffc5f2010-10-18 16:11:13 +02001152 ret = -ENODEV;
Julia Lawall96d31e22011-12-29 17:51:21 +01001153 goto err_release_clk;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001154 }
1155
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001156 dma_data->channel = res->start;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001157 dev_set_drvdata(&pdev->dev, dev);
1158 ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001159
1160 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001161 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301162
1163 ret = davinci_soc_platform_register(&pdev->dev);
1164 if (ret) {
1165 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1166 goto err_unregister_dai;
1167 }
1168
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001169 return 0;
1170
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301171err_unregister_dai:
1172 snd_soc_unregister_dai(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301173err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301174 pm_runtime_put_sync(&pdev->dev);
1175 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001176 return ret;
1177}
1178
1179static int davinci_mcasp_remove(struct platform_device *pdev)
1180{
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001181
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001182 snd_soc_unregister_dai(&pdev->dev);
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301183 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301184
1185 pm_runtime_put_sync(&pdev->dev);
1186 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001187
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001188 return 0;
1189}
1190
1191static struct platform_driver davinci_mcasp_driver = {
1192 .probe = davinci_mcasp_probe,
1193 .remove = davinci_mcasp_remove,
1194 .driver = {
1195 .name = "davinci-mcasp",
1196 .owner = THIS_MODULE,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301197 .of_match_table = of_match_ptr(mcasp_dt_ids),
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001198 },
1199};
1200
Axel Linf9b8a512011-11-25 10:09:27 +08001201module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001202
1203MODULE_AUTHOR("Steve Chen");
1204MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1205MODULE_LICENSE("GPL");
1206