blob: 674609d1a7276289036661bda9ea4470bdbfec28 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01003 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01004
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01005 Based on the original rt2800pci.c and rt2800usb.c.
6 Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
7 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
36#include <linux/kernel.h>
37#include <linux/module.h>
38
39#include "rt2x00.h"
Gertjan van Wingerdeac394912009-12-23 00:03:23 +010040#if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010041#include "rt2x00usb.h"
42#endif
Gertjan van Wingerde714fa662010-02-13 20:55:48 +010043#if defined(CONFIG_RT2X00_LIB_PCI) || defined(CONFIG_RT2X00_LIB_PCI_MODULE)
44#include "rt2x00pci.h"
45#endif
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046#include "rt2800lib.h"
47#include "rt2800.h"
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010048#include "rt2800usb.h"
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010049
50MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
51MODULE_DESCRIPTION("rt2800 library");
52MODULE_LICENSE("GPL");
53
54/*
55 * Register access.
56 * All access to the CSR registers will go through the methods
57 * rt2800_register_read and rt2800_register_write.
58 * BBP and RF register require indirect register access,
59 * and use the CSR registers BBPCSR and RFCSR to achieve this.
60 * These indirect registers work with busy bits,
61 * and we will try maximal REGISTER_BUSY_COUNT times to access
62 * the register while taking a REGISTER_BUSY_DELAY us delay
63 * between each attampt. When the busy bit is still set at that time,
64 * the access attempt is considered to have failed,
65 * and we will print an error.
66 * The _lock versions must be used if you already hold the csr_mutex
67 */
68#define WAIT_FOR_BBP(__dev, __reg) \
69 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
70#define WAIT_FOR_RFCSR(__dev, __reg) \
71 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
72#define WAIT_FOR_RF(__dev, __reg) \
73 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
74#define WAIT_FOR_MCU(__dev, __reg) \
75 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
76 H2M_MAILBOX_CSR_OWNER, (__reg))
77
Helmut Schaabaff8002010-04-28 09:58:59 +020078static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
79{
80 /* check for rt2872 on SoC */
81 if (!rt2x00_is_soc(rt2x00dev) ||
82 !rt2x00_rt(rt2x00dev, RT2872))
83 return false;
84
85 /* we know for sure that these rf chipsets are used on rt305x boards */
86 if (rt2x00_rf(rt2x00dev, RF3020) ||
87 rt2x00_rf(rt2x00dev, RF3021) ||
88 rt2x00_rf(rt2x00dev, RF3022))
89 return true;
90
91 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
92 return false;
93}
94
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010095static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
96 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010097{
98 u32 reg;
99
100 mutex_lock(&rt2x00dev->csr_mutex);
101
102 /*
103 * Wait until the BBP becomes available, afterwards we
104 * can safely write the new data into the register.
105 */
106 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
107 reg = 0;
108 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
109 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
110 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
111 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100112 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100113 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
114
115 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
116 }
117
118 mutex_unlock(&rt2x00dev->csr_mutex);
119}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100120
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100121static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
122 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100123{
124 u32 reg;
125
126 mutex_lock(&rt2x00dev->csr_mutex);
127
128 /*
129 * Wait until the BBP becomes available, afterwards we
130 * can safely write the read request into the register.
131 * After the data has been written, we wait until hardware
132 * returns the correct value, if at any time the register
133 * doesn't become available in time, reg will be 0xffffffff
134 * which means we return 0xff to the caller.
135 */
136 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
137 reg = 0;
138 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
139 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
140 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100141 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100142 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
143
144 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
145
146 WAIT_FOR_BBP(rt2x00dev, &reg);
147 }
148
149 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
150
151 mutex_unlock(&rt2x00dev->csr_mutex);
152}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100153
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100154static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
155 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100156{
157 u32 reg;
158
159 mutex_lock(&rt2x00dev->csr_mutex);
160
161 /*
162 * Wait until the RFCSR becomes available, afterwards we
163 * can safely write the new data into the register.
164 */
165 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
166 reg = 0;
167 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
168 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
169 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
170 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
171
172 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
173 }
174
175 mutex_unlock(&rt2x00dev->csr_mutex);
176}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100177
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100178static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
179 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100180{
181 u32 reg;
182
183 mutex_lock(&rt2x00dev->csr_mutex);
184
185 /*
186 * Wait until the RFCSR becomes available, afterwards we
187 * can safely write the read request into the register.
188 * After the data has been written, we wait until hardware
189 * returns the correct value, if at any time the register
190 * doesn't become available in time, reg will be 0xffffffff
191 * which means we return 0xff to the caller.
192 */
193 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
194 reg = 0;
195 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
196 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
197 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
198
199 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
200
201 WAIT_FOR_RFCSR(rt2x00dev, &reg);
202 }
203
204 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
205
206 mutex_unlock(&rt2x00dev->csr_mutex);
207}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100208
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100209static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
210 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100211{
212 u32 reg;
213
214 mutex_lock(&rt2x00dev->csr_mutex);
215
216 /*
217 * Wait until the RF becomes available, afterwards we
218 * can safely write the new data into the register.
219 */
220 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
221 reg = 0;
222 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
223 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
224 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
225 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
226
227 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
228 rt2x00_rf_write(rt2x00dev, word, value);
229 }
230
231 mutex_unlock(&rt2x00dev->csr_mutex);
232}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100233
234void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
235 const u8 command, const u8 token,
236 const u8 arg0, const u8 arg1)
237{
238 u32 reg;
239
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100240 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100241 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100242 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100243 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100244 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100245
246 mutex_lock(&rt2x00dev->csr_mutex);
247
248 /*
249 * Wait until the MCU becomes available, afterwards we
250 * can safely write the new data into the register.
251 */
252 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
253 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
254 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
255 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
256 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
257 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
258
259 reg = 0;
260 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
261 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
262 }
263
264 mutex_unlock(&rt2x00dev->csr_mutex);
265}
266EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100267
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100268int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
269{
270 unsigned int i;
271 u32 reg;
272
273 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
274 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
275 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
276 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
277 return 0;
278
279 msleep(1);
280 }
281
282 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
283 return -EACCES;
284}
285EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
286
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100287#ifdef CONFIG_RT2X00_LIB_DEBUGFS
288const struct rt2x00debug rt2800_rt2x00debug = {
289 .owner = THIS_MODULE,
290 .csr = {
291 .read = rt2800_register_read,
292 .write = rt2800_register_write,
293 .flags = RT2X00DEBUGFS_OFFSET,
294 .word_base = CSR_REG_BASE,
295 .word_size = sizeof(u32),
296 .word_count = CSR_REG_SIZE / sizeof(u32),
297 },
298 .eeprom = {
299 .read = rt2x00_eeprom_read,
300 .write = rt2x00_eeprom_write,
301 .word_base = EEPROM_BASE,
302 .word_size = sizeof(u16),
303 .word_count = EEPROM_SIZE / sizeof(u16),
304 },
305 .bbp = {
306 .read = rt2800_bbp_read,
307 .write = rt2800_bbp_write,
308 .word_base = BBP_BASE,
309 .word_size = sizeof(u8),
310 .word_count = BBP_SIZE / sizeof(u8),
311 },
312 .rf = {
313 .read = rt2x00_rf_read,
314 .write = rt2800_rf_write,
315 .word_base = RF_BASE,
316 .word_size = sizeof(u32),
317 .word_count = RF_SIZE / sizeof(u32),
318 },
319};
320EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
321#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
322
323int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
324{
325 u32 reg;
326
327 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
328 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
329}
330EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
331
332#ifdef CONFIG_RT2X00_LIB_LEDS
333static void rt2800_brightness_set(struct led_classdev *led_cdev,
334 enum led_brightness brightness)
335{
336 struct rt2x00_led *led =
337 container_of(led_cdev, struct rt2x00_led, led_dev);
338 unsigned int enabled = brightness != LED_OFF;
339 unsigned int bg_mode =
340 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
341 unsigned int polarity =
342 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
343 EEPROM_FREQ_LED_POLARITY);
344 unsigned int ledmode =
345 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
346 EEPROM_FREQ_LED_MODE);
347
348 if (led->type == LED_TYPE_RADIO) {
349 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
350 enabled ? 0x20 : 0);
351 } else if (led->type == LED_TYPE_ASSOC) {
352 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
353 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
354 } else if (led->type == LED_TYPE_QUALITY) {
355 /*
356 * The brightness is divided into 6 levels (0 - 5),
357 * The specs tell us the following levels:
358 * 0, 1 ,3, 7, 15, 31
359 * to determine the level in a simple way we can simply
360 * work with bitshifting:
361 * (1 << level) - 1
362 */
363 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
364 (1 << brightness / (LED_FULL / 6)) - 1,
365 polarity);
366 }
367}
368
369static int rt2800_blink_set(struct led_classdev *led_cdev,
370 unsigned long *delay_on, unsigned long *delay_off)
371{
372 struct rt2x00_led *led =
373 container_of(led_cdev, struct rt2x00_led, led_dev);
374 u32 reg;
375
376 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
377 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
378 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100379 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
380
381 return 0;
382}
383
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100384static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100385 struct rt2x00_led *led, enum led_type type)
386{
387 led->rt2x00dev = rt2x00dev;
388 led->type = type;
389 led->led_dev.brightness_set = rt2800_brightness_set;
390 led->led_dev.blink_set = rt2800_blink_set;
391 led->flags = LED_INITIALIZED;
392}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100393#endif /* CONFIG_RT2X00_LIB_LEDS */
394
395/*
396 * Configuration handlers.
397 */
398static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
399 struct rt2x00lib_crypto *crypto,
400 struct ieee80211_key_conf *key)
401{
402 struct mac_wcid_entry wcid_entry;
403 struct mac_iveiv_entry iveiv_entry;
404 u32 offset;
405 u32 reg;
406
407 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
408
409 rt2800_register_read(rt2x00dev, offset, &reg);
410 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
411 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
412 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
413 (crypto->cmd == SET_KEY) * crypto->cipher);
414 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
415 (crypto->cmd == SET_KEY) * crypto->bssidx);
416 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
417 rt2800_register_write(rt2x00dev, offset, reg);
418
419 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
420
421 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
422 if ((crypto->cipher == CIPHER_TKIP) ||
423 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
424 (crypto->cipher == CIPHER_AES))
425 iveiv_entry.iv[3] |= 0x20;
426 iveiv_entry.iv[3] |= key->keyidx << 6;
427 rt2800_register_multiwrite(rt2x00dev, offset,
428 &iveiv_entry, sizeof(iveiv_entry));
429
430 offset = MAC_WCID_ENTRY(key->hw_key_idx);
431
432 memset(&wcid_entry, 0, sizeof(wcid_entry));
433 if (crypto->cmd == SET_KEY)
434 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
435 rt2800_register_multiwrite(rt2x00dev, offset,
436 &wcid_entry, sizeof(wcid_entry));
437}
438
439int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
440 struct rt2x00lib_crypto *crypto,
441 struct ieee80211_key_conf *key)
442{
443 struct hw_key_entry key_entry;
444 struct rt2x00_field32 field;
445 u32 offset;
446 u32 reg;
447
448 if (crypto->cmd == SET_KEY) {
449 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
450
451 memcpy(key_entry.key, crypto->key,
452 sizeof(key_entry.key));
453 memcpy(key_entry.tx_mic, crypto->tx_mic,
454 sizeof(key_entry.tx_mic));
455 memcpy(key_entry.rx_mic, crypto->rx_mic,
456 sizeof(key_entry.rx_mic));
457
458 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
459 rt2800_register_multiwrite(rt2x00dev, offset,
460 &key_entry, sizeof(key_entry));
461 }
462
463 /*
464 * The cipher types are stored over multiple registers
465 * starting with SHARED_KEY_MODE_BASE each word will have
466 * 32 bits and contains the cipher types for 2 bssidx each.
467 * Using the correct defines correctly will cause overhead,
468 * so just calculate the correct offset.
469 */
470 field.bit_offset = 4 * (key->hw_key_idx % 8);
471 field.bit_mask = 0x7 << field.bit_offset;
472
473 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
474
475 rt2800_register_read(rt2x00dev, offset, &reg);
476 rt2x00_set_field32(&reg, field,
477 (crypto->cmd == SET_KEY) * crypto->cipher);
478 rt2800_register_write(rt2x00dev, offset, reg);
479
480 /*
481 * Update WCID information
482 */
483 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
484
485 return 0;
486}
487EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
488
489int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
490 struct rt2x00lib_crypto *crypto,
491 struct ieee80211_key_conf *key)
492{
493 struct hw_key_entry key_entry;
494 u32 offset;
495
496 if (crypto->cmd == SET_KEY) {
497 /*
498 * 1 pairwise key is possible per AID, this means that the AID
499 * equals our hw_key_idx. Make sure the WCID starts _after_ the
500 * last possible shared key entry.
501 */
502 if (crypto->aid > (256 - 32))
503 return -ENOSPC;
504
505 key->hw_key_idx = 32 + crypto->aid;
506
507 memcpy(key_entry.key, crypto->key,
508 sizeof(key_entry.key));
509 memcpy(key_entry.tx_mic, crypto->tx_mic,
510 sizeof(key_entry.tx_mic));
511 memcpy(key_entry.rx_mic, crypto->rx_mic,
512 sizeof(key_entry.rx_mic));
513
514 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
515 rt2800_register_multiwrite(rt2x00dev, offset,
516 &key_entry, sizeof(key_entry));
517 }
518
519 /*
520 * Update WCID information
521 */
522 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
523
524 return 0;
525}
526EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
527
528void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
529 const unsigned int filter_flags)
530{
531 u32 reg;
532
533 /*
534 * Start configuration steps.
535 * Note that the version error will always be dropped
536 * and broadcast frames will always be accepted since
537 * there is no filter for it at this time.
538 */
539 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
540 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
541 !(filter_flags & FIF_FCSFAIL));
542 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
543 !(filter_flags & FIF_PLCPFAIL));
544 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
545 !(filter_flags & FIF_PROMISC_IN_BSS));
546 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
547 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
548 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
549 !(filter_flags & FIF_ALLMULTI));
550 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
551 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
552 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
553 !(filter_flags & FIF_CONTROL));
554 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
555 !(filter_flags & FIF_CONTROL));
556 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
557 !(filter_flags & FIF_CONTROL));
558 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
559 !(filter_flags & FIF_CONTROL));
560 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
561 !(filter_flags & FIF_CONTROL));
562 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
563 !(filter_flags & FIF_PSPOLL));
564 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
565 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
566 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
567 !(filter_flags & FIF_CONTROL));
568 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
569}
570EXPORT_SYMBOL_GPL(rt2800_config_filter);
571
572void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
573 struct rt2x00intf_conf *conf, const unsigned int flags)
574{
575 unsigned int beacon_base;
576 u32 reg;
577
578 if (flags & CONFIG_UPDATE_TYPE) {
579 /*
580 * Clear current synchronisation setup.
581 * For the Beacon base registers we only need to clear
582 * the first byte since that byte contains the VALID and OWNER
583 * bits which (when set to 0) will invalidate the entire beacon.
584 */
585 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
586 rt2800_register_write(rt2x00dev, beacon_base, 0);
587
588 /*
589 * Enable synchronisation.
590 */
591 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
592 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
593 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -0500594 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
595 (conf->sync == TSF_SYNC_BEACON));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100596 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
597 }
598
599 if (flags & CONFIG_UPDATE_MAC) {
600 reg = le32_to_cpu(conf->mac[1]);
601 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
602 conf->mac[1] = cpu_to_le32(reg);
603
604 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
605 conf->mac, sizeof(conf->mac));
606 }
607
608 if (flags & CONFIG_UPDATE_BSSID) {
609 reg = le32_to_cpu(conf->bssid[1]);
610 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
611 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
612 conf->bssid[1] = cpu_to_le32(reg);
613
614 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
615 conf->bssid, sizeof(conf->bssid));
616 }
617}
618EXPORT_SYMBOL_GPL(rt2800_config_intf);
619
620void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
621{
622 u32 reg;
623
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100624 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
625 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
626 !!erp->short_preamble);
627 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
628 !!erp->short_preamble);
629 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
630
631 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
632 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
633 erp->cts_protection ? 2 : 0);
634 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
635
636 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
637 erp->basic_rates);
638 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
639
640 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
641 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100642 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
643
644 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
645 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
646 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100647 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100648 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
649
650 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
651 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
652 erp->beacon_int * 16);
653 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
654}
655EXPORT_SYMBOL_GPL(rt2800_config_erp);
656
657void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
658{
659 u8 r1;
660 u8 r3;
661
662 rt2800_bbp_read(rt2x00dev, 1, &r1);
663 rt2800_bbp_read(rt2x00dev, 3, &r3);
664
665 /*
666 * Configure the TX antenna.
667 */
668 switch ((int)ant->tx) {
669 case 1:
670 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100671 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100672 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
673 break;
674 case 2:
675 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
676 break;
677 case 3:
678 /* Do nothing */
679 break;
680 }
681
682 /*
683 * Configure the RX antenna.
684 */
685 switch ((int)ant->rx) {
686 case 1:
687 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
688 break;
689 case 2:
690 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
691 break;
692 case 3:
693 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
694 break;
695 }
696
697 rt2800_bbp_write(rt2x00dev, 3, r3);
698 rt2800_bbp_write(rt2x00dev, 1, r1);
699}
700EXPORT_SYMBOL_GPL(rt2800_config_ant);
701
702static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
703 struct rt2x00lib_conf *libconf)
704{
705 u16 eeprom;
706 short lna_gain;
707
708 if (libconf->rf.channel <= 14) {
709 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
710 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
711 } else if (libconf->rf.channel <= 64) {
712 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
713 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
714 } else if (libconf->rf.channel <= 128) {
715 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
716 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
717 } else {
718 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
719 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
720 }
721
722 rt2x00dev->lna_gain = lna_gain;
723}
724
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200725static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
726 struct ieee80211_conf *conf,
727 struct rf_channel *rf,
728 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100729{
730 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
731
732 if (rt2x00dev->default_ant.tx == 1)
733 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
734
735 if (rt2x00dev->default_ant.rx == 1) {
736 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
737 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
738 } else if (rt2x00dev->default_ant.rx == 2)
739 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
740
741 if (rf->channel > 14) {
742 /*
743 * When TX power is below 0, we should increase it by 7 to
744 * make it a positive value (Minumum value is -7).
745 * However this means that values between 0 and 7 have
746 * double meaning, and we should set a 7DBm boost flag.
747 */
748 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
749 (info->tx_power1 >= 0));
750
751 if (info->tx_power1 < 0)
752 info->tx_power1 += 7;
753
754 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
755 TXPOWER_A_TO_DEV(info->tx_power1));
756
757 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
758 (info->tx_power2 >= 0));
759
760 if (info->tx_power2 < 0)
761 info->tx_power2 += 7;
762
763 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
764 TXPOWER_A_TO_DEV(info->tx_power2));
765 } else {
766 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
767 TXPOWER_G_TO_DEV(info->tx_power1));
768 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
769 TXPOWER_G_TO_DEV(info->tx_power2));
770 }
771
772 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
773
774 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
775 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
776 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
777 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
778
779 udelay(200);
780
781 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
782 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
783 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
784 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
785
786 udelay(200);
787
788 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
789 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
790 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
791 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
792}
793
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200794static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
795 struct ieee80211_conf *conf,
796 struct rf_channel *rf,
797 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100798{
799 u8 rfcsr;
800
801 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +0100802 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100803
804 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200805 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100806 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
807
808 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
809 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
810 TXPOWER_G_TO_DEV(info->tx_power1));
811 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
812
Helmut Schaa5a673962010-04-23 15:54:43 +0200813 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
814 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
815 TXPOWER_G_TO_DEV(info->tx_power2));
816 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
817
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100818 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
819 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
820 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
821
822 rt2800_rfcsr_write(rt2x00dev, 24,
823 rt2x00dev->calibration[conf_is_ht40(conf)]);
824
Gertjan van Wingerde71976902010-03-24 21:42:36 +0100825 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100826 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +0100827 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100828}
829
830static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
831 struct ieee80211_conf *conf,
832 struct rf_channel *rf,
833 struct channel_info *info)
834{
835 u32 reg;
836 unsigned int tx_pin;
837 u8 bbp;
838
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200839 if (rt2x00_rf(rt2x00dev, RF2020) ||
840 rt2x00_rf(rt2x00dev, RF3020) ||
841 rt2x00_rf(rt2x00dev, RF3021) ||
842 rt2x00_rf(rt2x00dev, RF3022))
843 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +0100844 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200845 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100846
847 /*
848 * Change BBP settings
849 */
850 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
851 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
852 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
853 rt2800_bbp_write(rt2x00dev, 86, 0);
854
855 if (rf->channel <= 14) {
856 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
857 rt2800_bbp_write(rt2x00dev, 82, 0x62);
858 rt2800_bbp_write(rt2x00dev, 75, 0x46);
859 } else {
860 rt2800_bbp_write(rt2x00dev, 82, 0x84);
861 rt2800_bbp_write(rt2x00dev, 75, 0x50);
862 }
863 } else {
864 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
865
866 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
867 rt2800_bbp_write(rt2x00dev, 75, 0x46);
868 else
869 rt2800_bbp_write(rt2x00dev, 75, 0x50);
870 }
871
872 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
873 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
874 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
875 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
876 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
877
878 tx_pin = 0;
879
880 /* Turn on unused PA or LNA when not using 1T or 1R */
881 if (rt2x00dev->default_ant.tx != 1) {
882 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
883 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
884 }
885
886 /* Turn on unused PA or LNA when not using 1T or 1R */
887 if (rt2x00dev->default_ant.rx != 1) {
888 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
889 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
890 }
891
892 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
893 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
894 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
895 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
896 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
897 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
898
899 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
900
901 rt2800_bbp_read(rt2x00dev, 4, &bbp);
902 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
903 rt2800_bbp_write(rt2x00dev, 4, bbp);
904
905 rt2800_bbp_read(rt2x00dev, 3, &bbp);
906 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
907 rt2800_bbp_write(rt2x00dev, 3, bbp);
908
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +0200909 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100910 if (conf_is_ht40(conf)) {
911 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
912 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
913 rt2800_bbp_write(rt2x00dev, 73, 0x16);
914 } else {
915 rt2800_bbp_write(rt2x00dev, 69, 0x16);
916 rt2800_bbp_write(rt2x00dev, 70, 0x08);
917 rt2800_bbp_write(rt2x00dev, 73, 0x11);
918 }
919 }
920
921 msleep(1);
922}
923
924static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
925 const int txpower)
926{
927 u32 reg;
928 u32 value = TXPOWER_G_TO_DEV(txpower);
929 u8 r1;
930
931 rt2800_bbp_read(rt2x00dev, 1, &r1);
932 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
933 rt2800_bbp_write(rt2x00dev, 1, r1);
934
935 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
936 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
937 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
938 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
939 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
940 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
941 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
942 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
943 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
944 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
945
946 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
947 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
948 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
949 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
950 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
951 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
952 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
953 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
954 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
955 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
956
957 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
958 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
959 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
960 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
961 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
962 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
963 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
964 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
965 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
966 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
967
968 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
969 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
970 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
971 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
972 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
973 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
974 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
975 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
976 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
977 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
978
979 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
980 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
981 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
982 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
983 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
984 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
985}
986
987static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
988 struct rt2x00lib_conf *libconf)
989{
990 u32 reg;
991
992 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
993 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
994 libconf->conf->short_frame_max_tx_count);
995 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
996 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100997 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
998}
999
1000static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1001 struct rt2x00lib_conf *libconf)
1002{
1003 enum dev_state state =
1004 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1005 STATE_SLEEP : STATE_AWAKE;
1006 u32 reg;
1007
1008 if (state == STATE_SLEEP) {
1009 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1010
1011 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1012 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1013 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1014 libconf->conf->listen_interval - 1);
1015 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1016 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1017
1018 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1019 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001020 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1021 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1022 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1023 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1024 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001025
1026 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001027 }
1028}
1029
1030void rt2800_config(struct rt2x00_dev *rt2x00dev,
1031 struct rt2x00lib_conf *libconf,
1032 const unsigned int flags)
1033{
1034 /* Always recalculate LNA gain before changing configuration */
1035 rt2800_config_lna_gain(rt2x00dev, libconf);
1036
1037 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1038 rt2800_config_channel(rt2x00dev, libconf->conf,
1039 &libconf->rf, &libconf->channel);
1040 if (flags & IEEE80211_CONF_CHANGE_POWER)
1041 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1042 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1043 rt2800_config_retry_limit(rt2x00dev, libconf);
1044 if (flags & IEEE80211_CONF_CHANGE_PS)
1045 rt2800_config_ps(rt2x00dev, libconf);
1046}
1047EXPORT_SYMBOL_GPL(rt2800_config);
1048
1049/*
1050 * Link tuning
1051 */
1052void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1053{
1054 u32 reg;
1055
1056 /*
1057 * Update FCS error count from register.
1058 */
1059 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1060 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1061}
1062EXPORT_SYMBOL_GPL(rt2800_link_stats);
1063
1064static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1065{
1066 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001067 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001068 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001069 rt2x00_rt(rt2x00dev, RT3090) ||
1070 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001071 return 0x1c + (2 * rt2x00dev->lna_gain);
1072 else
1073 return 0x2e + rt2x00dev->lna_gain;
1074 }
1075
1076 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1077 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1078 else
1079 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1080}
1081
1082static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1083 struct link_qual *qual, u8 vgc_level)
1084{
1085 if (qual->vgc_level != vgc_level) {
1086 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1087 qual->vgc_level = vgc_level;
1088 qual->vgc_level_reg = vgc_level;
1089 }
1090}
1091
1092void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1093{
1094 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1095}
1096EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1097
1098void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1099 const u32 count)
1100{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001101 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001102 return;
1103
1104 /*
1105 * When RSSI is better then -80 increase VGC level with 0x10
1106 */
1107 rt2800_set_vgc(rt2x00dev, qual,
1108 rt2800_get_default_vgc(rt2x00dev) +
1109 ((qual->rssi > -80) * 0x10));
1110}
1111EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001112
1113/*
1114 * Initialization functions.
1115 */
1116int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1117{
1118 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001119 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001120 unsigned int i;
1121
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001122 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1123 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1124 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1125 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1126 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1127 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1128 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1129
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001130 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001131 /*
Thadeu Lima de Souza Cascardo235faf92009-11-12 20:04:52 +01001132 * Wait until BBP and RF are ready.
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001133 */
1134 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1135 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
1136 if (reg && reg != ~0)
1137 break;
1138 msleep(1);
1139 }
1140
1141 if (i == REGISTER_BUSY_COUNT) {
1142 ERROR(rt2x00dev, "Unstable hardware.\n");
1143 return -EBUSY;
1144 }
1145
1146 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
1147 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
1148 reg & ~0x00002000);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001149 } else if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev)) {
1150 /*
1151 * Reset DMA indexes
1152 */
1153 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
1154 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1155 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1156 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1157 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1158 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1159 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1160 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
1161 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
1162
1163 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1164 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
1165
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001166 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001167 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001168
1169 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
1170 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1171 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
1172 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
1173
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001174 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001175 rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
Gertjan van Wingerdeac394912009-12-23 00:03:23 +01001176#if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001177 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
1178 USB_MODE_RESET, REGISTER_TIMEOUT);
1179#endif
1180 }
1181
1182 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1183
1184 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1185 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1186 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1187 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1188 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1189 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1190
1191 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1192 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1193 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1194 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1195 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1196 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1197
1198 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1199 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1200
1201 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1202
1203 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1204 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1205 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1206 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1207 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1208 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1209 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1210 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1211
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001212 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1213
1214 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1215 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1216 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1217 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1218
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001219 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001220 rt2x00_rt(rt2x00dev, RT3090) ||
1221 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001222 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1223 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001224 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001225 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1226 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001227 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1228 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1229 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1230 0x0000002c);
1231 else
1232 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1233 0x0000000f);
1234 } else {
1235 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1236 }
1237 rt2800_register_write(rt2x00dev, TX_SW_CFG2, reg);
1238 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001239 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001240
1241 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1242 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1243 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1244 } else {
1245 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1246 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1247 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001248 } else {
1249 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1250 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1251 }
1252
1253 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1254 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1255 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1256 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1257 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1258 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1259 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1260 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1261 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1262 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1263
1264 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1265 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001266 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001267 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1268 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1269
1270 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1271 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001272 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001273 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001274 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001275 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1276 else
1277 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1278 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1279 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1280 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1281
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001282 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1283 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1284 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1285 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1286 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1287 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1288 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1289 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1290 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1291
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001292 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1293
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001294 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1295 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1296 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1297 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1298 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1299 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1300 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1301 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1302
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001303 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1304 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001305 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001306 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1307 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001308 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001309 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1310 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1311 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1312
1313 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001314 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001315 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1316 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1317 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1318 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1319 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001320 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001321 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001322 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1323 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001324 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1325
1326 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001327 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001328 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1329 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1330 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1331 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1332 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001333 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001334 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001335 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1336 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001337 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1338
1339 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1340 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1341 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1342 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1343 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1344 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1345 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1346 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1347 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1348 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001349 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001350 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1351
1352 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1353 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001354 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1355 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001356 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1357 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1358 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1359 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1360 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1361 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1362 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001363 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001364 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1365
1366 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1367 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1368 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1369 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1370 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1371 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1372 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1373 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1374 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1375 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001376 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001377 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1378
1379 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1380 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1381 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1382 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1383 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1384 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1385 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1386 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1387 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1388 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001389 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001390 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1391
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001392 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001393 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1394
1395 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1396 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1397 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1398 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1399 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1400 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1401 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1402 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1403 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1404 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1405 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1406 }
1407
1408 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1409 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1410
1411 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1412 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1413 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1414 IEEE80211_MAX_RTS_THRESHOLD);
1415 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1416 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1417
1418 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001419
1420 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1421 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 32);
1422 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 32);
1423 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1424 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1425 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1426 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1427
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001428 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1429
1430 /*
1431 * ASIC will keep garbage value after boot, clear encryption keys.
1432 */
1433 for (i = 0; i < 4; i++)
1434 rt2800_register_write(rt2x00dev,
1435 SHARED_KEY_MODE_ENTRY(i), 0);
1436
1437 for (i = 0; i < 256; i++) {
1438 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1439 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1440 wcid, sizeof(wcid));
1441
1442 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1443 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1444 }
1445
1446 /*
1447 * Clear all beacons
1448 * For the Beacon base registers we only need to clear
1449 * the first byte since that byte contains the VALID and OWNER
1450 * bits which (when set to 0) will invalidate the entire beacon.
1451 */
1452 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1453 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1454 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1455 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1456 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1457 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1458 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1459 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
1460
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001461 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001462 rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
1463 rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
1464 rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
1465 }
1466
1467 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1468 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1469 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1470 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1471 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1472 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1473 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1474 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1475 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1476 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1477
1478 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1479 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1480 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1481 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1482 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1483 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1484 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1485 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1486 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1487 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1488
1489 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1490 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1491 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1492 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1493 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1494 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1495 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1496 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1497 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1498 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1499
1500 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1501 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1502 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1503 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1504 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1505 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1506
1507 /*
1508 * We must clear the error counters.
1509 * These registers are cleared on read,
1510 * so we may pass a useless variable to store the value.
1511 */
1512 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1513 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1514 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1515 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1516 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1517 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1518
1519 return 0;
1520}
1521EXPORT_SYMBOL_GPL(rt2800_init_registers);
1522
1523static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1524{
1525 unsigned int i;
1526 u32 reg;
1527
1528 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1529 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1530 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1531 return 0;
1532
1533 udelay(REGISTER_BUSY_DELAY);
1534 }
1535
1536 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1537 return -EACCES;
1538}
1539
1540static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1541{
1542 unsigned int i;
1543 u8 value;
1544
1545 /*
1546 * BBP was enabled after firmware was loaded,
1547 * but we need to reactivate it now.
1548 */
1549 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1550 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1551 msleep(1);
1552
1553 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1554 rt2800_bbp_read(rt2x00dev, 0, &value);
1555 if ((value != 0xff) && (value != 0x00))
1556 return 0;
1557 udelay(REGISTER_BUSY_DELAY);
1558 }
1559
1560 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1561 return -EACCES;
1562}
1563
1564int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1565{
1566 unsigned int i;
1567 u16 eeprom;
1568 u8 reg_id;
1569 u8 value;
1570
1571 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1572 rt2800_wait_bbp_ready(rt2x00dev)))
1573 return -EACCES;
1574
Helmut Schaabaff8002010-04-28 09:58:59 +02001575 if (rt2800_is_305x_soc(rt2x00dev))
1576 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1577
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001578 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1579 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001580
1581 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
1582 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1583 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1584 } else {
1585 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1586 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1587 }
1588
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001589 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001590
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001591 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001592 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001593 rt2x00_rt(rt2x00dev, RT3090) ||
1594 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001595 rt2800_bbp_write(rt2x00dev, 79, 0x13);
1596 rt2800_bbp_write(rt2x00dev, 80, 0x05);
1597 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02001598 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1599 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1600 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001601 } else {
1602 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1603 }
1604
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001605 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1606 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001607
1608 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D) ||
1609 rt2x00_rt_rev(rt2x00dev, RT2870, REV_RT2870D))
1610 rt2800_bbp_write(rt2x00dev, 84, 0x19);
1611 else
1612 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1613
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001614 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1615 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1616 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001617
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001618 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001619 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001620 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02001621 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
1622 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001623 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1624 else
1625 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1626
Helmut Schaabaff8002010-04-28 09:58:59 +02001627 if (rt2800_is_305x_soc(rt2x00dev))
1628 rt2800_bbp_write(rt2x00dev, 105, 0x01);
1629 else
1630 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001631 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001632
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001633 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001634 rt2x00_rt(rt2x00dev, RT3090) ||
1635 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001636 rt2800_bbp_read(rt2x00dev, 138, &value);
1637
1638 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1639 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
1640 value |= 0x20;
1641 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
1642 value &= ~0x02;
1643
1644 rt2800_bbp_write(rt2x00dev, 138, value);
1645 }
1646
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001647
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001648 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1649 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1650
1651 if (eeprom != 0xffff && eeprom != 0x0000) {
1652 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1653 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1654 rt2800_bbp_write(rt2x00dev, reg_id, value);
1655 }
1656 }
1657
1658 return 0;
1659}
1660EXPORT_SYMBOL_GPL(rt2800_init_bbp);
1661
1662static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1663 bool bw40, u8 rfcsr24, u8 filter_target)
1664{
1665 unsigned int i;
1666 u8 bbp;
1667 u8 rfcsr;
1668 u8 passband;
1669 u8 stopband;
1670 u8 overtuned = 0;
1671
1672 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1673
1674 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1675 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
1676 rt2800_bbp_write(rt2x00dev, 4, bbp);
1677
1678 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1679 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
1680 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1681
1682 /*
1683 * Set power & frequency of passband test tone
1684 */
1685 rt2800_bbp_write(rt2x00dev, 24, 0);
1686
1687 for (i = 0; i < 100; i++) {
1688 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1689 msleep(1);
1690
1691 rt2800_bbp_read(rt2x00dev, 55, &passband);
1692 if (passband)
1693 break;
1694 }
1695
1696 /*
1697 * Set power & frequency of stopband test tone
1698 */
1699 rt2800_bbp_write(rt2x00dev, 24, 0x06);
1700
1701 for (i = 0; i < 100; i++) {
1702 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1703 msleep(1);
1704
1705 rt2800_bbp_read(rt2x00dev, 55, &stopband);
1706
1707 if ((passband - stopband) <= filter_target) {
1708 rfcsr24++;
1709 overtuned += ((passband - stopband) == filter_target);
1710 } else
1711 break;
1712
1713 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1714 }
1715
1716 rfcsr24 -= !!overtuned;
1717
1718 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1719 return rfcsr24;
1720}
1721
1722int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1723{
1724 u8 rfcsr;
1725 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001726 u32 reg;
1727 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001728
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001729 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001730 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001731 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02001732 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02001733 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001734 return 0;
1735
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001736 /*
1737 * Init RF calibration.
1738 */
1739 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1740 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1741 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1742 msleep(1);
1743 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1744 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1745
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001746 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001747 rt2x00_rt(rt2x00dev, RT3071) ||
1748 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001749 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1750 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1751 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1752 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1753 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001754 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001755 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1756 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1757 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1758 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1759 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1760 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1761 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1762 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1763 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1764 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1765 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1766 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001767 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001768 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
1769 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
1770 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
1771 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
1772 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
1773 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1774 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
1775 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
1776 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
1777 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
1778 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
1779 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
1780 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1781 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
1782 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
1783 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1784 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
1785 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
1786 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
1787 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
1788 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
1789 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
1790 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
1791 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1792 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
1793 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1794 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
1795 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
1796 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
1797 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
1798 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
1799 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
1800 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02001801 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02001802 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1803 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1804 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1805 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1806 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1807 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1808 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1809 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1810 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1811 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1812 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1813 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1814 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1815 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1816 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1817 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1818 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1819 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1820 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1821 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1822 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1823 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1824 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1825 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1826 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1827 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1828 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1829 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1830 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1831 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02001832 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
1833 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
1834 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001835 }
1836
1837 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1838 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
1839 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
1840 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
1841 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001842 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
1843 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001844 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
1845 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
1846 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1847
1848 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
1849
1850 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
1851 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001852 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
1853 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001854 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1855 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1856 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
1857 else
1858 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
1859 }
1860 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001861 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
1862 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1863 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
1864 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001865 }
1866
1867 /*
1868 * Set RX Filter calibration for 20MHz and 40MHz
1869 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001870 if (rt2x00_rt(rt2x00dev, RT3070)) {
1871 rt2x00dev->calibration[0] =
1872 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1873 rt2x00dev->calibration[1] =
1874 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001875 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001876 rt2x00_rt(rt2x00dev, RT3090) ||
1877 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001878 rt2x00dev->calibration[0] =
1879 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
1880 rt2x00dev->calibration[1] =
1881 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001882 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001883
1884 /*
1885 * Set back to initial state
1886 */
1887 rt2800_bbp_write(rt2x00dev, 24, 0);
1888
1889 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1890 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
1891 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1892
1893 /*
1894 * set BBP back to BW20
1895 */
1896 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1897 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
1898 rt2800_bbp_write(rt2x00dev, 4, bbp);
1899
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001900 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001901 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001902 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1903 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001904 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
1905
1906 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
1907 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
1908 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
1909
1910 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1911 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001912 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001913 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1914 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001915 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1916 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
1917 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
1918 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001919 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
1920 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
1921 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
1922 rt2x00_get_field16(eeprom,
1923 EEPROM_TXMIXER_GAIN_BG_VAL));
1924 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
1925
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001926 if (rt2x00_rt(rt2x00dev, RT3090)) {
1927 rt2800_bbp_read(rt2x00dev, 138, &bbp);
1928
1929 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1930 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
1931 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
1932 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
1933 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
1934
1935 rt2800_bbp_write(rt2x00dev, 138, bbp);
1936 }
1937
1938 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001939 rt2x00_rt(rt2x00dev, RT3090) ||
1940 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001941 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1942 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
1943 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
1944 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
1945 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
1946 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
1947 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
1948
1949 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
1950 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
1951 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
1952
1953 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
1954 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
1955 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
1956
1957 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
1958 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
1959 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
1960 }
1961
1962 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001963 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001964 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
1965 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001966 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
1967 else
1968 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
1969 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
1970 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
1971 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
1972 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
1973 }
1974
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001975 return 0;
1976}
1977EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01001978
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01001979int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
1980{
1981 u32 reg;
1982
1983 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
1984
1985 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
1986}
1987EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
1988
1989static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
1990{
1991 u32 reg;
1992
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01001993 mutex_lock(&rt2x00dev->csr_mutex);
1994
1995 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01001996 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
1997 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
1998 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01001999 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002000
2001 /* Wait until the EEPROM has been loaded */
2002 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2003
2004 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002005 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2006 (u32 *)&rt2x00dev->eeprom[i]);
2007 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2008 (u32 *)&rt2x00dev->eeprom[i + 2]);
2009 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2010 (u32 *)&rt2x00dev->eeprom[i + 4]);
2011 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2012 (u32 *)&rt2x00dev->eeprom[i + 6]);
2013
2014 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002015}
2016
2017void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2018{
2019 unsigned int i;
2020
2021 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2022 rt2800_efuse_read(rt2x00dev, i);
2023}
2024EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2025
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002026int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2027{
2028 u16 word;
2029 u8 *mac;
2030 u8 default_lna_gain;
2031
2032 /*
2033 * Start validation of the data that has been read.
2034 */
2035 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2036 if (!is_valid_ether_addr(mac)) {
2037 random_ether_addr(mac);
2038 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2039 }
2040
2041 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2042 if (word == 0xffff) {
2043 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2044 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2045 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2046 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2047 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002048 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
2049 rt2x00_rt(rt2x00dev, RT2870) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002050 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002051 /*
2052 * There is a max of 2 RX streams for RT28x0 series
2053 */
2054 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2055 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2056 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2057 }
2058
2059 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2060 if (word == 0xffff) {
2061 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2062 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2063 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2064 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2065 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2066 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2067 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2068 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2069 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2070 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2071 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2072 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2073 }
2074
2075 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2076 if ((word & 0x00ff) == 0x00ff) {
2077 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2078 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2079 LED_MODE_TXRX_ACTIVITY);
2080 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2081 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2082 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2083 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2084 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2085 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2086 }
2087
2088 /*
2089 * During the LNA validation we are going to use
2090 * lna0 as correct value. Note that EEPROM_LNA
2091 * is never validated.
2092 */
2093 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2094 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2095
2096 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2097 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2098 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2099 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2100 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2101 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2102
2103 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2104 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2105 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2106 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2107 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2108 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2109 default_lna_gain);
2110 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2111
2112 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2113 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2114 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2115 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2116 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2117 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2118
2119 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2120 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2121 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2122 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2123 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2124 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2125 default_lna_gain);
2126 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2127
2128 return 0;
2129}
2130EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2131
2132int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2133{
2134 u32 reg;
2135 u16 value;
2136 u16 eeprom;
2137
2138 /*
2139 * Read EEPROM word for configuration.
2140 */
2141 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2142
2143 /*
2144 * Identify RF chipset.
2145 */
2146 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2147 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2148
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002149 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2150 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002151
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002152 if (!rt2x00_rt(rt2x00dev, RT2860) &&
2153 !rt2x00_rt(rt2x00dev, RT2870) &&
2154 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002155 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002156 !rt2x00_rt(rt2x00dev, RT3070) &&
2157 !rt2x00_rt(rt2x00dev, RT3071) &&
2158 !rt2x00_rt(rt2x00dev, RT3090) &&
2159 !rt2x00_rt(rt2x00dev, RT3390) &&
2160 !rt2x00_rt(rt2x00dev, RT3572)) {
2161 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2162 return -ENODEV;
2163 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002164
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002165 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2166 !rt2x00_rf(rt2x00dev, RF2850) &&
2167 !rt2x00_rf(rt2x00dev, RF2720) &&
2168 !rt2x00_rf(rt2x00dev, RF2750) &&
2169 !rt2x00_rf(rt2x00dev, RF3020) &&
2170 !rt2x00_rf(rt2x00dev, RF2020) &&
2171 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002172 !rt2x00_rf(rt2x00dev, RF3022) &&
2173 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002174 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2175 return -ENODEV;
2176 }
2177
2178 /*
2179 * Identify default antenna configuration.
2180 */
2181 rt2x00dev->default_ant.tx =
2182 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2183 rt2x00dev->default_ant.rx =
2184 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2185
2186 /*
2187 * Read frequency offset and RF programming sequence.
2188 */
2189 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2190 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2191
2192 /*
2193 * Read external LNA informations.
2194 */
2195 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2196
2197 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2198 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2199 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2200 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2201
2202 /*
2203 * Detect if this device has an hardware controlled radio.
2204 */
2205 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2206 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2207
2208 /*
2209 * Store led settings, for correct led behaviour.
2210 */
2211#ifdef CONFIG_RT2X00_LIB_LEDS
2212 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2213 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2214 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2215
2216 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2217#endif /* CONFIG_RT2X00_LIB_LEDS */
2218
2219 return 0;
2220}
2221EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2222
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002223/*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002224 * RF value list for rt28x0
2225 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2226 */
2227static const struct rf_channel rf_vals[] = {
2228 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2229 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2230 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2231 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2232 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2233 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2234 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2235 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2236 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2237 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2238 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2239 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2240 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2241 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2242
2243 /* 802.11 UNI / HyperLan 2 */
2244 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2245 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2246 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2247 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2248 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2249 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2250 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2251 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2252 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2253 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2254 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2255 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2256
2257 /* 802.11 HyperLan 2 */
2258 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2259 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2260 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2261 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2262 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2263 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2264 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2265 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2266 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2267 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2268 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2269 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2270 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2271 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2272 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2273 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2274
2275 /* 802.11 UNII */
2276 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2277 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2278 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2279 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2280 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2281 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2282 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2283 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2284 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2285 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2286 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2287
2288 /* 802.11 Japan */
2289 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2290 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2291 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2292 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2293 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2294 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2295 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2296};
2297
2298/*
2299 * RF value list for rt3070
2300 * Supports: 2.4 GHz
2301 */
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01002302static const struct rf_channel rf_vals_302x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002303 {1, 241, 2, 2 },
2304 {2, 241, 2, 7 },
2305 {3, 242, 2, 2 },
2306 {4, 242, 2, 7 },
2307 {5, 243, 2, 2 },
2308 {6, 243, 2, 7 },
2309 {7, 244, 2, 2 },
2310 {8, 244, 2, 7 },
2311 {9, 245, 2, 2 },
2312 {10, 245, 2, 7 },
2313 {11, 246, 2, 2 },
2314 {12, 246, 2, 7 },
2315 {13, 247, 2, 2 },
2316 {14, 248, 2, 4 },
2317};
2318
2319int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2320{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002321 struct hw_mode_spec *spec = &rt2x00dev->spec;
2322 struct channel_info *info;
2323 char *tx_power1;
2324 char *tx_power2;
2325 unsigned int i;
2326 u16 eeprom;
2327
2328 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002329 * Disable powersaving as default on PCI devices.
2330 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002331 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002332 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2333
2334 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002335 * Initialize all hw fields.
2336 */
2337 rt2x00dev->hw->flags =
2338 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2339 IEEE80211_HW_SIGNAL_DBM |
2340 IEEE80211_HW_SUPPORTS_PS |
2341 IEEE80211_HW_PS_NULLFUNC_STACK;
2342
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002343 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2344 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2345 rt2x00_eeprom_addr(rt2x00dev,
2346 EEPROM_MAC_ADDR_0));
2347
2348 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2349
2350 /*
2351 * Initialize hw_mode information.
2352 */
2353 spec->supported_bands = SUPPORT_BAND_2GHZ;
2354 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2355
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002356 if (rt2x00_rf(rt2x00dev, RF2820) ||
2357 rt2x00_rf(rt2x00dev, RF2720) ||
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002358 rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002359 spec->num_channels = 14;
2360 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002361 } else if (rt2x00_rf(rt2x00dev, RF2850) || rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002362 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2363 spec->num_channels = ARRAY_SIZE(rf_vals);
2364 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002365 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2366 rt2x00_rf(rt2x00dev, RF2020) ||
2367 rt2x00_rf(rt2x00dev, RF3021) ||
2368 rt2x00_rf(rt2x00dev, RF3022)) {
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01002369 spec->num_channels = ARRAY_SIZE(rf_vals_302x);
2370 spec->channels = rf_vals_302x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002371 }
2372
2373 /*
2374 * Initialize HT information.
2375 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002376 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002377 spec->ht.ht_supported = true;
2378 else
2379 spec->ht.ht_supported = false;
2380
Helmut Schaa2caaa5d2010-04-23 15:05:29 +02002381 /*
2382 * Don't set IEEE80211_HT_CAP_SUP_WIDTH_20_40 for now as it causes
2383 * reception problems with HT40 capable 11n APs
2384 */
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002385 spec->ht.cap =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002386 IEEE80211_HT_CAP_GRN_FLD |
2387 IEEE80211_HT_CAP_SGI_20 |
2388 IEEE80211_HT_CAP_SGI_40 |
2389 IEEE80211_HT_CAP_TX_STBC |
Johannes Berg9a418af2009-12-17 13:55:48 +01002390 IEEE80211_HT_CAP_RX_STBC;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002391 spec->ht.ampdu_factor = 3;
2392 spec->ht.ampdu_density = 4;
2393 spec->ht.mcs.tx_params =
2394 IEEE80211_HT_MCS_TX_DEFINED |
2395 IEEE80211_HT_MCS_TX_RX_DIFF |
2396 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2397 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2398
2399 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2400 case 3:
2401 spec->ht.mcs.rx_mask[2] = 0xff;
2402 case 2:
2403 spec->ht.mcs.rx_mask[1] = 0xff;
2404 case 1:
2405 spec->ht.mcs.rx_mask[0] = 0xff;
2406 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2407 break;
2408 }
2409
2410 /*
2411 * Create channel information array
2412 */
2413 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2414 if (!info)
2415 return -ENOMEM;
2416
2417 spec->channels_info = info;
2418
2419 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2420 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2421
2422 for (i = 0; i < 14; i++) {
2423 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2424 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2425 }
2426
2427 if (spec->num_channels > 14) {
2428 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2429 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2430
2431 for (i = 14; i < spec->num_channels; i++) {
2432 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2433 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2434 }
2435 }
2436
2437 return 0;
2438}
2439EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2440
2441/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002442 * IEEE80211 stack callback functions.
2443 */
2444static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2445 u32 *iv32, u16 *iv16)
2446{
2447 struct rt2x00_dev *rt2x00dev = hw->priv;
2448 struct mac_iveiv_entry iveiv_entry;
2449 u32 offset;
2450
2451 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2452 rt2800_register_multiread(rt2x00dev, offset,
2453 &iveiv_entry, sizeof(iveiv_entry));
2454
Julia Lawall855da5e2009-12-13 17:07:45 +01002455 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2456 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002457}
2458
2459static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2460{
2461 struct rt2x00_dev *rt2x00dev = hw->priv;
2462 u32 reg;
2463 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2464
2465 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2466 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2467 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2468
2469 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2470 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2471 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2472
2473 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2474 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2475 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2476
2477 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2478 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2479 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2480
2481 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2482 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2483 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2484
2485 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2486 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2487 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2488
2489 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2490 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2491 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2492
2493 return 0;
2494}
2495
2496static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2497 const struct ieee80211_tx_queue_params *params)
2498{
2499 struct rt2x00_dev *rt2x00dev = hw->priv;
2500 struct data_queue *queue;
2501 struct rt2x00_field32 field;
2502 int retval;
2503 u32 reg;
2504 u32 offset;
2505
2506 /*
2507 * First pass the configuration through rt2x00lib, that will
2508 * update the queue settings and validate the input. After that
2509 * we are free to update the registers based on the value
2510 * in the queue parameter.
2511 */
2512 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2513 if (retval)
2514 return retval;
2515
2516 /*
2517 * We only need to perform additional register initialization
2518 * for WMM queues/
2519 */
2520 if (queue_idx >= 4)
2521 return 0;
2522
2523 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2524
2525 /* Update WMM TXOP register */
2526 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2527 field.bit_offset = (queue_idx & 1) * 16;
2528 field.bit_mask = 0xffff << field.bit_offset;
2529
2530 rt2800_register_read(rt2x00dev, offset, &reg);
2531 rt2x00_set_field32(&reg, field, queue->txop);
2532 rt2800_register_write(rt2x00dev, offset, reg);
2533
2534 /* Update WMM registers */
2535 field.bit_offset = queue_idx * 4;
2536 field.bit_mask = 0xf << field.bit_offset;
2537
2538 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2539 rt2x00_set_field32(&reg, field, queue->aifs);
2540 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
2541
2542 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
2543 rt2x00_set_field32(&reg, field, queue->cw_min);
2544 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
2545
2546 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
2547 rt2x00_set_field32(&reg, field, queue->cw_max);
2548 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
2549
2550 /* Update EDCA registers */
2551 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2552
2553 rt2800_register_read(rt2x00dev, offset, &reg);
2554 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2555 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2556 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2557 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
2558 rt2800_register_write(rt2x00dev, offset, reg);
2559
2560 return 0;
2561}
2562
2563static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
2564{
2565 struct rt2x00_dev *rt2x00dev = hw->priv;
2566 u64 tsf;
2567 u32 reg;
2568
2569 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
2570 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
2571 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
2572 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2573
2574 return tsf;
2575}
2576
2577const struct ieee80211_ops rt2800_mac80211_ops = {
2578 .tx = rt2x00mac_tx,
2579 .start = rt2x00mac_start,
2580 .stop = rt2x00mac_stop,
2581 .add_interface = rt2x00mac_add_interface,
2582 .remove_interface = rt2x00mac_remove_interface,
2583 .config = rt2x00mac_config,
2584 .configure_filter = rt2x00mac_configure_filter,
2585 .set_tim = rt2x00mac_set_tim,
2586 .set_key = rt2x00mac_set_key,
2587 .get_stats = rt2x00mac_get_stats,
2588 .get_tkip_seq = rt2800_get_tkip_seq,
2589 .set_rts_threshold = rt2800_set_rts_threshold,
2590 .bss_info_changed = rt2x00mac_bss_info_changed,
2591 .conf_tx = rt2800_conf_tx,
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002592 .get_tsf = rt2800_get_tsf,
2593 .rfkill_poll = rt2x00mac_rfkill_poll,
2594};
2595EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);