blob: a63b08d66dcea7facfb8e56bae7df5b51ddd3f9c [file] [log] [blame]
Shawn Guofba311f2010-12-18 21:39:31 +08001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
23#include <linux/init.h>
24#include <linux/interrupt.h>
25#include <linux/io.h>
26#include <linux/irq.h>
27#include <linux/gpio.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060028#include <linux/platform_device.h>
29#include <linux/slab.h>
Shawn Guo06f88a82011-06-06 22:31:29 +080030#include <linux/basic_mmio_gpio.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040031#include <linux/module.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060032#include <mach/mxs.h>
Shawn Guofba311f2010-12-18 21:39:31 +080033
Shawn Guo8d7cf832011-06-06 09:37:58 -060034#define MXS_SET 0x4
35#define MXS_CLR 0x8
Shawn Guofba311f2010-12-18 21:39:31 +080036
37#define PINCTRL_DOUT(n) ((cpu_is_mx23() ? 0x0500 : 0x0700) + (n) * 0x10)
38#define PINCTRL_DIN(n) ((cpu_is_mx23() ? 0x0600 : 0x0900) + (n) * 0x10)
39#define PINCTRL_DOE(n) ((cpu_is_mx23() ? 0x0700 : 0x0b00) + (n) * 0x10)
40#define PINCTRL_PIN2IRQ(n) ((cpu_is_mx23() ? 0x0800 : 0x1000) + (n) * 0x10)
41#define PINCTRL_IRQEN(n) ((cpu_is_mx23() ? 0x0900 : 0x1100) + (n) * 0x10)
42#define PINCTRL_IRQLEV(n) ((cpu_is_mx23() ? 0x0a00 : 0x1200) + (n) * 0x10)
43#define PINCTRL_IRQPOL(n) ((cpu_is_mx23() ? 0x0b00 : 0x1300) + (n) * 0x10)
44#define PINCTRL_IRQSTAT(n) ((cpu_is_mx23() ? 0x0c00 : 0x1400) + (n) * 0x10)
45
46#define GPIO_INT_FALL_EDGE 0x0
47#define GPIO_INT_LOW_LEV 0x1
48#define GPIO_INT_RISE_EDGE 0x2
49#define GPIO_INT_HIGH_LEV 0x3
50#define GPIO_INT_LEV_MASK (1 << 0)
51#define GPIO_INT_POL_MASK (1 << 1)
52
Grant Likely7b2fa572011-06-06 09:37:58 -060053struct mxs_gpio_port {
54 void __iomem *base;
55 int id;
56 int irq;
Grant Likely7b2fa572011-06-06 09:37:58 -060057 int virtual_irq_start;
Shawn Guo06f88a82011-06-06 22:31:29 +080058 struct bgpio_chip bgc;
Grant Likely7b2fa572011-06-06 09:37:58 -060059};
60
Shawn Guofba311f2010-12-18 21:39:31 +080061/* Note: This driver assumes 32 GPIOs are handled in one register */
62
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010063static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
Shawn Guofba311f2010-12-18 21:39:31 +080064{
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010065 u32 gpio = irq_to_gpio(d->irq);
Shawn Guofba311f2010-12-18 21:39:31 +080066 u32 pin_mask = 1 << (gpio & 31);
Shawn Guo498c17c2011-06-07 22:00:54 +080067 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
68 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +080069 void __iomem *pin_addr;
70 int edge;
71
72 switch (type) {
73 case IRQ_TYPE_EDGE_RISING:
74 edge = GPIO_INT_RISE_EDGE;
75 break;
76 case IRQ_TYPE_EDGE_FALLING:
77 edge = GPIO_INT_FALL_EDGE;
78 break;
79 case IRQ_TYPE_LEVEL_LOW:
80 edge = GPIO_INT_LOW_LEV;
81 break;
82 case IRQ_TYPE_LEVEL_HIGH:
83 edge = GPIO_INT_HIGH_LEV;
84 break;
85 default:
86 return -EINVAL;
87 }
88
89 /* set level or edge */
90 pin_addr = port->base + PINCTRL_IRQLEV(port->id);
91 if (edge & GPIO_INT_LEV_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -060092 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +080093 else
Shawn Guo8d7cf832011-06-06 09:37:58 -060094 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +080095
96 /* set polarity */
97 pin_addr = port->base + PINCTRL_IRQPOL(port->id);
98 if (edge & GPIO_INT_POL_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -060099 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800100 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600101 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800102
Shawn Guo498c17c2011-06-07 22:00:54 +0800103 writel(1 << (gpio & 0x1f),
104 port->base + PINCTRL_IRQSTAT(port->id) + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800105
106 return 0;
107}
108
109/* MXS has one interrupt *per* gpio port */
110static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
111{
112 u32 irq_stat;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600113 struct mxs_gpio_port *port = irq_get_handler_data(irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800114 u32 gpio_irq_no_base = port->virtual_irq_start;
115
Uwe Kleine-König1f6b5dd2011-01-25 16:54:22 +0100116 desc->irq_data.chip->irq_ack(&desc->irq_data);
117
Shawn Guo8d7cf832011-06-06 09:37:58 -0600118 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port->id)) &
119 readl(port->base + PINCTRL_IRQEN(port->id));
Shawn Guofba311f2010-12-18 21:39:31 +0800120
121 while (irq_stat != 0) {
122 int irqoffset = fls(irq_stat) - 1;
123 generic_handle_irq(gpio_irq_no_base + irqoffset);
124 irq_stat &= ~(1 << irqoffset);
125 }
126}
127
128/*
129 * Set interrupt number "irq" in the GPIO as a wake-up source.
130 * While system is running, all registered GPIO interrupts need to have
131 * wake-up enabled. When system is suspended, only selected GPIO interrupts
132 * need to have wake-up enabled.
133 * @param irq interrupt source number
134 * @param enable enable as wake-up if equal to non-zero
135 * @return This function returns 0 on success.
136 */
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +0100137static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
Shawn Guofba311f2010-12-18 21:39:31 +0800138{
Shawn Guo498c17c2011-06-07 22:00:54 +0800139 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
140 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +0800141
Shawn Guo61617152011-06-07 22:00:53 +0800142 if (enable)
143 enable_irq_wake(port->irq);
144 else
145 disable_irq_wake(port->irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800146
147 return 0;
148}
149
Shawn Guo498c17c2011-06-07 22:00:54 +0800150static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port)
151{
152 struct irq_chip_generic *gc;
153 struct irq_chip_type *ct;
154
155 gc = irq_alloc_generic_chip("gpio-mxs", 1, port->virtual_irq_start,
156 port->base, handle_level_irq);
157 gc->private = port;
158
159 ct = gc->chip_types;
Shawn Guo591567a2011-07-19 21:16:56 +0800160 ct->chip.irq_ack = irq_gc_ack_set_bit;
Shawn Guo498c17c2011-06-07 22:00:54 +0800161 ct->chip.irq_mask = irq_gc_mask_clr_bit;
162 ct->chip.irq_unmask = irq_gc_mask_set_bit;
163 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800164 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
Shawn Guo498c17c2011-06-07 22:00:54 +0800165 ct->regs.ack = PINCTRL_IRQSTAT(port->id) + MXS_CLR;
166 ct->regs.mask = PINCTRL_IRQEN(port->id);
167
168 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
169}
Shawn Guofba311f2010-12-18 21:39:31 +0800170
Shawn Guo06f88a82011-06-06 22:31:29 +0800171static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
Shawn Guofba311f2010-12-18 21:39:31 +0800172{
Shawn Guo06f88a82011-06-06 22:31:29 +0800173 struct bgpio_chip *bgc = to_bgpio_chip(gc);
Shawn Guofba311f2010-12-18 21:39:31 +0800174 struct mxs_gpio_port *port =
Shawn Guo06f88a82011-06-06 22:31:29 +0800175 container_of(bgc, struct mxs_gpio_port, bgc);
Shawn Guofba311f2010-12-18 21:39:31 +0800176
177 return port->virtual_irq_start + offset;
178}
179
Shawn Guo8d7cf832011-06-06 09:37:58 -0600180static int __devinit mxs_gpio_probe(struct platform_device *pdev)
Shawn Guofba311f2010-12-18 21:39:31 +0800181{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600182 static void __iomem *base;
183 struct mxs_gpio_port *port;
184 struct resource *iores = NULL;
Shawn Guo498c17c2011-06-07 22:00:54 +0800185 int err;
Shawn Guofba311f2010-12-18 21:39:31 +0800186
Shawn Guo8d7cf832011-06-06 09:37:58 -0600187 port = kzalloc(sizeof(struct mxs_gpio_port), GFP_KERNEL);
188 if (!port)
189 return -ENOMEM;
Shawn Guofba311f2010-12-18 21:39:31 +0800190
Shawn Guo8d7cf832011-06-06 09:37:58 -0600191 port->id = pdev->id;
192 port->virtual_irq_start = MXS_GPIO_IRQ_START + port->id * 32;
Shawn Guofba311f2010-12-18 21:39:31 +0800193
Shawn Guo8d7cf832011-06-06 09:37:58 -0600194 /*
195 * map memory region only once, as all the gpio ports
196 * share the same one
197 */
198 if (!base) {
199 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
200 if (!iores) {
201 err = -ENODEV;
202 goto out_kfree;
Shawn Guofba311f2010-12-18 21:39:31 +0800203 }
204
Shawn Guo8d7cf832011-06-06 09:37:58 -0600205 if (!request_mem_region(iores->start, resource_size(iores),
206 pdev->name)) {
207 err = -EBUSY;
208 goto out_kfree;
209 }
Shawn Guofba311f2010-12-18 21:39:31 +0800210
Shawn Guo8d7cf832011-06-06 09:37:58 -0600211 base = ioremap(iores->start, resource_size(iores));
212 if (!base) {
213 err = -ENOMEM;
214 goto out_release_mem;
215 }
Shawn Guofba311f2010-12-18 21:39:31 +0800216 }
Shawn Guo8d7cf832011-06-06 09:37:58 -0600217 port->base = base;
218
219 port->irq = platform_get_irq(pdev, 0);
220 if (port->irq < 0) {
221 err = -EINVAL;
222 goto out_iounmap;
223 }
224
Shawn Guo498c17c2011-06-07 22:00:54 +0800225 /*
226 * select the pin interrupt functionality but initially
227 * disable the interrupts
228 */
229 writel(~0U, port->base + PINCTRL_PIN2IRQ(port->id));
Shawn Guo8d7cf832011-06-06 09:37:58 -0600230 writel(0, port->base + PINCTRL_IRQEN(port->id));
231
232 /* clear address has to be used to clear IRQSTAT bits */
233 writel(~0U, port->base + PINCTRL_IRQSTAT(port->id) + MXS_CLR);
234
Shawn Guo498c17c2011-06-07 22:00:54 +0800235 /* gpio-mxs can be a generic irq chip */
236 mxs_gpio_init_gc(port);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600237
238 /* setup one handler for each entry */
239 irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
240 irq_set_handler_data(port->irq, port);
241
Shawn Guo06f88a82011-06-06 22:31:29 +0800242 err = bgpio_init(&port->bgc, &pdev->dev, 4,
243 port->base + PINCTRL_DIN(port->id),
244 port->base + PINCTRL_DOUT(port->id), NULL,
245 port->base + PINCTRL_DOE(port->id), NULL, false);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600246 if (err)
247 goto out_iounmap;
Shawn Guofba311f2010-12-18 21:39:31 +0800248
Shawn Guo06f88a82011-06-06 22:31:29 +0800249 port->bgc.gc.to_irq = mxs_gpio_to_irq;
250 port->bgc.gc.base = port->id * 32;
251
252 err = gpiochip_add(&port->bgc.gc);
253 if (err)
254 goto out_bgpio_remove;
255
Shawn Guofba311f2010-12-18 21:39:31 +0800256 return 0;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600257
Shawn Guo06f88a82011-06-06 22:31:29 +0800258out_bgpio_remove:
259 bgpio_remove(&port->bgc);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600260out_iounmap:
261 if (iores)
262 iounmap(port->base);
263out_release_mem:
264 if (iores)
265 release_mem_region(iores->start, resource_size(iores));
266out_kfree:
267 kfree(port);
268 dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, err);
269 return err;
Shawn Guofba311f2010-12-18 21:39:31 +0800270}
271
Shawn Guo8d7cf832011-06-06 09:37:58 -0600272static struct platform_driver mxs_gpio_driver = {
273 .driver = {
274 .name = "gpio-mxs",
275 .owner = THIS_MODULE,
276 },
277 .probe = mxs_gpio_probe,
Shawn Guofba311f2010-12-18 21:39:31 +0800278};
Sascha Haueref196602011-01-24 12:57:46 +0100279
Shawn Guo8d7cf832011-06-06 09:37:58 -0600280static int __init mxs_gpio_init(void)
Sascha Haueref196602011-01-24 12:57:46 +0100281{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600282 return platform_driver_register(&mxs_gpio_driver);
Sascha Haueref196602011-01-24 12:57:46 +0100283}
Shawn Guo8d7cf832011-06-06 09:37:58 -0600284postcore_initcall(mxs_gpio_init);
Shawn Guofba311f2010-12-18 21:39:31 +0800285
Shawn Guo8d7cf832011-06-06 09:37:58 -0600286MODULE_AUTHOR("Freescale Semiconductor, "
287 "Daniel Mack <danielncaiaq.de>, "
288 "Juergen Beisert <kernel@pengutronix.de>");
289MODULE_DESCRIPTION("Freescale MXS GPIO");
290MODULE_LICENSE("GPL");