blob: 7fc8c045ad5d79de26dda4fbba92f6b9bf132abe [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/dma.c
3 *
Tony Lindgren97b7f712008-07-03 12:24:37 +03004 * Copyright (C) 2003 - 2008 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
7 * Graphics DMA and LCD DMA graphics tranformations
8 * by Imre Deak <imre.deak@nokia.com>
Anand Gadiyarf8151e52007-12-01 12:14:11 -08009 * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000010 * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010011 * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
12 *
13 * Support functions for the OMAP internal DMA channels.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 *
19 */
20
21#include <linux/module.h>
22#include <linux/init.h>
23#include <linux/sched.h>
24#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/interrupt.h>
Thomas Gleixner418ca1f02006-07-01 22:32:41 +010027#include <linux/irq.h>
Tony Lindgren97b7f712008-07-03 12:24:37 +030028#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029
30#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Russell Kingdcea83a2008-11-29 11:40:28 +000032#include <mach/dma.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/tc.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010035
Anand Gadiyarf8151e52007-12-01 12:14:11 -080036#undef DEBUG
37
38#ifndef CONFIG_ARCH_OMAP1
39enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
40 DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
41};
42
43enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000044#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010045
Tony Lindgren97b7f712008-07-03 12:24:37 +030046#define OMAP_DMA_ACTIVE 0x01
47#define OMAP_DMA_CCR_EN (1 << 7)
Tony Lindgren7ff879d2006-06-26 16:16:15 -070048#define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049
Tony Lindgren97b7f712008-07-03 12:24:37 +030050#define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010051
Tony Lindgren97b7f712008-07-03 12:24:37 +030052static int enable_1510_mode;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053
54struct omap_dma_lch {
55 int next_lch;
56 int dev_id;
57 u16 saved_csr;
58 u16 enabled_irqs;
59 const char *dev_name;
Tony Lindgren97b7f712008-07-03 12:24:37 +030060 void (*callback)(int lch, u16 ch_status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010061 void *data;
Anand Gadiyarf8151e52007-12-01 12:14:11 -080062
63#ifndef CONFIG_ARCH_OMAP1
64 /* required for Dynamic chaining */
65 int prev_linked_ch;
66 int next_linked_ch;
67 int state;
68 int chain_id;
69
70 int status;
71#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010072 long flags;
73};
74
Anand Gadiyarf8151e52007-12-01 12:14:11 -080075struct dma_link_info {
76 int *linked_dmach_q;
77 int no_of_lchs_linked;
78
79 int q_count;
80 int q_tail;
81 int q_head;
82
83 int chain_state;
84 int chain_mode;
85
86};
87
Tony Lindgren4d963722008-07-03 12:24:31 +030088static struct dma_link_info *dma_linked_lch;
89
90#ifndef CONFIG_ARCH_OMAP1
Anand Gadiyarf8151e52007-12-01 12:14:11 -080091
92/* Chain handling macros */
93#define OMAP_DMA_CHAIN_QINIT(chain_id) \
94 do { \
95 dma_linked_lch[chain_id].q_head = \
96 dma_linked_lch[chain_id].q_tail = \
97 dma_linked_lch[chain_id].q_count = 0; \
98 } while (0)
99#define OMAP_DMA_CHAIN_QFULL(chain_id) \
100 (dma_linked_lch[chain_id].no_of_lchs_linked == \
101 dma_linked_lch[chain_id].q_count)
102#define OMAP_DMA_CHAIN_QLAST(chain_id) \
103 do { \
104 ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
105 dma_linked_lch[chain_id].q_count) \
106 } while (0)
107#define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
108 (0 == dma_linked_lch[chain_id].q_count)
109#define __OMAP_DMA_CHAIN_INCQ(end) \
110 ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
111#define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
112 do { \
113 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
114 dma_linked_lch[chain_id].q_count--; \
115 } while (0)
116
117#define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
118 do { \
119 __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
120 dma_linked_lch[chain_id].q_count++; \
121 } while (0)
122#endif
Tony Lindgren4d963722008-07-03 12:24:31 +0300123
124static int dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100125static int dma_chan_count;
Santosh Shilimkar2263f022009-03-23 18:07:48 -0700126static int omap_dma_reserve_channels;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100127
128static spinlock_t dma_chan_lock;
Tony Lindgren4d963722008-07-03 12:24:31 +0300129static struct omap_dma_lch *dma_chan;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300130static void __iomem *omap_dma_base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100131
Tony Lindgren4d963722008-07-03 12:24:31 +0300132static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100133 INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
134 INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
135 INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
136 INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
137 INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
138};
139
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800140static inline void disable_lnk(int lch);
141static void omap_disable_channel_irq(int lch);
142static inline void omap_enable_channel_irq(int lch);
143
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000144#define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
Harvey Harrison8e86f422008-03-04 15:08:02 -0800145 __func__);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000146
Tony Lindgren0499bde2008-07-03 12:24:36 +0300147#define dma_read(reg) \
148({ \
149 u32 __val; \
150 if (cpu_class_is_omap1()) \
151 __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
152 else \
153 __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
154 __val; \
155})
156
157#define dma_write(val, reg) \
158({ \
159 if (cpu_class_is_omap1()) \
160 __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
161 else \
162 __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
163})
164
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000165#ifdef CONFIG_ARCH_OMAP15XX
166/* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
167int omap_dma_in_1510_mode(void)
168{
169 return enable_1510_mode;
170}
171#else
172#define omap_dma_in_1510_mode() 0
173#endif
174
175#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100176static inline int get_gdma_dev(int req)
177{
178 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
179 int shift = ((req - 1) % 5) * 6;
180
181 return ((omap_readl(reg) >> shift) & 0x3f) + 1;
182}
183
184static inline void set_gdma_dev(int req, int dev)
185{
186 u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
187 int shift = ((req - 1) % 5) * 6;
188 u32 l;
189
190 l = omap_readl(reg);
191 l &= ~(0x3f << shift);
192 l |= (dev - 1) << shift;
193 omap_writel(l, reg);
194}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000195#else
196#define set_gdma_dev(req, dev) do {} while (0)
197#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100198
Tony Lindgren0499bde2008-07-03 12:24:36 +0300199/* Omap1 only */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100200static void clear_lch_regs(int lch)
201{
202 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300203 void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100204
205 for (i = 0; i < 0x2c; i += 2)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300206 __raw_writew(0, lch_base + i);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100207}
208
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300209void omap_set_dma_priority(int lch, int dst_port, int priority)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100210{
211 unsigned long reg;
212 u32 l;
213
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300214 if (cpu_class_is_omap1()) {
215 switch (dst_port) {
216 case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
217 reg = OMAP_TC_OCPT1_PRIOR;
218 break;
219 case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
220 reg = OMAP_TC_OCPT2_PRIOR;
221 break;
222 case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
223 reg = OMAP_TC_EMIFF_PRIOR;
224 break;
225 case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
226 reg = OMAP_TC_EMIFS_PRIOR;
227 break;
228 default:
229 BUG();
230 return;
231 }
232 l = omap_readl(reg);
233 l &= ~(0xf << 8);
234 l |= (priority & 0xf) << 8;
235 omap_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100236 }
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300237
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800238 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300239 u32 ccr;
240
241 ccr = dma_read(CCR(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300242 if (priority)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300243 ccr |= (1 << 6);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300244 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300245 ccr &= ~(1 << 6);
246 dma_write(ccr, CCR(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300247 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100248}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300249EXPORT_SYMBOL(omap_set_dma_priority);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100250
251void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000252 int frame_count, int sync_mode,
253 int dma_trigger, int src_or_dst_synch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100254{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300255 u32 l;
256
257 l = dma_read(CSDP(lch));
258 l &= ~0x03;
259 l |= data_type;
260 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100261
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000262 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300263 u16 ccr;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100264
Tony Lindgren0499bde2008-07-03 12:24:36 +0300265 ccr = dma_read(CCR(lch));
266 ccr &= ~(1 << 5);
267 if (sync_mode == OMAP_DMA_SYNC_FRAME)
268 ccr |= 1 << 5;
269 dma_write(ccr, CCR(lch));
270
271 ccr = dma_read(CCR2(lch));
272 ccr &= ~(1 << 2);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000273 if (sync_mode == OMAP_DMA_SYNC_BLOCK)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300274 ccr |= 1 << 2;
275 dma_write(ccr, CCR2(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100277
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800278 if (cpu_class_is_omap2() && dma_trigger) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300279 u32 val;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100280
Tony Lindgren0499bde2008-07-03 12:24:36 +0300281 val = dma_read(CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100282
Anand Gadiyar4b3cf442009-01-15 13:09:53 +0200283 /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
284 val &= ~((3 << 19) | 0x1f);
285 val |= (dma_trigger & ~0x1f) << 14;
286 val |= dma_trigger & 0x1f;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000287
288 if (sync_mode & OMAP_DMA_SYNC_FRAME)
289 val |= 1 << 5;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700290 else
291 val &= ~(1 << 5);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000292
293 if (sync_mode & OMAP_DMA_SYNC_BLOCK)
294 val |= 1 << 18;
Peter Ujfalusieca9e562006-06-26 16:16:06 -0700295 else
296 val &= ~(1 << 18);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000297
298 if (src_or_dst_synch)
299 val |= 1 << 24; /* source synch */
300 else
301 val &= ~(1 << 24); /* dest synch */
302
Tony Lindgren0499bde2008-07-03 12:24:36 +0300303 dma_write(val, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000304 }
305
Tony Lindgren0499bde2008-07-03 12:24:36 +0300306 dma_write(elem_count, CEN(lch));
307 dma_write(frame_count, CFN(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100308}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300309EXPORT_SYMBOL(omap_set_dma_transfer_params);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000310
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100311void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
312{
313 u16 w;
314
315 BUG_ON(omap_dma_in_1510_mode());
316
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800317 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000318 REVISIT_24XX();
319 return;
320 }
321
Tony Lindgren0499bde2008-07-03 12:24:36 +0300322 w = dma_read(CCR2(lch));
323 w &= ~0x03;
324
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100325 switch (mode) {
326 case OMAP_DMA_CONSTANT_FILL:
327 w |= 0x01;
328 break;
329 case OMAP_DMA_TRANSPARENT_COPY:
330 w |= 0x02;
331 break;
332 case OMAP_DMA_COLOR_DIS:
333 break;
334 default:
335 BUG();
336 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300337 dma_write(w, CCR2(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100338
Tony Lindgren0499bde2008-07-03 12:24:36 +0300339 w = dma_read(LCH_CTRL(lch));
340 w &= ~0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100341 /* Default is channel type 2D */
342 if (mode) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300343 dma_write((u16)color, COLOR_L(lch));
344 dma_write((u16)(color >> 16), COLOR_U(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100345 w |= 1; /* Channel type G */
346 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300347 dma_write(w, LCH_CTRL(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100348}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300349EXPORT_SYMBOL(omap_set_dma_color_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100350
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300351void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
352{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800353 if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300354 u32 csdp;
355
356 csdp = dma_read(CSDP(lch));
357 csdp &= ~(0x3 << 16);
358 csdp |= (mode << 16);
359 dma_write(csdp, CSDP(lch));
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300360 }
361}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300362EXPORT_SYMBOL(omap_set_dma_write_mode);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300363
Tony Lindgren0499bde2008-07-03 12:24:36 +0300364void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
365{
366 if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
367 u32 l;
368
369 l = dma_read(LCH_CTRL(lch));
370 l &= ~0x7;
371 l |= mode;
372 dma_write(l, LCH_CTRL(lch));
373 }
374}
375EXPORT_SYMBOL(omap_set_dma_channel_mode);
376
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000377/* Note that src_port is only for omap1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100378void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000379 unsigned long src_start,
380 int src_ei, int src_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300382 u32 l;
383
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000384 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300385 u16 w;
386
387 w = dma_read(CSDP(lch));
388 w &= ~(0x1f << 2);
389 w |= src_port << 2;
390 dma_write(w, CSDP(lch));
Tony Lindgren97b7f712008-07-03 12:24:37 +0300391 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300392
Tony Lindgren97b7f712008-07-03 12:24:37 +0300393 l = dma_read(CCR(lch));
394 l &= ~(0x03 << 12);
395 l |= src_amode << 12;
396 dma_write(l, CCR(lch));
Tony Lindgren0499bde2008-07-03 12:24:36 +0300397
Tony Lindgren97b7f712008-07-03 12:24:37 +0300398 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300399 dma_write(src_start >> 16, CSSA_U(lch));
400 dma_write((u16)src_start, CSSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000401 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402
Tony Lindgren97b7f712008-07-03 12:24:37 +0300403 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300404 dma_write(src_start, CSSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000405
Tony Lindgren97b7f712008-07-03 12:24:37 +0300406 dma_write(src_ei, CSEI(lch));
407 dma_write(src_fi, CSFI(lch));
408}
409EXPORT_SYMBOL(omap_set_dma_src_params);
410
411void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000412{
413 omap_set_dma_transfer_params(lch, params->data_type,
414 params->elem_count, params->frame_count,
415 params->sync_mode, params->trigger,
416 params->src_or_dst_synch);
417 omap_set_dma_src_params(lch, params->src_port,
418 params->src_amode, params->src_start,
419 params->src_ei, params->src_fi);
420
421 omap_set_dma_dest_params(lch, params->dst_port,
422 params->dst_amode, params->dst_start,
423 params->dst_ei, params->dst_fi);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800424 if (params->read_prio || params->write_prio)
425 omap_dma_set_prio_lch(lch, params->read_prio,
426 params->write_prio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100427}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300428EXPORT_SYMBOL(omap_set_dma_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100429
430void omap_set_dma_src_index(int lch, int eidx, int fidx)
431{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300432 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000433 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300434
Tony Lindgren0499bde2008-07-03 12:24:36 +0300435 dma_write(eidx, CSEI(lch));
436 dma_write(fidx, CSFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100437}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300438EXPORT_SYMBOL(omap_set_dma_src_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100439
440void omap_set_dma_src_data_pack(int lch, int enable)
441{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300442 u32 l;
443
444 l = dma_read(CSDP(lch));
445 l &= ~(1 << 6);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000446 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300447 l |= (1 << 6);
448 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100449}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300450EXPORT_SYMBOL(omap_set_dma_src_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100451
452void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
453{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700454 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300455 u32 l;
456
457 l = dma_read(CSDP(lch));
458 l &= ~(0x03 << 7);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100459
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100460 switch (burst_mode) {
461 case OMAP_DMA_DATA_BURST_DIS:
462 break;
463 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800464 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700465 burst = 0x1;
466 else
467 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100468 break;
469 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800470 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700471 burst = 0x2;
472 break;
473 }
474 /* not supported by current hardware on OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475 * w |= (0x03 << 7);
476 * fall through
477 */
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700478 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800479 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700480 burst = 0x3;
481 break;
482 }
483 /* OMAP1 don't support burst 16
484 * fall through
485 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100486 default:
487 BUG();
488 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300489
490 l |= (burst << 7);
491 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100492}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300493EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100494
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000495/* Note that dest_port is only for OMAP1 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100496void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000497 unsigned long dest_start,
498 int dst_ei, int dst_fi)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100499{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300500 u32 l;
501
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000502 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300503 l = dma_read(CSDP(lch));
504 l &= ~(0x1f << 9);
505 l |= dest_port << 9;
506 dma_write(l, CSDP(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000507 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100508
Tony Lindgren0499bde2008-07-03 12:24:36 +0300509 l = dma_read(CCR(lch));
510 l &= ~(0x03 << 14);
511 l |= dest_amode << 14;
512 dma_write(l, CCR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100513
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000514 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300515 dma_write(dest_start >> 16, CDSA_U(lch));
516 dma_write(dest_start, CDSA_L(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000517 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100518
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800519 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300520 dma_write(dest_start, CDSA(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000521
Tony Lindgren0499bde2008-07-03 12:24:36 +0300522 dma_write(dst_ei, CDEI(lch));
523 dma_write(dst_fi, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100524}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300525EXPORT_SYMBOL(omap_set_dma_dest_params);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100526
527void omap_set_dma_dest_index(int lch, int eidx, int fidx)
528{
Tony Lindgren97b7f712008-07-03 12:24:37 +0300529 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000530 return;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300531
Tony Lindgren0499bde2008-07-03 12:24:36 +0300532 dma_write(eidx, CDEI(lch));
533 dma_write(fidx, CDFI(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100534}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300535EXPORT_SYMBOL(omap_set_dma_dest_index);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536
537void omap_set_dma_dest_data_pack(int lch, int enable)
538{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300539 u32 l;
540
541 l = dma_read(CSDP(lch));
542 l &= ~(1 << 13);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000543 if (enable)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300544 l |= 1 << 13;
545 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100546}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300547EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100548
549void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
550{
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700551 unsigned int burst = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300552 u32 l;
553
554 l = dma_read(CSDP(lch));
555 l &= ~(0x03 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100557 switch (burst_mode) {
558 case OMAP_DMA_DATA_BURST_DIS:
559 break;
560 case OMAP_DMA_DATA_BURST_4:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800561 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700562 burst = 0x1;
563 else
564 burst = 0x2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100565 break;
566 case OMAP_DMA_DATA_BURST_8:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800567 if (cpu_class_is_omap2())
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700568 burst = 0x2;
569 else
570 burst = 0x3;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100571 break;
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700572 case OMAP_DMA_DATA_BURST_16:
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800573 if (cpu_class_is_omap2()) {
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700574 burst = 0x3;
575 break;
576 }
577 /* OMAP1 don't support burst 16
578 * fall through
579 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100580 default:
581 printk(KERN_ERR "Invalid DMA burst mode\n");
582 BUG();
583 return;
584 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300585 l |= (burst << 14);
586 dma_write(l, CSDP(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100587}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300588EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100589
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000590static inline void omap_enable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100591{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000592 u32 status;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100593
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700594 /* Clear CSR */
595 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300596 status = dma_read(CSR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800597 else if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300598 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000599
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100600 /* Enable some nice interrupts. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300601 dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100602}
603
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000604static void omap_disable_channel_irq(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100605{
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800606 if (cpu_class_is_omap2())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300607 dma_write(0, CICR(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100608}
609
610void omap_enable_dma_irq(int lch, u16 bits)
611{
612 dma_chan[lch].enabled_irqs |= bits;
613}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300614EXPORT_SYMBOL(omap_enable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100615
616void omap_disable_dma_irq(int lch, u16 bits)
617{
618 dma_chan[lch].enabled_irqs &= ~bits;
619}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300620EXPORT_SYMBOL(omap_disable_dma_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000622static inline void enable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300624 u32 l;
625
626 l = dma_read(CLNK_CTRL(lch));
627
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000628 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300629 l &= ~(1 << 14);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100630
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000631 /* Set the ENABLE_LNK bits */
632 if (dma_chan[lch].next_lch != -1)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300633 l = dma_chan[lch].next_lch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800634
635#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300636 if (cpu_class_is_omap2())
637 if (dma_chan[lch].next_linked_ch != -1)
638 l = dma_chan[lch].next_linked_ch | (1 << 15);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800639#endif
Tony Lindgren0499bde2008-07-03 12:24:36 +0300640
641 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100642}
643
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000644static inline void disable_lnk(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100645{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300646 u32 l;
647
648 l = dma_read(CLNK_CTRL(lch));
649
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000650 /* Disable interrupts */
651 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300652 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000653 /* Set the STOP_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300654 l |= 1 << 14;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100655 }
656
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800657 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000658 omap_disable_channel_irq(lch);
659 /* Clear the ENABLE_LNK bit */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300660 l &= ~(1 << 15);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000661 }
662
Tony Lindgren0499bde2008-07-03 12:24:36 +0300663 dma_write(l, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000664 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
665}
666
667static inline void omap2_enable_irq_lch(int lch)
668{
669 u32 val;
670
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800671 if (!cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000672 return;
673
Tony Lindgren0499bde2008-07-03 12:24:36 +0300674 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000675 val |= 1 << lch;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300676 dma_write(val, IRQENABLE_L0);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100677}
678
679int omap_request_dma(int dev_id, const char *dev_name,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300680 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100681 void *data, int *dma_ch_out)
682{
683 int ch, free_ch = -1;
684 unsigned long flags;
685 struct omap_dma_lch *chan;
686
687 spin_lock_irqsave(&dma_chan_lock, flags);
688 for (ch = 0; ch < dma_chan_count; ch++) {
689 if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
690 free_ch = ch;
691 if (dev_id == 0)
692 break;
693 }
694 }
695 if (free_ch == -1) {
696 spin_unlock_irqrestore(&dma_chan_lock, flags);
697 return -EBUSY;
698 }
699 chan = dma_chan + free_ch;
700 chan->dev_id = dev_id;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000701
702 if (cpu_class_is_omap1())
703 clear_lch_regs(free_ch);
704
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800705 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000706 omap_clear_dma(free_ch);
707
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100708 spin_unlock_irqrestore(&dma_chan_lock, flags);
709
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100710 chan->dev_name = dev_name;
711 chan->callback = callback;
712 chan->data = data;
Jarkko Nikulaa92fda12009-01-29 08:57:12 -0800713 chan->flags = 0;
Tony Lindgren97b7f712008-07-03 12:24:37 +0300714
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800715#ifndef CONFIG_ARCH_OMAP1
Tony Lindgren97b7f712008-07-03 12:24:37 +0300716 if (cpu_class_is_omap2()) {
717 chan->chain_id = -1;
718 chan->next_linked_ch = -1;
719 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800720#endif
Tony Lindgren97b7f712008-07-03 12:24:37 +0300721
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700722 chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000723
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700724 if (cpu_class_is_omap1())
725 chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800726 else if (cpu_class_is_omap2())
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700727 chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
728 OMAP2_DMA_TRANS_ERR_IRQ;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100729
730 if (cpu_is_omap16xx()) {
731 /* If the sync device is set, configure it dynamically. */
732 if (dev_id != 0) {
733 set_gdma_dev(free_ch + 1, dev_id);
734 dev_id = free_ch + 1;
735 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300736 /*
737 * Disable the 1510 compatibility mode and set the sync device
738 * id.
739 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300740 dma_write(dev_id | (1 << 10), CCR(free_ch));
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700741 } else if (cpu_is_omap7xx() || cpu_is_omap15xx()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300742 dma_write(dev_id, CCR(free_ch));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100743 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000744
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800745 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000746 omap2_enable_irq_lch(free_ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000747 omap_enable_channel_irq(free_ch);
748 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300749 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
750 dma_write(1 << free_ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000751 }
752
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100753 *dma_ch_out = free_ch;
754
755 return 0;
756}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300757EXPORT_SYMBOL(omap_request_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100758
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000759void omap_free_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100760{
761 unsigned long flags;
762
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000763 if (dma_chan[lch].dev_id == -1) {
Tony Lindgren97b7f712008-07-03 12:24:37 +0300764 pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000765 lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100766 return;
767 }
Tony Lindgren97b7f712008-07-03 12:24:37 +0300768
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000769 if (cpu_class_is_omap1()) {
770 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300771 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000772 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300773 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000774 }
775
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800776 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000777 u32 val;
778 /* Disable interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300779 val = dma_read(IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000780 val &= ~(1 << lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300781 dma_write(val, IRQENABLE_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000782
783 /* Clear the CSR register and IRQ status register */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300784 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
785 dma_write(1 << lch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000786
787 /* Disable all DMA interrupts for the channel. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300788 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000789
790 /* Make sure the DMA transfer is stopped. */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300791 dma_write(0, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000792 omap_clear_dma(lch);
793 }
Santosh Shilimkarda1b94e2009-04-23 11:10:40 -0700794
795 spin_lock_irqsave(&dma_chan_lock, flags);
796 dma_chan[lch].dev_id = -1;
797 dma_chan[lch].next_lch = -1;
798 dma_chan[lch].callback = NULL;
799 spin_unlock_irqrestore(&dma_chan_lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100800}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300801EXPORT_SYMBOL(omap_free_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100802
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800803/**
804 * @brief omap_dma_set_global_params : Set global priority settings for dma
805 *
806 * @param arb_rate
807 * @param max_fifo_depth
808 * @param tparams - Number of thereads to reserve : DMA_THREAD_RESERVE_NORM
809 * DMA_THREAD_RESERVE_ONET
810 * DMA_THREAD_RESERVE_TWOT
811 * DMA_THREAD_RESERVE_THREET
812 */
813void
814omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
815{
816 u32 reg;
817
818 if (!cpu_class_is_omap2()) {
Harvey Harrison8e86f422008-03-04 15:08:02 -0800819 printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800820 return;
821 }
822
823 if (arb_rate == 0)
824 arb_rate = 1;
825
826 reg = (arb_rate & 0xff) << 16;
827 reg |= (0xff & max_fifo_depth);
828
Tony Lindgren0499bde2008-07-03 12:24:36 +0300829 dma_write(reg, GCR);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800830}
831EXPORT_SYMBOL(omap_dma_set_global_params);
832
833/**
834 * @brief omap_dma_set_prio_lch : Set channel wise priority settings
835 *
836 * @param lch
837 * @param read_prio - Read priority
838 * @param write_prio - Write priority
839 * Both of the above can be set with one of the following values :
840 * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
841 */
842int
843omap_dma_set_prio_lch(int lch, unsigned char read_prio,
844 unsigned char write_prio)
845{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300846 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800847
Tony Lindgren4d963722008-07-03 12:24:31 +0300848 if (unlikely((lch < 0 || lch >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800849 printk(KERN_ERR "Invalid channel id\n");
850 return -EINVAL;
851 }
Tony Lindgren0499bde2008-07-03 12:24:36 +0300852 l = dma_read(CCR(lch));
853 l &= ~((1 << 6) | (1 << 26));
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800854 if (cpu_is_omap2430() || cpu_is_omap34xx())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300855 l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800856 else
Tony Lindgren0499bde2008-07-03 12:24:36 +0300857 l |= ((read_prio & 0x1) << 6);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800858
Tony Lindgren0499bde2008-07-03 12:24:36 +0300859 dma_write(l, CCR(lch));
860
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800861 return 0;
862}
863EXPORT_SYMBOL(omap_dma_set_prio_lch);
864
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000865/*
866 * Clears any DMA state so the DMA engine is ready to restart with new buffers
867 * through omap_start_dma(). Any buffers in flight are discarded.
868 */
869void omap_clear_dma(int lch)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100870{
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000871 unsigned long flags;
872
873 local_irq_save(flags);
874
875 if (cpu_class_is_omap1()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +0300876 u32 l;
877
878 l = dma_read(CCR(lch));
879 l &= ~OMAP_DMA_CCR_EN;
880 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000881
882 /* Clear pending interrupts */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300883 l = dma_read(CSR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000884 }
885
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800886 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000887 int i;
Tony Lindgren0499bde2008-07-03 12:24:36 +0300888 void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000889 for (i = 0; i < 0x44; i += 4)
Tony Lindgren0499bde2008-07-03 12:24:36 +0300890 __raw_writel(0, lch_base + i);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000891 }
892
893 local_irq_restore(flags);
894}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300895EXPORT_SYMBOL(omap_clear_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000896
897void omap_start_dma(int lch)
898{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300899 u32 l;
900
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000901 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
902 int next_lch, cur_lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300903 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000904
905 dma_chan_link_map[lch] = 1;
906 /* Set the link register of the first channel */
907 enable_lnk(lch);
908
909 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
910 cur_lch = dma_chan[lch].next_lch;
911 do {
912 next_lch = dma_chan[cur_lch].next_lch;
913
914 /* The loop case: we've been here already */
915 if (dma_chan_link_map[cur_lch])
916 break;
917 /* Mark the current channel */
918 dma_chan_link_map[cur_lch] = 1;
919
920 enable_lnk(cur_lch);
921 omap_enable_channel_irq(cur_lch);
922
923 cur_lch = next_lch;
924 } while (next_lch != -1);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800925 } else if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000926 /* Errata: Need to write lch even if not using chaining */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300927 dma_write(lch, CLNK_CTRL(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000928 }
929
930 omap_enable_channel_irq(lch);
931
Tony Lindgren0499bde2008-07-03 12:24:36 +0300932 l = dma_read(CCR(lch));
933
Tony Lindgren97b7f712008-07-03 12:24:37 +0300934 /*
935 * Errata: On ES2.0 BUFFERING disable must be set.
936 * This will always fail on ES1.0
937 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300938 if (cpu_is_omap24xx())
939 l |= OMAP_DMA_CCR_EN;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000940
Tony Lindgren0499bde2008-07-03 12:24:36 +0300941 l |= OMAP_DMA_CCR_EN;
942 dma_write(l, CCR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000943
944 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
945}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300946EXPORT_SYMBOL(omap_start_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000947
948void omap_stop_dma(int lch)
949{
Tony Lindgren0499bde2008-07-03 12:24:36 +0300950 u32 l;
951
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000952 if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
953 int next_lch, cur_lch = lch;
Tony Lindgren4d963722008-07-03 12:24:31 +0300954 char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000955
956 memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
957 do {
958 /* The loop case: we've been here already */
959 if (dma_chan_link_map[cur_lch])
960 break;
961 /* Mark the current channel */
962 dma_chan_link_map[cur_lch] = 1;
963
964 disable_lnk(cur_lch);
965
966 next_lch = dma_chan[cur_lch].next_lch;
967 cur_lch = next_lch;
968 } while (next_lch != -1);
969
970 return;
971 }
972
973 /* Disable all interrupts on the channel */
974 if (cpu_class_is_omap1())
Tony Lindgren0499bde2008-07-03 12:24:36 +0300975 dma_write(0, CICR(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000976
Tony Lindgren0499bde2008-07-03 12:24:36 +0300977 l = dma_read(CCR(lch));
978 l &= ~OMAP_DMA_CCR_EN;
979 dma_write(l, CCR(lch));
980
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000981 dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
982}
Tony Lindgren97b7f712008-07-03 12:24:37 +0300983EXPORT_SYMBOL(omap_stop_dma);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000984
985/*
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300986 * Allows changing the DMA callback function or data. This may be needed if
987 * the driver shares a single DMA channel for multiple dma triggers.
988 */
989int omap_set_dma_callback(int lch,
Tony Lindgren97b7f712008-07-03 12:24:37 +0300990 void (*callback)(int lch, u16 ch_status, void *data),
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300991 void *data)
992{
993 unsigned long flags;
994
995 if (lch < 0)
996 return -ENODEV;
997
998 spin_lock_irqsave(&dma_chan_lock, flags);
999 if (dma_chan[lch].dev_id == -1) {
1000 printk(KERN_ERR "DMA callback for not set for free channel\n");
1001 spin_unlock_irqrestore(&dma_chan_lock, flags);
1002 return -EINVAL;
1003 }
1004 dma_chan[lch].callback = callback;
1005 dma_chan[lch].data = data;
1006 spin_unlock_irqrestore(&dma_chan_lock, flags);
1007
1008 return 0;
1009}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001010EXPORT_SYMBOL(omap_set_dma_callback);
Tony Lindgren709eb3e52006-09-25 12:45:45 +03001011
1012/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001013 * Returns current physical source address for the given DMA channel.
1014 * If the channel is running the caller must disable interrupts prior calling
1015 * this function and process the returned value before re-enabling interrupt to
1016 * prevent races with the interrupt handler. Note that in continuous mode there
1017 * is a chance for CSSA_L register overflow inbetween the two reads resulting
1018 * in incorrect return value.
1019 */
1020dma_addr_t omap_get_dma_src_pos(int lch)
1021{
Tony Lindgren0695de32007-05-07 18:24:14 -07001022 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001023
Tony Lindgren0499bde2008-07-03 12:24:36 +03001024 if (cpu_is_omap15xx())
1025 offset = dma_read(CPC(lch));
1026 else
1027 offset = dma_read(CSAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001028
Tony Lindgren0499bde2008-07-03 12:24:36 +03001029 /*
1030 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1031 * read before the DMA controller finished disabling the channel.
1032 */
1033 if (!cpu_is_omap15xx() && offset == 0)
1034 offset = dma_read(CSAC(lch));
1035
1036 if (cpu_class_is_omap1())
1037 offset |= (dma_read(CSSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001038
1039 return offset;
1040}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001041EXPORT_SYMBOL(omap_get_dma_src_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001042
1043/*
1044 * Returns current physical destination address for the given DMA channel.
1045 * If the channel is running the caller must disable interrupts prior calling
1046 * this function and process the returned value before re-enabling interrupt to
1047 * prevent races with the interrupt handler. Note that in continuous mode there
1048 * is a chance for CDSA_L register overflow inbetween the two reads resulting
1049 * in incorrect return value.
1050 */
1051dma_addr_t omap_get_dma_dst_pos(int lch)
1052{
Tony Lindgren0695de32007-05-07 18:24:14 -07001053 dma_addr_t offset = 0;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001054
Tony Lindgren0499bde2008-07-03 12:24:36 +03001055 if (cpu_is_omap15xx())
1056 offset = dma_read(CPC(lch));
1057 else
1058 offset = dma_read(CDAC(lch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001059
Tony Lindgren0499bde2008-07-03 12:24:36 +03001060 /*
1061 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
1062 * read before the DMA controller finished disabling the channel.
1063 */
1064 if (!cpu_is_omap15xx() && offset == 0)
1065 offset = dma_read(CDAC(lch));
1066
1067 if (cpu_class_is_omap1())
1068 offset |= (dma_read(CDSA_U(lch)) << 16);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001069
1070 return offset;
1071}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001072EXPORT_SYMBOL(omap_get_dma_dst_pos);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001073
Tony Lindgren0499bde2008-07-03 12:24:36 +03001074int omap_get_dma_active_status(int lch)
1075{
1076 return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
1077}
1078EXPORT_SYMBOL(omap_get_dma_active_status);
1079
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001080int omap_dma_running(void)
1081{
1082 int lch;
1083
1084 /* Check if LCD DMA is running */
1085 if (cpu_is_omap16xx())
1086 if (omap_readw(OMAP1610_DMA_LCD_CCR) & OMAP_DMA_CCR_EN)
1087 return 1;
1088
1089 for (lch = 0; lch < dma_chan_count; lch++)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001090 if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001091 return 1;
1092
1093 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001094}
1095
1096/*
1097 * lch_queue DMA will start right after lch_head one is finished.
1098 * For this DMA link to start, you still need to start (see omap_start_dma)
1099 * the first one. That will fire up the entire queue.
1100 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001101void omap_dma_link_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001102{
1103 if (omap_dma_in_1510_mode()) {
1104 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1105 BUG();
1106 return;
1107 }
1108
1109 if ((dma_chan[lch_head].dev_id == -1) ||
1110 (dma_chan[lch_queue].dev_id == -1)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001111 printk(KERN_ERR "omap_dma: trying to link "
1112 "non requested channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001113 dump_stack();
1114 }
1115
1116 dma_chan[lch_head].next_lch = lch_queue;
1117}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001118EXPORT_SYMBOL(omap_dma_link_lch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001119
1120/*
1121 * Once the DMA queue is stopped, we can destroy it.
1122 */
Tony Lindgren97b7f712008-07-03 12:24:37 +03001123void omap_dma_unlink_lch(int lch_head, int lch_queue)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001124{
1125 if (omap_dma_in_1510_mode()) {
1126 printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
1127 BUG();
1128 return;
1129 }
1130
1131 if (dma_chan[lch_head].next_lch != lch_queue ||
1132 dma_chan[lch_head].next_lch == -1) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001133 printk(KERN_ERR "omap_dma: trying to unlink "
1134 "non linked channels\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001135 dump_stack();
1136 }
1137
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001138 if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
1139 (dma_chan[lch_head].flags & OMAP_DMA_ACTIVE)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001140 printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
1141 "before unlinking\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001142 dump_stack();
1143 }
1144
1145 dma_chan[lch_head].next_lch = -1;
1146}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001147EXPORT_SYMBOL(omap_dma_unlink_lch);
1148
1149/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001150
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001151#ifndef CONFIG_ARCH_OMAP1
1152/* Create chain of DMA channesls */
1153static void create_dma_lch_chain(int lch_head, int lch_queue)
1154{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001155 u32 l;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001156
1157 /* Check if this is the first link in chain */
1158 if (dma_chan[lch_head].next_linked_ch == -1) {
1159 dma_chan[lch_head].next_linked_ch = lch_queue;
1160 dma_chan[lch_head].prev_linked_ch = lch_queue;
1161 dma_chan[lch_queue].next_linked_ch = lch_head;
1162 dma_chan[lch_queue].prev_linked_ch = lch_head;
1163 }
1164
1165 /* a link exists, link the new channel in circular chain */
1166 else {
1167 dma_chan[lch_queue].next_linked_ch =
1168 dma_chan[lch_head].next_linked_ch;
1169 dma_chan[lch_queue].prev_linked_ch = lch_head;
1170 dma_chan[lch_head].next_linked_ch = lch_queue;
1171 dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
1172 lch_queue;
1173 }
1174
Tony Lindgren0499bde2008-07-03 12:24:36 +03001175 l = dma_read(CLNK_CTRL(lch_head));
1176 l &= ~(0x1f);
1177 l |= lch_queue;
1178 dma_write(l, CLNK_CTRL(lch_head));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001179
Tony Lindgren0499bde2008-07-03 12:24:36 +03001180 l = dma_read(CLNK_CTRL(lch_queue));
1181 l &= ~(0x1f);
1182 l |= (dma_chan[lch_queue].next_linked_ch);
1183 dma_write(l, CLNK_CTRL(lch_queue));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001184}
1185
1186/**
1187 * @brief omap_request_dma_chain : Request a chain of DMA channels
1188 *
1189 * @param dev_id - Device id using the dma channel
1190 * @param dev_name - Device name
1191 * @param callback - Call back function
1192 * @chain_id -
1193 * @no_of_chans - Number of channels requested
1194 * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
1195 * OMAP_DMA_DYNAMIC_CHAIN
1196 * @params - Channel parameters
1197 *
1198 * @return - Succes : 0
1199 * Failure: -EINVAL/-ENOMEM
1200 */
1201int omap_request_dma_chain(int dev_id, const char *dev_name,
1202 void (*callback) (int chain_id, u16 ch_status,
1203 void *data),
1204 int *chain_id, int no_of_chans, int chain_mode,
1205 struct omap_dma_channel_params params)
1206{
1207 int *channels;
1208 int i, err;
1209
1210 /* Is the chain mode valid ? */
1211 if (chain_mode != OMAP_DMA_STATIC_CHAIN
1212 && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
1213 printk(KERN_ERR "Invalid chain mode requested\n");
1214 return -EINVAL;
1215 }
1216
1217 if (unlikely((no_of_chans < 1
Tony Lindgren4d963722008-07-03 12:24:31 +03001218 || no_of_chans > dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001219 printk(KERN_ERR "Invalid Number of channels requested\n");
1220 return -EINVAL;
1221 }
1222
1223 /* Allocate a queue to maintain the status of the channels
1224 * in the chain */
1225 channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
1226 if (channels == NULL) {
1227 printk(KERN_ERR "omap_dma: No memory for channel queue\n");
1228 return -ENOMEM;
1229 }
1230
1231 /* request and reserve DMA channels for the chain */
1232 for (i = 0; i < no_of_chans; i++) {
1233 err = omap_request_dma(dev_id, dev_name,
Russell Kingc0fc18c52008-09-05 15:10:27 +01001234 callback, NULL, &channels[i]);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001235 if (err < 0) {
1236 int j;
1237 for (j = 0; j < i; j++)
1238 omap_free_dma(channels[j]);
1239 kfree(channels);
1240 printk(KERN_ERR "omap_dma: Request failed %d\n", err);
1241 return err;
1242 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001243 dma_chan[channels[i]].prev_linked_ch = -1;
1244 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1245
1246 /*
1247 * Allowing client drivers to set common parameters now,
1248 * so that later only relevant (src_start, dest_start
1249 * and element count) can be set
1250 */
1251 omap_set_dma_params(channels[i], &params);
1252 }
1253
1254 *chain_id = channels[0];
1255 dma_linked_lch[*chain_id].linked_dmach_q = channels;
1256 dma_linked_lch[*chain_id].chain_mode = chain_mode;
1257 dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1258 dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
1259
1260 for (i = 0; i < no_of_chans; i++)
1261 dma_chan[channels[i]].chain_id = *chain_id;
1262
1263 /* Reset the Queue pointers */
1264 OMAP_DMA_CHAIN_QINIT(*chain_id);
1265
1266 /* Set up the chain */
1267 if (no_of_chans == 1)
1268 create_dma_lch_chain(channels[0], channels[0]);
1269 else {
1270 for (i = 0; i < (no_of_chans - 1); i++)
1271 create_dma_lch_chain(channels[i], channels[i + 1]);
1272 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001273
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001274 return 0;
1275}
1276EXPORT_SYMBOL(omap_request_dma_chain);
1277
1278/**
1279 * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
1280 * params after setting it. Dont do this while dma is running!!
1281 *
1282 * @param chain_id - Chained logical channel id.
1283 * @param params
1284 *
1285 * @return - Success : 0
1286 * Failure : -EINVAL
1287 */
1288int omap_modify_dma_chain_params(int chain_id,
1289 struct omap_dma_channel_params params)
1290{
1291 int *channels;
1292 u32 i;
1293
1294 /* Check for input params */
1295 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001296 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001297 printk(KERN_ERR "Invalid chain id\n");
1298 return -EINVAL;
1299 }
1300
1301 /* Check if the chain exists */
1302 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1303 printk(KERN_ERR "Chain doesn't exists\n");
1304 return -EINVAL;
1305 }
1306 channels = dma_linked_lch[chain_id].linked_dmach_q;
1307
1308 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1309 /*
1310 * Allowing client drivers to set common parameters now,
1311 * so that later only relevant (src_start, dest_start
1312 * and element count) can be set
1313 */
1314 omap_set_dma_params(channels[i], &params);
1315 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001316
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001317 return 0;
1318}
1319EXPORT_SYMBOL(omap_modify_dma_chain_params);
1320
1321/**
1322 * @brief omap_free_dma_chain - Free all the logical channels in a chain.
1323 *
1324 * @param chain_id
1325 *
1326 * @return - Success : 0
1327 * Failure : -EINVAL
1328 */
1329int omap_free_dma_chain(int chain_id)
1330{
1331 int *channels;
1332 u32 i;
1333
1334 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001335 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001336 printk(KERN_ERR "Invalid chain id\n");
1337 return -EINVAL;
1338 }
1339
1340 /* Check if the chain exists */
1341 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1342 printk(KERN_ERR "Chain doesn't exists\n");
1343 return -EINVAL;
1344 }
1345
1346 channels = dma_linked_lch[chain_id].linked_dmach_q;
1347 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1348 dma_chan[channels[i]].next_linked_ch = -1;
1349 dma_chan[channels[i]].prev_linked_ch = -1;
1350 dma_chan[channels[i]].chain_id = -1;
1351 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1352 omap_free_dma(channels[i]);
1353 }
1354
1355 kfree(channels);
1356
1357 dma_linked_lch[chain_id].linked_dmach_q = NULL;
1358 dma_linked_lch[chain_id].chain_mode = -1;
1359 dma_linked_lch[chain_id].chain_state = -1;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001360
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001361 return (0);
1362}
1363EXPORT_SYMBOL(omap_free_dma_chain);
1364
1365/**
1366 * @brief omap_dma_chain_status - Check if the chain is in
1367 * active / inactive state.
1368 * @param chain_id
1369 *
1370 * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
1371 * Failure : -EINVAL
1372 */
1373int omap_dma_chain_status(int chain_id)
1374{
1375 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001376 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001377 printk(KERN_ERR "Invalid chain id\n");
1378 return -EINVAL;
1379 }
1380
1381 /* Check if the chain exists */
1382 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1383 printk(KERN_ERR "Chain doesn't exists\n");
1384 return -EINVAL;
1385 }
1386 pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
1387 dma_linked_lch[chain_id].q_count);
1388
1389 if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
1390 return OMAP_DMA_CHAIN_INACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001391
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001392 return OMAP_DMA_CHAIN_ACTIVE;
1393}
1394EXPORT_SYMBOL(omap_dma_chain_status);
1395
1396/**
1397 * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
1398 * set the params and start the transfer.
1399 *
1400 * @param chain_id
1401 * @param src_start - buffer start address
1402 * @param dest_start - Dest address
1403 * @param elem_count
1404 * @param frame_count
1405 * @param callbk_data - channel callback parameter data.
1406 *
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301407 * @return - Success : 0
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001408 * Failure: -EINVAL/-EBUSY
1409 */
1410int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
1411 int elem_count, int frame_count, void *callbk_data)
1412{
1413 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001414 u32 l, lch;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001415 int start_dma = 0;
1416
Tony Lindgren97b7f712008-07-03 12:24:37 +03001417 /*
1418 * if buffer size is less than 1 then there is
1419 * no use of starting the chain
1420 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001421 if (elem_count < 1) {
1422 printk(KERN_ERR "Invalid buffer size\n");
1423 return -EINVAL;
1424 }
1425
1426 /* Check for input params */
1427 if (unlikely((chain_id < 0
Tony Lindgren4d963722008-07-03 12:24:31 +03001428 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001429 printk(KERN_ERR "Invalid chain id\n");
1430 return -EINVAL;
1431 }
1432
1433 /* Check if the chain exists */
1434 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1435 printk(KERN_ERR "Chain doesn't exist\n");
1436 return -EINVAL;
1437 }
1438
1439 /* Check if all the channels in chain are in use */
1440 if (OMAP_DMA_CHAIN_QFULL(chain_id))
1441 return -EBUSY;
1442
1443 /* Frame count may be negative in case of indexed transfers */
1444 channels = dma_linked_lch[chain_id].linked_dmach_q;
1445
1446 /* Get a free channel */
1447 lch = channels[dma_linked_lch[chain_id].q_tail];
1448
1449 /* Store the callback data */
1450 dma_chan[lch].data = callbk_data;
1451
1452 /* Increment the q_tail */
1453 OMAP_DMA_CHAIN_INCQTAIL(chain_id);
1454
1455 /* Set the params to the free channel */
1456 if (src_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001457 dma_write(src_start, CSSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001458 if (dest_start != 0)
Tony Lindgren0499bde2008-07-03 12:24:36 +03001459 dma_write(dest_start, CDSA(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001460
1461 /* Write the buffer size */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001462 dma_write(elem_count, CEN(lch));
1463 dma_write(frame_count, CFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001464
Tony Lindgren97b7f712008-07-03 12:24:37 +03001465 /*
1466 * If the chain is dynamically linked,
1467 * then we may have to start the chain if its not active
1468 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001469 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
1470
Tony Lindgren97b7f712008-07-03 12:24:37 +03001471 /*
1472 * In Dynamic chain, if the chain is not started,
1473 * queue the channel
1474 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001475 if (dma_linked_lch[chain_id].chain_state ==
1476 DMA_CHAIN_NOTSTARTED) {
1477 /* Enable the link in previous channel */
1478 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1479 DMA_CH_QUEUED)
1480 enable_lnk(dma_chan[lch].prev_linked_ch);
1481 dma_chan[lch].state = DMA_CH_QUEUED;
1482 }
1483
Tony Lindgren97b7f712008-07-03 12:24:37 +03001484 /*
1485 * Chain is already started, make sure its active,
1486 * if not then start the chain
1487 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001488 else {
1489 start_dma = 1;
1490
1491 if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
1492 DMA_CH_STARTED) {
1493 enable_lnk(dma_chan[lch].prev_linked_ch);
1494 dma_chan[lch].state = DMA_CH_QUEUED;
1495 start_dma = 0;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001496 if (0 == ((1 << 7) & dma_read(
1497 CCR(dma_chan[lch].prev_linked_ch)))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001498 disable_lnk(dma_chan[lch].
1499 prev_linked_ch);
1500 pr_debug("\n prev ch is stopped\n");
1501 start_dma = 1;
1502 }
1503 }
1504
1505 else if (dma_chan[dma_chan[lch].prev_linked_ch].state
1506 == DMA_CH_QUEUED) {
1507 enable_lnk(dma_chan[lch].prev_linked_ch);
1508 dma_chan[lch].state = DMA_CH_QUEUED;
1509 start_dma = 0;
1510 }
1511 omap_enable_channel_irq(lch);
1512
Tony Lindgren0499bde2008-07-03 12:24:36 +03001513 l = dma_read(CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001514
Tony Lindgren0499bde2008-07-03 12:24:36 +03001515 if ((0 == (l & (1 << 24))))
1516 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001517 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001518 l |= (1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001519 if (start_dma == 1) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001520 if (0 == (l & (1 << 7))) {
1521 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001522 dma_chan[lch].state = DMA_CH_STARTED;
1523 pr_debug("starting %d\n", lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001524 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001525 } else
1526 start_dma = 0;
1527 } else {
Tony Lindgren0499bde2008-07-03 12:24:36 +03001528 if (0 == (l & (1 << 7)))
1529 dma_write(l, CCR(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001530 }
1531 dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
1532 }
1533 }
Tony Lindgren97b7f712008-07-03 12:24:37 +03001534
Anand Gadiyarf4b6a7e2008-03-11 01:10:35 +05301535 return 0;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001536}
1537EXPORT_SYMBOL(omap_dma_chain_a_transfer);
1538
1539/**
1540 * @brief omap_start_dma_chain_transfers - Start the chain
1541 *
1542 * @param chain_id
1543 *
1544 * @return - Success : 0
1545 * Failure : -EINVAL/-EBUSY
1546 */
1547int omap_start_dma_chain_transfers(int chain_id)
1548{
1549 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001550 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001551
Tony Lindgren4d963722008-07-03 12:24:31 +03001552 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001553 printk(KERN_ERR "Invalid chain id\n");
1554 return -EINVAL;
1555 }
1556
1557 channels = dma_linked_lch[chain_id].linked_dmach_q;
1558
1559 if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
1560 printk(KERN_ERR "Chain is already started\n");
1561 return -EBUSY;
1562 }
1563
1564 if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
1565 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
1566 i++) {
1567 enable_lnk(channels[i]);
1568 omap_enable_channel_irq(channels[i]);
1569 }
1570 } else {
1571 omap_enable_channel_irq(channels[0]);
1572 }
1573
Tony Lindgren0499bde2008-07-03 12:24:36 +03001574 l = dma_read(CCR(channels[0]));
1575 l |= (1 << 7);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001576 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
1577 dma_chan[channels[0]].state = DMA_CH_STARTED;
1578
Tony Lindgren0499bde2008-07-03 12:24:36 +03001579 if ((0 == (l & (1 << 24))))
1580 l &= ~(1 << 25);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001581 else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001582 l |= (1 << 25);
1583 dma_write(l, CCR(channels[0]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001584
1585 dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001586
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001587 return 0;
1588}
1589EXPORT_SYMBOL(omap_start_dma_chain_transfers);
1590
1591/**
1592 * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
1593 *
1594 * @param chain_id
1595 *
1596 * @return - Success : 0
1597 * Failure : EINVAL
1598 */
1599int omap_stop_dma_chain_transfers(int chain_id)
1600{
1601 int *channels;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001602 u32 l, i;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001603 u32 sys_cf;
1604
1605 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001606 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001607 printk(KERN_ERR "Invalid chain id\n");
1608 return -EINVAL;
1609 }
1610
1611 /* Check if the chain exists */
1612 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1613 printk(KERN_ERR "Chain doesn't exists\n");
1614 return -EINVAL;
1615 }
1616 channels = dma_linked_lch[chain_id].linked_dmach_q;
1617
Tony Lindgren97b7f712008-07-03 12:24:37 +03001618 /*
1619 * DMA Errata:
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001620 * Special programming model needed to disable DMA before end of block
1621 */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001622 sys_cf = dma_read(OCP_SYSCONFIG);
1623 l = sys_cf;
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001624 /* Middle mode reg set no Standby */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001625 l &= ~((1 << 12)|(1 << 13));
1626 dma_write(l, OCP_SYSCONFIG);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001627
1628 for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
1629
1630 /* Stop the Channel transmission */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001631 l = dma_read(CCR(channels[i]));
1632 l &= ~(1 << 7);
1633 dma_write(l, CCR(channels[i]));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001634
1635 /* Disable the link in all the channels */
1636 disable_lnk(channels[i]);
1637 dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
1638
1639 }
1640 dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
1641
1642 /* Reset the Queue pointers */
1643 OMAP_DMA_CHAIN_QINIT(chain_id);
1644
1645 /* Errata - put in the old value */
Tony Lindgren0499bde2008-07-03 12:24:36 +03001646 dma_write(sys_cf, OCP_SYSCONFIG);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001647
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001648 return 0;
1649}
1650EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
1651
1652/* Get the index of the ongoing DMA in chain */
1653/**
1654 * @brief omap_get_dma_chain_index - Get the element and frame index
1655 * of the ongoing DMA in chain
1656 *
1657 * @param chain_id
1658 * @param ei - Element index
1659 * @param fi - Frame index
1660 *
1661 * @return - Success : 0
1662 * Failure : -EINVAL
1663 */
1664int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
1665{
1666 int lch;
1667 int *channels;
1668
1669 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001670 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001671 printk(KERN_ERR "Invalid chain id\n");
1672 return -EINVAL;
1673 }
1674
1675 /* Check if the chain exists */
1676 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1677 printk(KERN_ERR "Chain doesn't exists\n");
1678 return -EINVAL;
1679 }
1680 if ((!ei) || (!fi))
1681 return -EINVAL;
1682
1683 channels = dma_linked_lch[chain_id].linked_dmach_q;
1684
1685 /* Get the current channel */
1686 lch = channels[dma_linked_lch[chain_id].q_head];
1687
Tony Lindgren0499bde2008-07-03 12:24:36 +03001688 *ei = dma_read(CCEN(lch));
1689 *fi = dma_read(CCFN(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001690
1691 return 0;
1692}
1693EXPORT_SYMBOL(omap_get_dma_chain_index);
1694
1695/**
1696 * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
1697 * ongoing DMA in chain
1698 *
1699 * @param chain_id
1700 *
1701 * @return - Success : Destination position
1702 * Failure : -EINVAL
1703 */
1704int omap_get_dma_chain_dst_pos(int chain_id)
1705{
1706 int lch;
1707 int *channels;
1708
1709 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001710 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001711 printk(KERN_ERR "Invalid chain id\n");
1712 return -EINVAL;
1713 }
1714
1715 /* Check if the chain exists */
1716 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1717 printk(KERN_ERR "Chain doesn't exists\n");
1718 return -EINVAL;
1719 }
1720
1721 channels = dma_linked_lch[chain_id].linked_dmach_q;
1722
1723 /* Get the current channel */
1724 lch = channels[dma_linked_lch[chain_id].q_head];
1725
Tony Lindgren0499bde2008-07-03 12:24:36 +03001726 return dma_read(CDAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001727}
1728EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
1729
1730/**
1731 * @brief omap_get_dma_chain_src_pos - Get the source position
1732 * of the ongoing DMA in chain
1733 * @param chain_id
1734 *
1735 * @return - Success : Destination position
1736 * Failure : -EINVAL
1737 */
1738int omap_get_dma_chain_src_pos(int chain_id)
1739{
1740 int lch;
1741 int *channels;
1742
1743 /* Check for input params */
Tony Lindgren4d963722008-07-03 12:24:31 +03001744 if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001745 printk(KERN_ERR "Invalid chain id\n");
1746 return -EINVAL;
1747 }
1748
1749 /* Check if the chain exists */
1750 if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
1751 printk(KERN_ERR "Chain doesn't exists\n");
1752 return -EINVAL;
1753 }
1754
1755 channels = dma_linked_lch[chain_id].linked_dmach_q;
1756
1757 /* Get the current channel */
1758 lch = channels[dma_linked_lch[chain_id].q_head];
1759
Tony Lindgren0499bde2008-07-03 12:24:36 +03001760 return dma_read(CSAC(lch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001761}
1762EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001763#endif /* ifndef CONFIG_ARCH_OMAP1 */
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001764
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001765/*----------------------------------------------------------------------------*/
1766
1767#ifdef CONFIG_ARCH_OMAP1
1768
1769static int omap1_dma_handle_ch(int ch)
1770{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001771 u32 csr;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001772
1773 if (enable_1510_mode && ch >= 6) {
1774 csr = dma_chan[ch].saved_csr;
1775 dma_chan[ch].saved_csr = 0;
1776 } else
Tony Lindgren0499bde2008-07-03 12:24:36 +03001777 csr = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001778 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
1779 dma_chan[ch + 6].saved_csr = csr >> 7;
1780 csr &= 0x7f;
1781 }
1782 if ((csr & 0x3f) == 0)
1783 return 0;
1784 if (unlikely(dma_chan[ch].dev_id == -1)) {
1785 printk(KERN_WARNING "Spurious interrupt from DMA channel "
1786 "%d (CSR %04x)\n", ch, csr);
1787 return 0;
1788 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001789 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001790 printk(KERN_WARNING "DMA timeout with device %d\n",
1791 dma_chan[ch].dev_id);
1792 if (unlikely(csr & OMAP_DMA_DROP_IRQ))
1793 printk(KERN_WARNING "DMA synchronization event drop occurred "
1794 "with device %d\n", dma_chan[ch].dev_id);
1795 if (likely(csr & OMAP_DMA_BLOCK_IRQ))
1796 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1797 if (likely(dma_chan[ch].callback != NULL))
1798 dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
Tony Lindgren97b7f712008-07-03 12:24:37 +03001799
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001800 return 1;
1801}
1802
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001803static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001804{
1805 int ch = ((int) dev_id) - 1;
1806 int handled = 0;
1807
1808 for (;;) {
1809 int handled_now = 0;
1810
1811 handled_now += omap1_dma_handle_ch(ch);
1812 if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
1813 handled_now += omap1_dma_handle_ch(ch + 6);
1814 if (!handled_now)
1815 break;
1816 handled += handled_now;
1817 }
1818
1819 return handled ? IRQ_HANDLED : IRQ_NONE;
1820}
1821
1822#else
1823#define omap1_dma_irq_handler NULL
1824#endif
1825
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001826#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001827
1828static int omap2_dma_handle_ch(int ch)
1829{
Tony Lindgren0499bde2008-07-03 12:24:36 +03001830 u32 status = dma_read(CSR(ch));
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001831
Juha Yrjola31513692006-12-06 17:13:47 -08001832 if (!status) {
1833 if (printk_ratelimit())
Tony Lindgren97b7f712008-07-03 12:24:37 +03001834 printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
1835 ch);
Tony Lindgren0499bde2008-07-03 12:24:36 +03001836 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001837 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001838 }
1839 if (unlikely(dma_chan[ch].dev_id == -1)) {
1840 if (printk_ratelimit())
1841 printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
1842 "channel %d\n", status, ch);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001843 return 0;
Juha Yrjola31513692006-12-06 17:13:47 -08001844 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001845 if (unlikely(status & OMAP_DMA_DROP_IRQ))
1846 printk(KERN_INFO
1847 "DMA synchronization event drop occurred with device "
1848 "%d\n", dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001849 if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001850 printk(KERN_INFO "DMA transaction error with device %d\n",
1851 dma_chan[ch].dev_id);
Santosh Shilimkara50f18c2008-12-10 17:36:53 -08001852 if (cpu_class_is_omap2()) {
1853 /* Errata: sDMA Channel is not disabled
1854 * after a transaction error. So we explicitely
1855 * disable the channel
1856 */
1857 u32 ccr;
1858
1859 ccr = dma_read(CCR(ch));
1860 ccr &= ~OMAP_DMA_CCR_EN;
1861 dma_write(ccr, CCR(ch));
1862 dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
1863 }
1864 }
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001865 if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
1866 printk(KERN_INFO "DMA secure error with device %d\n",
1867 dma_chan[ch].dev_id);
1868 if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
1869 printk(KERN_INFO "DMA misaligned error with device %d\n",
1870 dma_chan[ch].dev_id);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001871
Tony Lindgren0499bde2008-07-03 12:24:36 +03001872 dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
1873 dma_write(1 << ch, IRQSTATUS_L0);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001874
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001875 /* If the ch is not chained then chain_id will be -1 */
1876 if (dma_chan[ch].chain_id != -1) {
1877 int chain_id = dma_chan[ch].chain_id;
1878 dma_chan[ch].state = DMA_CH_NOTSTARTED;
Tony Lindgren0499bde2008-07-03 12:24:36 +03001879 if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001880 dma_chan[dma_chan[ch].next_linked_ch].state =
1881 DMA_CH_STARTED;
1882 if (dma_linked_lch[chain_id].chain_mode ==
1883 OMAP_DMA_DYNAMIC_CHAIN)
1884 disable_lnk(ch);
1885
1886 if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
1887 OMAP_DMA_CHAIN_INCQHEAD(chain_id);
1888
Tony Lindgren0499bde2008-07-03 12:24:36 +03001889 status = dma_read(CSR(ch));
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001890 }
1891
Juha Yrjola320ce6f2009-01-29 08:57:12 -08001892 dma_write(status, CSR(ch));
1893
Jarkko Nikula538528d2008-02-13 11:47:29 +02001894 if (likely(dma_chan[ch].callback != NULL))
1895 dma_chan[ch].callback(ch, status, dma_chan[ch].data);
Anand Gadiyarf8151e52007-12-01 12:14:11 -08001896
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001897 return 0;
1898}
1899
1900/* STATUS register count is from 1-32 while our is 0-31 */
Linus Torvalds0cd61b62006-10-06 10:53:39 -07001901static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001902{
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001903 u32 val, enable_reg;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001904 int i;
1905
Tony Lindgren0499bde2008-07-03 12:24:36 +03001906 val = dma_read(IRQSTATUS_L0);
Juha Yrjola31513692006-12-06 17:13:47 -08001907 if (val == 0) {
1908 if (printk_ratelimit())
1909 printk(KERN_WARNING "Spurious DMA IRQ\n");
1910 return IRQ_HANDLED;
1911 }
Santosh Shilimkar52176e72009-03-23 18:07:49 -07001912 enable_reg = dma_read(IRQENABLE_L0);
1913 val &= enable_reg; /* Dispatch only relevant interrupts */
Tony Lindgren4d963722008-07-03 12:24:31 +03001914 for (i = 0; i < dma_lch_count && val != 0; i++) {
Juha Yrjola31513692006-12-06 17:13:47 -08001915 if (val & 1)
1916 omap2_dma_handle_ch(i);
1917 val >>= 1;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001918 }
1919
1920 return IRQ_HANDLED;
1921}
1922
1923static struct irqaction omap24xx_dma_irq = {
1924 .name = "DMA",
1925 .handler = omap2_dma_irq_handler,
Thomas Gleixner52e405e2006-07-03 02:20:05 +02001926 .flags = IRQF_DISABLED
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001927};
1928
1929#else
1930static struct irqaction omap24xx_dma_irq;
1931#endif
1932
1933/*----------------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001934
1935static struct lcd_dma_info {
1936 spinlock_t lock;
1937 int reserved;
Tony Lindgren97b7f712008-07-03 12:24:37 +03001938 void (*callback)(u16 status, void *data);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001939 void *cb_data;
1940
1941 int active;
1942 unsigned long addr, size;
1943 int rotate, data_type, xres, yres;
1944 int vxres;
1945 int mirror;
1946 int xscale, yscale;
1947 int ext_ctrl;
1948 int src_port;
1949 int single_transfer;
1950} lcd_dma;
1951
1952void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
1953 int data_type)
1954{
1955 lcd_dma.addr = addr;
1956 lcd_dma.data_type = data_type;
1957 lcd_dma.xres = fb_xres;
1958 lcd_dma.yres = fb_yres;
1959}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001960EXPORT_SYMBOL(omap_set_lcd_dma_b1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001961
1962void omap_set_lcd_dma_src_port(int port)
1963{
1964 lcd_dma.src_port = port;
1965}
1966
1967void omap_set_lcd_dma_ext_controller(int external)
1968{
1969 lcd_dma.ext_ctrl = external;
1970}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001971EXPORT_SYMBOL(omap_set_lcd_dma_ext_controller);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001972
1973void omap_set_lcd_dma_single_transfer(int single)
1974{
1975 lcd_dma.single_transfer = single;
1976}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001977EXPORT_SYMBOL(omap_set_lcd_dma_single_transfer);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001978
1979void omap_set_lcd_dma_b1_rotation(int rotate)
1980{
1981 if (omap_dma_in_1510_mode()) {
1982 printk(KERN_ERR "DMA rotation is not supported in 1510 mode\n");
1983 BUG();
1984 return;
1985 }
1986 lcd_dma.rotate = rotate;
1987}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001988EXPORT_SYMBOL(omap_set_lcd_dma_b1_rotation);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001989
1990void omap_set_lcd_dma_b1_mirror(int mirror)
1991{
1992 if (omap_dma_in_1510_mode()) {
1993 printk(KERN_ERR "DMA mirror is not supported in 1510 mode\n");
1994 BUG();
1995 }
1996 lcd_dma.mirror = mirror;
1997}
Tony Lindgren97b7f712008-07-03 12:24:37 +03001998EXPORT_SYMBOL(omap_set_lcd_dma_b1_mirror);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001999
2000void omap_set_lcd_dma_b1_vxres(unsigned long vxres)
2001{
2002 if (omap_dma_in_1510_mode()) {
2003 printk(KERN_ERR "DMA virtual resulotion is not supported "
2004 "in 1510 mode\n");
2005 BUG();
2006 }
2007 lcd_dma.vxres = vxres;
2008}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002009EXPORT_SYMBOL(omap_set_lcd_dma_b1_vxres);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002010
2011void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale)
2012{
2013 if (omap_dma_in_1510_mode()) {
2014 printk(KERN_ERR "DMA scale is not supported in 1510 mode\n");
2015 BUG();
2016 }
2017 lcd_dma.xscale = xscale;
2018 lcd_dma.yscale = yscale;
2019}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002020EXPORT_SYMBOL(omap_set_lcd_dma_b1_scale);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002021
2022static void set_b1_regs(void)
2023{
2024 unsigned long top, bottom;
2025 int es;
2026 u16 w;
2027 unsigned long en, fn;
2028 long ei, fi;
2029 unsigned long vxres;
2030 unsigned int xscale, yscale;
2031
2032 switch (lcd_dma.data_type) {
2033 case OMAP_DMA_DATA_TYPE_S8:
2034 es = 1;
2035 break;
2036 case OMAP_DMA_DATA_TYPE_S16:
2037 es = 2;
2038 break;
2039 case OMAP_DMA_DATA_TYPE_S32:
2040 es = 4;
2041 break;
2042 default:
2043 BUG();
2044 return;
2045 }
2046
2047 vxres = lcd_dma.vxres ? lcd_dma.vxres : lcd_dma.xres;
2048 xscale = lcd_dma.xscale ? lcd_dma.xscale : 1;
2049 yscale = lcd_dma.yscale ? lcd_dma.yscale : 1;
2050 BUG_ON(vxres < lcd_dma.xres);
Tony Lindgren97b7f712008-07-03 12:24:37 +03002051
2052#define PIXADDR(x, y) (lcd_dma.addr + \
2053 ((y) * vxres * yscale + (x) * xscale) * es)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002054#define PIXSTEP(sx, sy, dx, dy) (PIXADDR(dx, dy) - PIXADDR(sx, sy) - es + 1)
Tony Lindgren97b7f712008-07-03 12:24:37 +03002055
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002056 switch (lcd_dma.rotate) {
2057 case 0:
2058 if (!lcd_dma.mirror) {
2059 top = PIXADDR(0, 0);
2060 bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2061 /* 1510 DMA requires the bottom address to be 2 more
2062 * than the actual last memory access location. */
2063 if (omap_dma_in_1510_mode() &&
Tony Lindgren97b7f712008-07-03 12:24:37 +03002064 lcd_dma.data_type == OMAP_DMA_DATA_TYPE_S32)
2065 bottom += 2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002066 ei = PIXSTEP(0, 0, 1, 0);
2067 fi = PIXSTEP(lcd_dma.xres - 1, 0, 0, 1);
2068 } else {
2069 top = PIXADDR(lcd_dma.xres - 1, 0);
2070 bottom = PIXADDR(0, lcd_dma.yres - 1);
2071 ei = PIXSTEP(1, 0, 0, 0);
2072 fi = PIXSTEP(0, 0, lcd_dma.xres - 1, 1);
2073 }
2074 en = lcd_dma.xres;
2075 fn = lcd_dma.yres;
2076 break;
2077 case 90:
2078 if (!lcd_dma.mirror) {
2079 top = PIXADDR(0, lcd_dma.yres - 1);
2080 bottom = PIXADDR(lcd_dma.xres - 1, 0);
2081 ei = PIXSTEP(0, 1, 0, 0);
2082 fi = PIXSTEP(0, 0, 1, lcd_dma.yres - 1);
2083 } else {
2084 top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2085 bottom = PIXADDR(0, 0);
2086 ei = PIXSTEP(0, 1, 0, 0);
2087 fi = PIXSTEP(1, 0, 0, lcd_dma.yres - 1);
2088 }
2089 en = lcd_dma.yres;
2090 fn = lcd_dma.xres;
2091 break;
2092 case 180:
2093 if (!lcd_dma.mirror) {
2094 top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2095 bottom = PIXADDR(0, 0);
2096 ei = PIXSTEP(1, 0, 0, 0);
2097 fi = PIXSTEP(0, 1, lcd_dma.xres - 1, 0);
2098 } else {
2099 top = PIXADDR(0, lcd_dma.yres - 1);
2100 bottom = PIXADDR(lcd_dma.xres - 1, 0);
2101 ei = PIXSTEP(0, 0, 1, 0);
2102 fi = PIXSTEP(lcd_dma.xres - 1, 1, 0, 0);
2103 }
2104 en = lcd_dma.xres;
2105 fn = lcd_dma.yres;
2106 break;
2107 case 270:
2108 if (!lcd_dma.mirror) {
2109 top = PIXADDR(lcd_dma.xres - 1, 0);
2110 bottom = PIXADDR(0, lcd_dma.yres - 1);
2111 ei = PIXSTEP(0, 0, 0, 1);
2112 fi = PIXSTEP(1, lcd_dma.yres - 1, 0, 0);
2113 } else {
2114 top = PIXADDR(0, 0);
2115 bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
2116 ei = PIXSTEP(0, 0, 0, 1);
2117 fi = PIXSTEP(0, lcd_dma.yres - 1, 1, 0);
2118 }
2119 en = lcd_dma.yres;
2120 fn = lcd_dma.xres;
2121 break;
2122 default:
2123 BUG();
Simon Arlott6cbdc8c2007-05-11 20:40:30 +01002124 return; /* Suppress warning about uninitialized vars */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002125 }
2126
2127 if (omap_dma_in_1510_mode()) {
2128 omap_writew(top >> 16, OMAP1510_DMA_LCD_TOP_F1_U);
2129 omap_writew(top, OMAP1510_DMA_LCD_TOP_F1_L);
2130 omap_writew(bottom >> 16, OMAP1510_DMA_LCD_BOT_F1_U);
2131 omap_writew(bottom, OMAP1510_DMA_LCD_BOT_F1_L);
2132
2133 return;
2134 }
2135
2136 /* 1610 regs */
2137 omap_writew(top >> 16, OMAP1610_DMA_LCD_TOP_B1_U);
2138 omap_writew(top, OMAP1610_DMA_LCD_TOP_B1_L);
2139 omap_writew(bottom >> 16, OMAP1610_DMA_LCD_BOT_B1_U);
2140 omap_writew(bottom, OMAP1610_DMA_LCD_BOT_B1_L);
2141
2142 omap_writew(en, OMAP1610_DMA_LCD_SRC_EN_B1);
2143 omap_writew(fn, OMAP1610_DMA_LCD_SRC_FN_B1);
2144
2145 w = omap_readw(OMAP1610_DMA_LCD_CSDP);
2146 w &= ~0x03;
2147 w |= lcd_dma.data_type;
2148 omap_writew(w, OMAP1610_DMA_LCD_CSDP);
2149
2150 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2151 /* Always set the source port as SDRAM for now*/
2152 w &= ~(0x03 << 6);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002153 if (lcd_dma.callback != NULL)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002154 w |= 1 << 1; /* Block interrupt enable */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002155 else
2156 w &= ~(1 << 1);
2157 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2158
2159 if (!(lcd_dma.rotate || lcd_dma.mirror ||
2160 lcd_dma.vxres || lcd_dma.xscale || lcd_dma.yscale))
2161 return;
2162
2163 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2164 /* Set the double-indexed addressing mode */
2165 w |= (0x03 << 12);
2166 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2167
2168 omap_writew(ei, OMAP1610_DMA_LCD_SRC_EI_B1);
2169 omap_writew(fi >> 16, OMAP1610_DMA_LCD_SRC_FI_B1_U);
2170 omap_writew(fi, OMAP1610_DMA_LCD_SRC_FI_B1_L);
2171}
2172
Linus Torvalds0cd61b62006-10-06 10:53:39 -07002173static irqreturn_t lcd_dma_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002174{
2175 u16 w;
2176
2177 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2178 if (unlikely(!(w & (1 << 3)))) {
2179 printk(KERN_WARNING "Spurious LCD DMA IRQ\n");
2180 return IRQ_NONE;
2181 }
2182 /* Ack the IRQ */
2183 w |= (1 << 3);
2184 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2185 lcd_dma.active = 0;
2186 if (lcd_dma.callback != NULL)
2187 lcd_dma.callback(w, lcd_dma.cb_data);
2188
2189 return IRQ_HANDLED;
2190}
2191
Tony Lindgren97b7f712008-07-03 12:24:37 +03002192int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002193 void *data)
2194{
2195 spin_lock_irq(&lcd_dma.lock);
2196 if (lcd_dma.reserved) {
2197 spin_unlock_irq(&lcd_dma.lock);
2198 printk(KERN_ERR "LCD DMA channel already reserved\n");
2199 BUG();
2200 return -EBUSY;
2201 }
2202 lcd_dma.reserved = 1;
2203 spin_unlock_irq(&lcd_dma.lock);
2204 lcd_dma.callback = callback;
2205 lcd_dma.cb_data = data;
2206 lcd_dma.active = 0;
2207 lcd_dma.single_transfer = 0;
2208 lcd_dma.rotate = 0;
2209 lcd_dma.vxres = 0;
2210 lcd_dma.mirror = 0;
2211 lcd_dma.xscale = 0;
2212 lcd_dma.yscale = 0;
2213 lcd_dma.ext_ctrl = 0;
2214 lcd_dma.src_port = 0;
2215
2216 return 0;
2217}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002218EXPORT_SYMBOL(omap_request_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002219
2220void omap_free_lcd_dma(void)
2221{
2222 spin_lock(&lcd_dma.lock);
2223 if (!lcd_dma.reserved) {
2224 spin_unlock(&lcd_dma.lock);
2225 printk(KERN_ERR "LCD DMA is not reserved\n");
2226 BUG();
2227 return;
2228 }
2229 if (!enable_1510_mode)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002230 omap_writew(omap_readw(OMAP1610_DMA_LCD_CCR) & ~1,
2231 OMAP1610_DMA_LCD_CCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002232 lcd_dma.reserved = 0;
2233 spin_unlock(&lcd_dma.lock);
2234}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002235EXPORT_SYMBOL(omap_free_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002236
2237void omap_enable_lcd_dma(void)
2238{
2239 u16 w;
2240
Tony Lindgren97b7f712008-07-03 12:24:37 +03002241 /*
2242 * Set the Enable bit only if an external controller is
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002243 * connected. Otherwise the OMAP internal controller will
2244 * start the transfer when it gets enabled.
2245 */
2246 if (enable_1510_mode || !lcd_dma.ext_ctrl)
2247 return;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002248
2249 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2250 w |= 1 << 8;
2251 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2252
Tony Lindgren92105bb2005-09-07 17:20:26 +01002253 lcd_dma.active = 1;
2254
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002255 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2256 w |= 1 << 7;
2257 omap_writew(w, OMAP1610_DMA_LCD_CCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002258}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002259EXPORT_SYMBOL(omap_enable_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002260
2261void omap_setup_lcd_dma(void)
2262{
2263 BUG_ON(lcd_dma.active);
2264 if (!enable_1510_mode) {
2265 /* Set some reasonable defaults */
2266 omap_writew(0x5440, OMAP1610_DMA_LCD_CCR);
2267 omap_writew(0x9102, OMAP1610_DMA_LCD_CSDP);
2268 omap_writew(0x0004, OMAP1610_DMA_LCD_LCH_CTRL);
2269 }
2270 set_b1_regs();
2271 if (!enable_1510_mode) {
2272 u16 w;
2273
2274 w = omap_readw(OMAP1610_DMA_LCD_CCR);
Tony Lindgren97b7f712008-07-03 12:24:37 +03002275 /*
2276 * If DMA was already active set the end_prog bit to have
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002277 * the programmed register set loaded into the active
2278 * register set.
2279 */
2280 w |= 1 << 11; /* End_prog */
2281 if (!lcd_dma.single_transfer)
Tony Lindgren97b7f712008-07-03 12:24:37 +03002282 w |= (3 << 8); /* Auto_init, repeat */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002283 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2284 }
2285}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002286EXPORT_SYMBOL(omap_setup_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002287
2288void omap_stop_lcd_dma(void)
2289{
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002290 u16 w;
2291
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002292 lcd_dma.active = 0;
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002293 if (enable_1510_mode || !lcd_dma.ext_ctrl)
2294 return;
2295
2296 w = omap_readw(OMAP1610_DMA_LCD_CCR);
2297 w &= ~(1 << 7);
2298 omap_writew(w, OMAP1610_DMA_LCD_CCR);
2299
2300 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2301 w &= ~(1 << 8);
2302 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002303}
Tony Lindgren97b7f712008-07-03 12:24:37 +03002304EXPORT_SYMBOL(omap_stop_lcd_dma);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002305
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002306/*----------------------------------------------------------------------------*/
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +01002307
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002308static int __init omap_init_dma(void)
2309{
2310 int ch, r;
2311
Tony Lindgren0499bde2008-07-03 12:24:36 +03002312 if (cpu_class_is_omap1()) {
Russell Kinge8a91c92008-09-01 22:07:37 +01002313 omap_dma_base = IO_ADDRESS(OMAP1_DMA_BASE);
Tony Lindgren4d963722008-07-03 12:24:31 +03002314 dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002315 } else if (cpu_is_omap24xx()) {
Russell Kinge8a91c92008-09-01 22:07:37 +01002316 omap_dma_base = IO_ADDRESS(OMAP24XX_DMA4_BASE);
Tony Lindgren4d963722008-07-03 12:24:31 +03002317 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002318 } else if (cpu_is_omap34xx()) {
Russell Kinge8a91c92008-09-01 22:07:37 +01002319 omap_dma_base = IO_ADDRESS(OMAP34XX_DMA4_BASE);
Tony Lindgren0499bde2008-07-03 12:24:36 +03002320 dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
2321 } else {
2322 pr_err("DMA init failed for unsupported omap\n");
2323 return -ENODEV;
2324 }
Tony Lindgren4d963722008-07-03 12:24:31 +03002325
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002326 if (cpu_class_is_omap2() && omap_dma_reserve_channels
2327 && (omap_dma_reserve_channels <= dma_lch_count))
2328 dma_lch_count = omap_dma_reserve_channels;
2329
Tony Lindgren4d963722008-07-03 12:24:31 +03002330 dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
2331 GFP_KERNEL);
2332 if (!dma_chan)
2333 return -ENOMEM;
2334
2335 if (cpu_class_is_omap2()) {
2336 dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
2337 dma_lch_count, GFP_KERNEL);
2338 if (!dma_linked_lch) {
2339 kfree(dma_chan);
2340 return -ENOMEM;
2341 }
2342 }
2343
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002344 if (cpu_is_omap15xx()) {
2345 printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002346 dma_chan_count = 9;
2347 enable_1510_mode = 1;
Zebediah C. McClure557096f2009-03-23 18:07:44 -07002348 } else if (cpu_is_omap16xx() || cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002349 printk(KERN_INFO "OMAP DMA hardware version %d\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002350 dma_read(HW_ID));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002351 printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
Tony Lindgren0499bde2008-07-03 12:24:36 +03002352 (dma_read(CAPS_0_U) << 16) |
2353 dma_read(CAPS_0_L),
2354 (dma_read(CAPS_1_U) << 16) |
2355 dma_read(CAPS_1_L),
2356 dma_read(CAPS_2), dma_read(CAPS_3),
2357 dma_read(CAPS_4));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002358 if (!enable_1510_mode) {
2359 u16 w;
2360
2361 /* Disable OMAP 3.0/3.1 compatibility mode. */
Tony Lindgren0499bde2008-07-03 12:24:36 +03002362 w = dma_read(GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002363 w |= 1 << 3;
Tony Lindgren0499bde2008-07-03 12:24:36 +03002364 dma_write(w, GSCR);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002365 dma_chan_count = 16;
2366 } else
2367 dma_chan_count = 9;
Imre Deakb5beef52006-09-25 12:41:28 +03002368 if (cpu_is_omap16xx()) {
2369 u16 w;
2370
2371 /* this would prevent OMAP sleep */
2372 w = omap_readw(OMAP1610_DMA_LCD_CTRL);
2373 w &= ~(1 << 8);
2374 omap_writew(w, OMAP1610_DMA_LCD_CTRL);
2375 }
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002376 } else if (cpu_class_is_omap2()) {
Tony Lindgren0499bde2008-07-03 12:24:36 +03002377 u8 revision = dma_read(REVISION) & 0xff;
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002378 printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
2379 revision >> 4, revision & 0xf);
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002380 dma_chan_count = dma_lch_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002381 } else {
2382 dma_chan_count = 0;
2383 return 0;
2384 }
2385
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002386 spin_lock_init(&lcd_dma.lock);
2387 spin_lock_init(&dma_chan_lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002388
2389 for (ch = 0; ch < dma_chan_count; ch++) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002390 omap_clear_dma(ch);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002391 dma_chan[ch].dev_id = -1;
2392 dma_chan[ch].next_lch = -1;
2393
2394 if (ch >= 6 && enable_1510_mode)
2395 continue;
2396
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002397 if (cpu_class_is_omap1()) {
Tony Lindgren97b7f712008-07-03 12:24:37 +03002398 /*
2399 * request_irq() doesn't like dev_id (ie. ch) being
2400 * zero, so we have to kludge around this.
2401 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002402 r = request_irq(omap1_dma_irq[ch],
2403 omap1_dma_irq_handler, 0, "DMA",
2404 (void *) (ch + 1));
2405 if (r != 0) {
2406 int i;
2407
2408 printk(KERN_ERR "unable to request IRQ %d "
2409 "for DMA (error %d)\n",
2410 omap1_dma_irq[ch], r);
2411 for (i = 0; i < ch; i++)
2412 free_irq(omap1_dma_irq[i],
2413 (void *) (i + 1));
2414 return r;
2415 }
2416 }
2417 }
2418
Anand Gadiyarf8151e52007-12-01 12:14:11 -08002419 if (cpu_is_omap2430() || cpu_is_omap34xx())
2420 omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
2421 DMA_DEFAULT_FIFO_DEPTH, 0);
2422
2423 if (cpu_class_is_omap2())
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002424 setup_irq(INT_24XX_SDMA_IRQ0, &omap24xx_dma_irq);
2425
2426 /* FIXME: Update LCD DMA to work on 24xx */
2427 if (cpu_class_is_omap1()) {
2428 r = request_irq(INT_DMA_LCD, lcd_dma_irq_handler, 0,
2429 "LCD DMA", NULL);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002430 if (r != 0) {
2431 int i;
2432
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002433 printk(KERN_ERR "unable to request IRQ for LCD DMA "
2434 "(error %d)\n", r);
2435 for (i = 0; i < dma_chan_count; i++)
2436 free_irq(omap1_dma_irq[i], (void *) (i + 1));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002437 return r;
2438 }
2439 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002440
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002441 return 0;
2442}
2443
2444arch_initcall(omap_init_dma);
2445
Santosh Shilimkar2263f022009-03-23 18:07:48 -07002446/*
2447 * Reserve the omap SDMA channels using cmdline bootarg
2448 * "omap_dma_reserve_ch=". The valid range is 1 to 32
2449 */
2450static int __init omap_dma_cmdline_reserve_ch(char *str)
2451{
2452 if (get_option(&str, &omap_dma_reserve_channels) != 1)
2453 omap_dma_reserve_channels = 0;
2454 return 1;
2455}
2456
2457__setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
2458
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002459