blob: 573b55f5c2f94597e101d65ab8ee3c150fd3656b [file] [log] [blame]
Ben Skeggs9274f4a2012-07-06 07:36:43 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs70c0f262012-07-10 10:49:22 +100025#include <subdev/bios.h>
Martin Peresa10220b2012-11-04 01:01:53 +010026#include <subdev/bus.h>
Ben Skeggs4196faa2012-07-10 14:36:38 +100027#include <subdev/i2c.h>
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100028#include <subdev/clock.h>
Ben Skeggscb75d972012-07-11 10:44:20 +100029#include <subdev/devinit.h>
Ben Skeggs7d9115d2012-07-11 15:58:56 +100030#include <subdev/mc.h>
Ben Skeggs5a5c7432012-07-11 16:08:25 +100031#include <subdev/timer.h>
Ben Skeggs861d2102012-07-11 19:05:01 +100032#include <subdev/fb.h>
Ben Skeggs3863c9b2012-07-14 19:09:17 +100033#include <subdev/instmem.h>
34#include <subdev/vm.h>
Ben Skeggs9274f4a2012-07-06 07:36:43 +100035
Ben Skeggsdded35d2013-04-25 17:23:43 +100036#include <engine/device.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include <engine/dmaobj.h>
38#include <engine/fifo.h>
39#include <engine/software.h>
40#include <engine/graph.h>
41#include <engine/disp.h>
42
Ben Skeggs9274f4a2012-07-06 07:36:43 +100043int
44nv04_identify(struct nouveau_device *device)
45{
46 switch (device->chipset) {
47 case 0x04:
Ben Skeggs2094dd82012-07-27 08:28:20 +100048 device->cname = "NV04";
Ben Skeggs70c0f262012-07-10 10:49:22 +100049 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggsc26fe842014-05-13 13:59:26 +100050 device->oclass[NVDEV_SUBDEV_I2C ] = nv04_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100051 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
Ben Skeggscf336012014-01-14 15:55:38 +100052 device->oclass[NVDEV_SUBDEV_DEVINIT] = nv04_devinit_oclass;
Ben Skeggs08f6fbd2013-10-11 15:34:08 +100053 device->oclass[NVDEV_SUBDEV_MC ] = nv04_mc_oclass;
Ben Skeggs48ae0b32013-10-24 09:39:05 +100054 device->oclass[NVDEV_SUBDEV_BUS ] = nv04_bus_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +100055 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs1e9fc302013-10-18 14:18:04 +100056 device->oclass[NVDEV_SUBDEV_FB ] = nv04_fb_oclass;
Ben Skeggs24a4ae82013-12-23 00:39:47 +100057 device->oclass[NVDEV_SUBDEV_INSTMEM] = nv04_instmem_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +100058 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
Ben Skeggsbc985402014-08-10 04:10:24 +100059 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
Ben Skeggs16c4f222013-11-05 14:26:58 +100060 device->oclass[NVDEV_ENGINE_FIFO ] = nv04_fifo_oclass;
Ben Skeggsc46c3dd2013-10-03 07:30:11 +100061 device->oclass[NVDEV_ENGINE_SW ] = nv04_software_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +100062 device->oclass[NVDEV_ENGINE_GR ] = &nv04_graph_oclass;
Ben Skeggsa8f8b482014-02-20 21:33:34 +100063 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100064 break;
65 case 0x05:
Ben Skeggs2094dd82012-07-27 08:28:20 +100066 device->cname = "NV05";
Ben Skeggs70c0f262012-07-10 10:49:22 +100067 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggsc26fe842014-05-13 13:59:26 +100068 device->oclass[NVDEV_SUBDEV_I2C ] = nv04_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100069 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nv04_clock_oclass;
Ben Skeggscf336012014-01-14 15:55:38 +100070 device->oclass[NVDEV_SUBDEV_DEVINIT] = nv05_devinit_oclass;
Ben Skeggs08f6fbd2013-10-11 15:34:08 +100071 device->oclass[NVDEV_SUBDEV_MC ] = nv04_mc_oclass;
Ben Skeggs48ae0b32013-10-24 09:39:05 +100072 device->oclass[NVDEV_SUBDEV_BUS ] = nv04_bus_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +100073 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs1e9fc302013-10-18 14:18:04 +100074 device->oclass[NVDEV_SUBDEV_FB ] = nv04_fb_oclass;
Ben Skeggs24a4ae82013-12-23 00:39:47 +100075 device->oclass[NVDEV_SUBDEV_INSTMEM] = nv04_instmem_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +100076 device->oclass[NVDEV_SUBDEV_VM ] = &nv04_vmmgr_oclass;
Ben Skeggsbc985402014-08-10 04:10:24 +100077 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
Ben Skeggs16c4f222013-11-05 14:26:58 +100078 device->oclass[NVDEV_ENGINE_FIFO ] = nv04_fifo_oclass;
Ben Skeggsc46c3dd2013-10-03 07:30:11 +100079 device->oclass[NVDEV_ENGINE_SW ] = nv04_software_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 device->oclass[NVDEV_ENGINE_GR ] = &nv04_graph_oclass;
Ben Skeggsa8f8b482014-02-20 21:33:34 +100081 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100082 break;
83 default:
84 nv_fatal(device, "unknown RIVA chipset\n");
85 return -EINVAL;
86 }
87
88 return 0;
89}