blob: e62dbbcb10f610af656d65522a96711c86b2dbae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/***************************************************************************/
2
3/*
Greg Ungererb671b652006-06-26 10:33:10 +10004 * pit.c -- Freescale ColdFire PIT timer. Currently this type of
5 * hardware timer only exists in the Freescale ColdFire
Greg Ungerer8d80c5e2008-02-01 17:40:21 +10006 * 5270/5271, 5282 and 5208 CPUs. No doubt newer ColdFire
7 * family members will probably use it too.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Greg Ungerer8d80c5e2008-02-01 17:40:21 +10009 * Copyright (C) 1999-2008, Greg Ungerer (gerg@snapgear.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright (C) 2001-2004, SnapGear Inc. (www.snapgear.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12
13/***************************************************************************/
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/kernel.h>
16#include <linux/sched.h>
17#include <linux/param.h>
18#include <linux/init.h>
19#include <linux/interrupt.h>
Greg Ungerer5c4525d2007-07-27 01:09:00 +100020#include <linux/irq.h>
Sebastian Siewior2b9a6982008-04-28 11:43:04 +020021#include <linux/clockchips.h>
Greg Ungerer2f2c2672007-10-23 14:37:54 +100022#include <asm/machdep.h>
Greg Ungererb671b652006-06-26 10:33:10 +100023#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/coldfire.h>
25#include <asm/mcfpit.h>
26#include <asm/mcfsim.h>
27
28/***************************************************************************/
29
Greg Ungererb671b652006-06-26 10:33:10 +100030/*
31 * By default use timer1 as the system clock timer.
32 */
Greg Ungerer8d80c5e2008-02-01 17:40:21 +100033#define FREQ ((MCF_CLK / 2) / 64)
Greg Ungererf317c712011-03-05 23:32:35 +100034#define TA(a) (MCFPIT_BASE1 + (a))
Sebastian Siewior2b9a6982008-04-28 11:43:04 +020035#define PIT_CYCLES_PER_JIFFY (FREQ / HZ)
Greg Ungerer8d80c5e2008-02-01 17:40:21 +100036
Greg Ungerer8d80c5e2008-02-01 17:40:21 +100037static u32 pit_cnt;
Greg Ungererb671b652006-06-26 10:33:10 +100038
Sebastian Siewior2b9a6982008-04-28 11:43:04 +020039/*
40 * Initialize the PIT timer.
41 *
42 * This is also called after resume to bring the PIT into operation again.
43 */
44
45static void init_cf_pit_timer(enum clock_event_mode mode,
46 struct clock_event_device *evt)
47{
48 switch (mode) {
49 case CLOCK_EVT_MODE_PERIODIC:
50
51 __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR));
52 __raw_writew(PIT_CYCLES_PER_JIFFY, TA(MCFPIT_PMR));
53 __raw_writew(MCFPIT_PCSR_EN | MCFPIT_PCSR_PIE | \
54 MCFPIT_PCSR_OVW | MCFPIT_PCSR_RLD | \
55 MCFPIT_PCSR_CLK64, TA(MCFPIT_PCSR));
56 break;
57
58 case CLOCK_EVT_MODE_SHUTDOWN:
59 case CLOCK_EVT_MODE_UNUSED:
60
61 __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR));
62 break;
63
64 case CLOCK_EVT_MODE_ONESHOT:
65
66 __raw_writew(MCFPIT_PCSR_DISABLE, TA(MCFPIT_PCSR));
67 __raw_writew(MCFPIT_PCSR_EN | MCFPIT_PCSR_PIE | \
68 MCFPIT_PCSR_OVW | MCFPIT_PCSR_CLK64, \
69 TA(MCFPIT_PCSR));
70 break;
71
72 case CLOCK_EVT_MODE_RESUME:
73 /* Nothing to do here */
74 break;
75 }
76}
77
78/*
79 * Program the next event in oneshot mode
80 *
81 * Delta is given in PIT ticks
82 */
83static int cf_pit_next_event(unsigned long delta,
84 struct clock_event_device *evt)
85{
86 __raw_writew(delta, TA(MCFPIT_PMR));
87 return 0;
88}
89
90struct clock_event_device cf_pit_clockevent = {
91 .name = "pit",
92 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
93 .set_mode = init_cf_pit_timer,
94 .set_next_event = cf_pit_next_event,
95 .shift = 32,
96 .irq = MCFINT_VECBASE + MCFINT_PIT1,
97};
98
99
100
Greg Ungererb671b652006-06-26 10:33:10 +1000101/***************************************************************************/
102
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000103static irqreturn_t pit_tick(int irq, void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104{
Sebastian Siewior2b9a6982008-04-28 11:43:04 +0200105 struct clock_event_device *evt = &cf_pit_clockevent;
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000106 u16 pcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108 /* Reset the ColdFire timer */
Greg Ungererb671b652006-06-26 10:33:10 +1000109 pcsr = __raw_readw(TA(MCFPIT_PCSR));
110 __raw_writew(pcsr | MCFPIT_PCSR_PIF, TA(MCFPIT_PCSR));
Greg Ungerer2f2c2672007-10-23 14:37:54 +1000111
Sebastian Siewior2b9a6982008-04-28 11:43:04 +0200112 pit_cnt += PIT_CYCLES_PER_JIFFY;
113 evt->event_handler(evt);
114 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115}
116
117/***************************************************************************/
118
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000119static struct irqaction pit_irq = {
Greg Ungerer2f2c2672007-10-23 14:37:54 +1000120 .name = "timer",
121 .flags = IRQF_DISABLED | IRQF_TIMER,
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000122 .handler = pit_tick,
Greg Ungerer5c4525d2007-07-27 01:09:00 +1000123};
124
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000125/***************************************************************************/
126
Magnus Damm8e196082009-04-21 12:24:00 -0700127static cycle_t pit_read_clk(struct clocksource *cs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128{
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000129 unsigned long flags;
130 u32 cycles;
131 u16 pcntr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000133 local_irq_save(flags);
134 pcntr = __raw_readw(TA(MCFPIT_PCNTR));
135 cycles = pit_cnt;
136 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
Sebastian Siewior2b9a6982008-04-28 11:43:04 +0200138 return cycles + PIT_CYCLES_PER_JIFFY - pcntr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139}
140
141/***************************************************************************/
142
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000143static struct clocksource pit_clk = {
144 .name = "pit",
Sebastian Siewior2b9a6982008-04-28 11:43:04 +0200145 .rating = 100,
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000146 .read = pit_read_clk,
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000147 .mask = CLOCKSOURCE_MASK(32),
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000148};
149
150/***************************************************************************/
151
Greg Ungerer35aefb22012-01-23 15:34:58 +1000152void hw_timer_init(irq_handler_t handler)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Rusty Russell320ab2b2008-12-13 21:20:26 +1030154 cf_pit_clockevent.cpumask = cpumask_of(smp_processor_id());
Sebastian Siewior2b9a6982008-04-28 11:43:04 +0200155 cf_pit_clockevent.mult = div_sc(FREQ, NSEC_PER_SEC, 32);
156 cf_pit_clockevent.max_delta_ns =
157 clockevent_delta2ns(0xFFFF, &cf_pit_clockevent);
158 cf_pit_clockevent.min_delta_ns =
159 clockevent_delta2ns(0x3f, &cf_pit_clockevent);
160 clockevents_register_device(&cf_pit_clockevent);
161
Greg Ungerer8d80c5e2008-02-01 17:40:21 +1000162 setup_irq(MCFINT_VECBASE + MCFINT_PIT1, &pit_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
John Stultz010f3f12010-04-26 20:21:52 -0700164 clocksource_register_hz(&pit_clk, FREQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165}
166
167/***************************************************************************/