blob: 0b23408d357ce097842f762901b0de5fa716c0a1 [file] [log] [blame]
Andrei Konovalovae918c02007-07-17 04:04:11 -07001/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07002 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
Grant Likely8fd88212010-10-14 09:04:29 -06007 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
Andrei Konovalovae918c02007-07-17 04:04:11 -070014 */
15
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060019#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060020#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070021#include <linux/spi/spi.h>
22#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010023#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060024#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010025
David Brownellfc3ba952007-08-30 23:56:24 -070026#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070027
28/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
29 * Product Specification", DS464
30 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010031#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070032
Michal Simek082339b2013-06-04 16:02:36 +020033#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070034#define XSPI_CR_ENABLE 0x02
35#define XSPI_CR_MASTER_MODE 0x04
36#define XSPI_CR_CPOL 0x08
37#define XSPI_CR_CPHA 0x10
38#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL)
39#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
85 u32 irq;
86
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
89 int remaining_bytes; /* the number of bytes left to transfer */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010090 u8 bits_per_word;
Richard Röjfors86fc5932009-11-13 12:28:49 +010091 unsigned int (*read_fn) (void __iomem *);
92 void (*write_fn) (u32, void __iomem *);
Richard Röjforsc9da2e12009-11-13 12:28:55 +010093 void (*tx_fn) (struct xilinx_spi *);
94 void (*rx_fn) (struct xilinx_spi *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070095};
96
Paul Mundt97782142010-01-20 13:49:45 -070097static void xspi_write32(u32 val, void __iomem *addr)
98{
99 iowrite32(val, addr);
100}
101
102static unsigned int xspi_read32(void __iomem *addr)
103{
104 return ioread32(addr);
105}
106
107static void xspi_write32_be(u32 val, void __iomem *addr)
108{
109 iowrite32be(val, addr);
110}
111
112static unsigned int xspi_read32_be(void __iomem *addr)
113{
114 return ioread32be(addr);
115}
116
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100117static void xspi_tx8(struct xilinx_spi *xspi)
118{
119 xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
120 xspi->tx_ptr++;
121}
122
123static void xspi_tx16(struct xilinx_spi *xspi)
124{
125 xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
126 xspi->tx_ptr += 2;
127}
128
129static void xspi_tx32(struct xilinx_spi *xspi)
130{
131 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
132 xspi->tx_ptr += 4;
133}
134
135static void xspi_rx8(struct xilinx_spi *xspi)
136{
137 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
138 if (xspi->rx_ptr) {
139 *xspi->rx_ptr = data & 0xff;
140 xspi->rx_ptr++;
141 }
142}
143
144static void xspi_rx16(struct xilinx_spi *xspi)
145{
146 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
147 if (xspi->rx_ptr) {
148 *(u16 *)(xspi->rx_ptr) = data & 0xffff;
149 xspi->rx_ptr += 2;
150 }
151}
152
153static void xspi_rx32(struct xilinx_spi *xspi)
154{
155 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
156 if (xspi->rx_ptr) {
157 *(u32 *)(xspi->rx_ptr) = data;
158 xspi->rx_ptr += 4;
159 }
160}
161
Richard Röjfors86fc5932009-11-13 12:28:49 +0100162static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700163{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100164 void __iomem *regs_base = xspi->regs;
165
Andrei Konovalovae918c02007-07-17 04:04:11 -0700166 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100167 xspi->write_fn(XIPIF_V123B_RESET_MASK,
168 regs_base + XIPIF_V123B_RESETR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700169 /* Disable all the interrupts just in case */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100170 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700171 /* Enable the global IPIF interrupt */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100172 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
173 regs_base + XIPIF_V123B_DGIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700174 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100175 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700176 /* Disable the transmitter, enable Manual Slave Select Assertion,
177 * put SPI controller into master mode, and enable it */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100178 xspi->write_fn(XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT |
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100179 XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
180 XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700181}
182
183static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
184{
185 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
186
187 if (is_on == BITBANG_CS_INACTIVE) {
188 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100189 xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700190 } else if (is_on == BITBANG_CS_ACTIVE) {
191 /* Set the SPI clock phase and polarity */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100192 u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700193 & ~XSPI_CR_MODE_MASK;
194 if (spi->mode & SPI_CPHA)
195 cr |= XSPI_CR_CPHA;
196 if (spi->mode & SPI_CPOL)
197 cr |= XSPI_CR_CPOL;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100198 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700199
200 /* We do not check spi->max_speed_hz here as the SPI clock
201 * frequency is not software programmable (the IP block design
202 * parameter)
203 */
204
205 /* Activate the chip select */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100206 xspi->write_fn(~(0x0001 << spi->chip_select),
207 xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700208 }
209}
210
211/* spi_bitbang requires custom setup_transfer() to be defined if there is a
212 * custom txrx_bufs(). We have nothing to setup here as the SPI IP block
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100213 * supports 8 or 16 bits per word which cannot be changed in software.
214 * SPI clock can't be changed in software either.
215 * Check for correct bits per word. Chip select delay calculations could be
Andrei Konovalovae918c02007-07-17 04:04:11 -0700216 * added here as soon as bitbang_work() can be made aware of the delay value.
217 */
218static int xilinx_spi_setup_transfer(struct spi_device *spi,
219 struct spi_transfer *t)
220{
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100221 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700222 u8 bits_per_word;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700223
John Linn1a8d3b72009-09-14 08:17:05 +0000224 bits_per_word = (t && t->bits_per_word)
225 ? t->bits_per_word : spi->bits_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100226 if (bits_per_word != xspi->bits_per_word) {
Andrei Konovalovae918c02007-07-17 04:04:11 -0700227 dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
Harvey Harrisonb687d2a2008-04-28 02:14:19 -0700228 __func__, bits_per_word);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700229 return -EINVAL;
230 }
231
Andrei Konovalovae918c02007-07-17 04:04:11 -0700232 return 0;
233}
234
Andrei Konovalovae918c02007-07-17 04:04:11 -0700235static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
236{
237 u8 sr;
238
239 /* Fill the Tx FIFO with as many bytes as possible */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100240 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700241 while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
Richard Röjfors86fc5932009-11-13 12:28:49 +0100242 if (xspi->tx_ptr)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100243 xspi->tx_fn(xspi);
Richard Röjfors86fc5932009-11-13 12:28:49 +0100244 else
245 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100246 xspi->remaining_bytes -= xspi->bits_per_word / 8;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100247 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700248 }
249}
250
251static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
252{
253 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
254 u32 ipif_ier;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700255
256 /* We get here with transmitter inhibited */
257
258 xspi->tx_ptr = t->tx_buf;
259 xspi->rx_ptr = t->rx_buf;
260 xspi->remaining_bytes = t->len;
261 INIT_COMPLETION(xspi->done);
262
Andrei Konovalovae918c02007-07-17 04:04:11 -0700263
264 /* Enable the transmit empty interrupt, which we use to determine
265 * progress on the transmission.
266 */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100267 ipif_ier = xspi->read_fn(xspi->regs + XIPIF_V123B_IIER_OFFSET);
268 xspi->write_fn(ipif_ier | XSPI_INTR_TX_EMPTY,
269 xspi->regs + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700270
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200271 for (;;) {
272 u16 cr;
273 u8 sr;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700274
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200275 xilinx_spi_fill_tx_fifo(xspi);
276
277 /* Start the transfer by not inhibiting the transmitter any
278 * longer
279 */
280 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
281 ~XSPI_CR_TRANS_INHIBIT;
282 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
283
284 wait_for_completion(&xspi->done);
285
286 /* A transmit has just completed. Process received data and
287 * check for more data to transmit. Always inhibit the
288 * transmitter while the Isr refills the transmit register/FIFO,
289 * or make sure it is stopped if we're done.
290 */
291 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
292 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
293 xspi->regs + XSPI_CR_OFFSET);
294
295 /* Read out all the data from the Rx FIFO */
296 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
297 while ((sr & XSPI_SR_RX_EMPTY_MASK) == 0) {
298 xspi->rx_fn(xspi);
299 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
300 }
301
302 /* See if there is more data to send */
dan.carpenter@oracle.come33d0852013-06-09 16:07:28 +0300303 if (xspi->remaining_bytes <= 0)
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200304 break;
305 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700306
307 /* Disable the transmit empty interrupt */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100308 xspi->write_fn(ipif_ier, xspi->regs + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700309
310 return t->len - xspi->remaining_bytes;
311}
312
313
314/* This driver supports single master mode only. Hence Tx FIFO Empty
315 * is the only interrupt we care about.
316 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
317 * Fault are not to happen.
318 */
319static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
320{
321 struct xilinx_spi *xspi = dev_id;
322 u32 ipif_isr;
323
324 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100325 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
326 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700327
328 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200329 complete(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700330 }
331
332 return IRQ_HANDLED;
333}
334
Grant Likelyeae6cb32010-10-14 09:32:53 -0600335static const struct of_device_id xilinx_spi_of_match[] = {
336 { .compatible = "xlnx,xps-spi-2.00.a", },
337 { .compatible = "xlnx,xps-spi-2.00.b", },
338 {}
339};
340MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600341
Mark Brown7cb2abd2013-07-05 11:24:26 +0100342static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700343{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700344 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100345 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200346 struct resource *res;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100347 int ret, irq, num_cs = 0, bits_per_word = 8;
348 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200349 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100350 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700351
Mark Brown7cb2abd2013-07-05 11:24:26 +0100352 pdata = pdev->dev.platform_data;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100353 if (pdata) {
354 num_cs = pdata->num_chipselect;
355 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200356 } else {
357 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
358 &num_cs);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100359 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100360
361 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100362 dev_err(&pdev->dev,
363 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100364 return -EINVAL;
365 }
366
Mark Brown7cb2abd2013-07-05 11:24:26 +0100367 irq = platform_get_irq(pdev, 0);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100368 if (irq < 0)
369 return -ENXIO;
370
Mark Brown7cb2abd2013-07-05 11:24:26 +0100371 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100372 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100373 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700374
David Brownelle7db06b2009-06-17 16:26:04 -0700375 /* the spi->mode bits understood by this driver: */
376 master->mode_bits = SPI_CPOL | SPI_CPHA;
377
Andrei Konovalovae918c02007-07-17 04:04:11 -0700378 xspi = spi_master_get_devdata(master);
379 xspi->bitbang.master = spi_master_get(master);
380 xspi->bitbang.chipselect = xilinx_spi_chipselect;
381 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
382 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700383 init_completion(&xspi->done);
384
Michal Simekad3fdbc2013-07-08 15:29:15 +0200385 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
386 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100387 if (IS_ERR(xspi->regs)) {
388 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700389 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700390 }
391
Mark Brown7cb2abd2013-07-05 11:24:26 +0100392 master->bus_num = pdev->dev.id;
Grant Likely91565c42010-10-14 08:54:55 -0600393 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100394 master->dev.of_node = pdev->dev.of_node;
John Linnff82c582009-01-09 16:01:53 -0700395
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100396 xspi->irq = irq;
Michal Simek082339b2013-06-04 16:02:36 +0200397
398 /*
399 * Detect endianess on the IP via loop bit in CR. Detection
400 * must be done before reset is sent because incorrect reset
401 * value generates error interrupt.
402 * Setup little endian helper functions first and try to use them
403 * and check if bit was correctly setup or not.
404 */
405 xspi->read_fn = xspi_read32;
406 xspi->write_fn = xspi_write32;
407
408 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
409 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
410 tmp &= XSPI_CR_LOOP;
411 if (tmp != XSPI_CR_LOOP) {
Paul Mundt97782142010-01-20 13:49:45 -0700412 xspi->read_fn = xspi_read32_be;
413 xspi->write_fn = xspi_write32_be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100414 }
Michal Simek082339b2013-06-04 16:02:36 +0200415
Grant Likely91565c42010-10-14 08:54:55 -0600416 xspi->bits_per_word = bits_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100417 if (xspi->bits_per_word == 8) {
418 xspi->tx_fn = xspi_tx8;
419 xspi->rx_fn = xspi_rx8;
420 } else if (xspi->bits_per_word == 16) {
421 xspi->tx_fn = xspi_tx16;
422 xspi->rx_fn = xspi_rx16;
423 } else if (xspi->bits_per_word == 32) {
424 xspi->tx_fn = xspi_tx32;
425 xspi->rx_fn = xspi_rx32;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100426 } else {
427 ret = -EINVAL;
Mark Brownc40537d2013-07-01 20:33:01 +0100428 goto put_master;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100429 }
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100430
Andrei Konovalovae918c02007-07-17 04:04:11 -0700431
432 /* SPI controller initializations */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100433 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700434
435 /* Register for SPI Interrupt */
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100436 ret = request_irq(xspi->irq, xilinx_spi_irq, 0, XILINX_SPI_NAME, xspi);
437 if (ret)
Mark Brownc40537d2013-07-01 20:33:01 +0100438 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700439
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100440 ret = spi_bitbang_start(&xspi->bitbang);
441 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100442 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Andrei Konovalovae918c02007-07-17 04:04:11 -0700443 goto free_irq;
444 }
445
Mark Brown7cb2abd2013-07-05 11:24:26 +0100446 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
Michal Simekad3fdbc2013-07-08 15:29:15 +0200447 (unsigned long long)res->start, xspi->regs, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600448
Grant Likelyeae6cb32010-10-14 09:32:53 -0600449 if (pdata) {
450 for (i = 0; i < pdata->num_devices; i++)
451 spi_new_device(master, pdata->devices + i);
452 }
Grant Likely8fd88212010-10-14 09:04:29 -0600453
Mark Brown7cb2abd2013-07-05 11:24:26 +0100454 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600455 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100456
457free_irq:
458 free_irq(xspi->irq, xspi);
459put_master:
460 spi_master_put(master);
461
462 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600463}
464
Mark Brown7cb2abd2013-07-05 11:24:26 +0100465static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600466{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100467 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100468 struct xilinx_spi *xspi = spi_master_get_devdata(master);
469
470 spi_bitbang_stop(&xspi->bitbang);
471 free_irq(xspi->irq, xspi);
472
473 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600474
475 return 0;
476}
477
478/* work with hotplug and coldplug */
479MODULE_ALIAS("platform:" XILINX_SPI_NAME);
480
481static struct platform_driver xilinx_spi_driver = {
482 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000483 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600484 .driver = {
485 .name = XILINX_SPI_NAME,
486 .owner = THIS_MODULE,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600487 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600488 },
489};
Grant Likely940ab882011-10-05 11:29:49 -0600490module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600491
Andrei Konovalovae918c02007-07-17 04:04:11 -0700492MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
493MODULE_DESCRIPTION("Xilinx SPI driver");
494MODULE_LICENSE("GPL");