blob: bd2c34a0aa9ae266dc21cd8ff2839febaf5037e2 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070031#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
34#include "drm_crtc_helper.h"
Jesse Barnesd6f24d02012-06-14 15:28:33 -040035#include "drm_edid.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070036#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039
Adam Jacksonedb39242012-09-18 10:58:49 -040040#define DP_RECEIVER_CAP_SIZE 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_STATUS_SIZE 6
42#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070044/**
45 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
46 * @intel_dp: DP struct
47 *
48 * If a CPU or PCH DP output is attached to an eDP panel, this function
49 * will return true, and false otherwise.
50 */
51static bool is_edp(struct intel_dp *intel_dp)
52{
53 return intel_dp->base.type == INTEL_OUTPUT_EDP;
54}
55
56/**
57 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
58 * @intel_dp: DP struct
59 *
60 * Returns true if the given DP struct corresponds to a PCH DP port attached
61 * to an eDP panel, false otherwise. Helpful for determining whether we
62 * may need FDI resources for a given DP output or not.
63 */
64static bool is_pch_edp(struct intel_dp *intel_dp)
65{
66 return intel_dp->is_pch_edp;
67}
68
Adam Jackson1c958222011-10-14 17:22:25 -040069/**
70 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
71 * @intel_dp: DP struct
72 *
73 * Returns true if the given DP struct corresponds to a CPU eDP port.
74 */
75static bool is_cpu_edp(struct intel_dp *intel_dp)
76{
77 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
78}
79
Chris Wilsonea5b2132010-08-04 13:50:23 +010080static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
81{
Chris Wilson4ef69c72010-09-09 15:14:28 +010082 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010083}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070084
Chris Wilsondf0e9242010-09-09 16:20:55 +010085static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
86{
87 return container_of(intel_attached_encoder(connector),
88 struct intel_dp, base);
89}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Jesse Barnes33a34e42010-09-08 12:42:02 -0700110static void intel_dp_start_link_train(struct intel_dp *intel_dp);
111static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100112static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700113
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800114void
Akshay Joshi0206e352011-08-16 15:34:10 -0400115intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100116 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800119
Chris Wilsonea5b2132010-08-04 13:50:23 +0100120 *lane_num = intel_dp->lane_count;
121 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800122 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100123 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800124 *link_bw = 270000;
125}
126
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200127int
128intel_edp_target_clock(struct intel_encoder *intel_encoder,
129 struct drm_display_mode *mode)
130{
131 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
132
133 if (intel_dp->panel_fixed_mode)
134 return intel_dp->panel_fixed_mode->clock;
135 else
136 return mode->clock;
137}
138
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100140intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141{
Keith Packard9a10f402011-11-02 13:03:47 -0700142 int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
143 switch (max_lane_count) {
144 case 1: case 2: case 4:
145 break;
146 default:
147 max_lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 }
149 return max_lane_count;
150}
151
152static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100153intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700155 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700156
157 switch (max_link_bw) {
158 case DP_LINK_BW_1_62:
159 case DP_LINK_BW_2_7:
160 break;
161 default:
162 max_link_bw = DP_LINK_BW_1_62;
163 break;
164 }
165 return max_link_bw;
166}
167
168static int
169intel_dp_link_clock(uint8_t link_bw)
170{
171 if (link_bw == DP_LINK_BW_2_7)
172 return 270000;
173 else
174 return 162000;
175}
176
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400177/*
178 * The units on the numbers in the next two are... bizarre. Examples will
179 * make it clearer; this one parallels an example in the eDP spec.
180 *
181 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
182 *
183 * 270000 * 1 * 8 / 10 == 216000
184 *
185 * The actual data capacity of that configuration is 2.16Gbit/s, so the
186 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
187 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
188 * 119000. At 18bpp that's 2142000 kilobits per second.
189 *
190 * Thus the strange-looking division by 10 in intel_dp_link_required, to
191 * get the result in decakilobits instead of kilobits.
192 */
193
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194static int
Keith Packardc8982612012-01-25 08:16:25 -0800195intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400197 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198}
199
200static int
Dave Airliefe27d532010-06-30 11:46:17 +1000201intel_dp_max_data_rate(int max_link_clock, int max_lanes)
202{
203 return (max_link_clock * max_lanes * 8) / 10;
204}
205
Daniel Vetterc4867932012-04-10 10:42:36 +0200206static bool
207intel_dp_adjust_dithering(struct intel_dp *intel_dp,
208 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200209 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200210{
211 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
212 int max_lanes = intel_dp_max_lane_count(intel_dp);
213 int max_rate, mode_rate;
214
215 mode_rate = intel_dp_link_required(mode->clock, 24);
216 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
217
218 if (mode_rate > max_rate) {
219 mode_rate = intel_dp_link_required(mode->clock, 18);
220 if (mode_rate > max_rate)
221 return false;
222
Daniel Vettercb1793c2012-06-04 18:39:21 +0200223 if (adjust_mode)
224 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 |= INTEL_MODE_DP_FORCE_6BPC;
226
227 return true;
228 }
229
230 return true;
231}
232
Dave Airliefe27d532010-06-30 11:46:17 +1000233static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700234intel_dp_mode_valid(struct drm_connector *connector,
235 struct drm_display_mode *mode)
236{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100237 struct intel_dp *intel_dp = intel_attached_dp(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700238
Keith Packardd15456d2011-09-18 17:35:47 -0700239 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
240 if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100241 return MODE_PANEL;
242
Keith Packardd15456d2011-09-18 17:35:47 -0700243 if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100244 return MODE_PANEL;
245 }
246
Daniel Vettercb1793c2012-06-04 18:39:21 +0200247 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200248 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249
250 if (mode->clock < 10000)
251 return MODE_CLOCK_LOW;
252
Daniel Vetter0af78a22012-05-23 11:30:55 +0200253 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
254 return MODE_H_ILLEGAL;
255
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700256 return MODE_OK;
257}
258
259static uint32_t
260pack_aux(uint8_t *src, int src_bytes)
261{
262 int i;
263 uint32_t v = 0;
264
265 if (src_bytes > 4)
266 src_bytes = 4;
267 for (i = 0; i < src_bytes; i++)
268 v |= ((uint32_t) src[i]) << ((3-i) * 8);
269 return v;
270}
271
272static void
273unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
274{
275 int i;
276 if (dst_bytes > 4)
277 dst_bytes = 4;
278 for (i = 0; i < dst_bytes; i++)
279 dst[i] = src >> ((3-i) * 8);
280}
281
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700282/* hrawclock is 1/4 the FSB frequency */
283static int
284intel_hrawclk(struct drm_device *dev)
285{
286 struct drm_i915_private *dev_priv = dev->dev_private;
287 uint32_t clkcfg;
288
289 clkcfg = I915_READ(CLKCFG);
290 switch (clkcfg & CLKCFG_FSB_MASK) {
291 case CLKCFG_FSB_400:
292 return 100;
293 case CLKCFG_FSB_533:
294 return 133;
295 case CLKCFG_FSB_667:
296 return 166;
297 case CLKCFG_FSB_800:
298 return 200;
299 case CLKCFG_FSB_1067:
300 return 266;
301 case CLKCFG_FSB_1333:
302 return 333;
303 /* these two are just a guess; one of them might be right */
304 case CLKCFG_FSB_1600:
305 case CLKCFG_FSB_1600_ALT:
306 return 400;
307 default:
308 return 133;
309 }
310}
311
Keith Packardebf33b12011-09-29 15:53:27 -0700312static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
313{
314 struct drm_device *dev = intel_dp->base.base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316
317 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
318}
319
320static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
321{
322 struct drm_device *dev = intel_dp->base.base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324
325 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
326}
327
Keith Packard9b984da2011-09-19 13:54:47 -0700328static void
329intel_dp_check_edp(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp->base.base.dev;
332 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700333
Keith Packard9b984da2011-09-19 13:54:47 -0700334 if (!is_edp(intel_dp))
335 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700336 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700337 WARN(1, "eDP powered off while attempting aux channel communication.\n");
338 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700339 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700340 I915_READ(PCH_PP_CONTROL));
341 }
342}
343
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100345intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 uint8_t *send, int send_bytes,
347 uint8_t *recv, int recv_size)
348{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100349 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100350 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700351 struct drm_i915_private *dev_priv = dev->dev_private;
352 uint32_t ch_ctl = output_reg + 0x10;
353 uint32_t ch_data = ch_ctl + 4;
354 int i;
355 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700357 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200358 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700359
Keith Packard9b984da2011-09-19 13:54:47 -0700360 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700361 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367 */
Adam Jackson1c958222011-10-14 17:22:25 -0400368 if (is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800369 if (IS_GEN6(dev) || IS_GEN7(dev))
370 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800371 else
372 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
373 } else if (HAS_PCH_SPLIT(dev))
Adam Jackson69191322011-07-26 15:39:44 -0400374 aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800375 else
376 aux_clock_divider = intel_hrawclk(dev) / 2;
377
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200378 if (IS_GEN6(dev))
379 precharge = 3;
380 else
381 precharge = 5;
382
Jesse Barnes11bee432011-08-01 15:02:20 -0700383 /* Try to wait for any previous AUX channel activity */
384 for (try = 0; try < 3; try++) {
385 status = I915_READ(ch_ctl);
386 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
387 break;
388 msleep(1);
389 }
390
391 if (try == 3) {
392 WARN(1, "dp_aux_ch not started status 0x%08x\n",
393 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100394 return -EBUSY;
395 }
396
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700397 /* Must try at least 3 times according to DP spec */
398 for (try = 0; try < 5; try++) {
399 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100400 for (i = 0; i < send_bytes; i += 4)
401 I915_WRITE(ch_data + i,
402 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400403
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700404 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100405 I915_WRITE(ch_ctl,
406 DP_AUX_CH_CTL_SEND_BUSY |
407 DP_AUX_CH_CTL_TIME_OUT_400us |
408 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
409 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
410 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
411 DP_AUX_CH_CTL_DONE |
412 DP_AUX_CH_CTL_TIME_OUT_ERROR |
413 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700414 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700415 status = I915_READ(ch_ctl);
416 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
417 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100418 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700419 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400420
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700421 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100422 I915_WRITE(ch_ctl,
423 status |
424 DP_AUX_CH_CTL_DONE |
425 DP_AUX_CH_CTL_TIME_OUT_ERROR |
426 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400427
428 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
429 DP_AUX_CH_CTL_RECEIVE_ERROR))
430 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100431 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700432 break;
433 }
434
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700435 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700436 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700438 }
439
440 /* Check for timeout or receive error.
441 * Timeouts occur when the sink is not connected
442 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700443 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700444 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700445 return -EIO;
446 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700447
448 /* Timeouts occur when the device isn't connected, so they're
449 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700450 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800451 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700452 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700453 }
454
455 /* Unload any bytes sent back from the other side */
456 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
457 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 if (recv_bytes > recv_size)
459 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400460
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100461 for (i = 0; i < recv_bytes; i += 4)
462 unpack_aux(I915_READ(ch_data + i),
463 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700464
465 return recv_bytes;
466}
467
468/* Write data to the aux channel in native mode */
469static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100470intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 uint16_t address, uint8_t *send, int send_bytes)
472{
473 int ret;
474 uint8_t msg[20];
475 int msg_bytes;
476 uint8_t ack;
477
Keith Packard9b984da2011-09-19 13:54:47 -0700478 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700479 if (send_bytes > 16)
480 return -1;
481 msg[0] = AUX_NATIVE_WRITE << 4;
482 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800483 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 msg[3] = send_bytes - 1;
485 memcpy(&msg[4], send, send_bytes);
486 msg_bytes = send_bytes + 4;
487 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100488 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 if (ret < 0)
490 return ret;
491 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
492 break;
493 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
494 udelay(100);
495 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700496 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 }
498 return send_bytes;
499}
500
501/* Write a single byte to the aux channel in native mode */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t byte)
505{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100506 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700507}
508
509/* read bytes from a native aux channel */
510static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100511intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 uint16_t address, uint8_t *recv, int recv_bytes)
513{
514 uint8_t msg[4];
515 int msg_bytes;
516 uint8_t reply[20];
517 int reply_bytes;
518 uint8_t ack;
519 int ret;
520
Keith Packard9b984da2011-09-19 13:54:47 -0700521 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522 msg[0] = AUX_NATIVE_READ << 4;
523 msg[1] = address >> 8;
524 msg[2] = address & 0xff;
525 msg[3] = recv_bytes - 1;
526
527 msg_bytes = 4;
528 reply_bytes = recv_bytes + 1;
529
530 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100531 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700532 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700533 if (ret == 0)
534 return -EPROTO;
535 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700536 return ret;
537 ack = reply[0];
538 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
539 memcpy(recv, reply + 1, ret - 1);
540 return ret - 1;
541 }
542 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
543 udelay(100);
544 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700545 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700546 }
547}
548
549static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000550intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
551 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700552{
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100554 struct intel_dp *intel_dp = container_of(adapter,
555 struct intel_dp,
556 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000557 uint16_t address = algo_data->address;
558 uint8_t msg[5];
559 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000560 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000561 int msg_bytes;
562 int reply_bytes;
563 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700564
Keith Packard9b984da2011-09-19 13:54:47 -0700565 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000566 /* Set up the command byte */
567 if (mode & MODE_I2C_READ)
568 msg[0] = AUX_I2C_READ << 4;
569 else
570 msg[0] = AUX_I2C_WRITE << 4;
571
572 if (!(mode & MODE_I2C_STOP))
573 msg[0] |= AUX_I2C_MOT << 4;
574
575 msg[1] = address >> 8;
576 msg[2] = address;
577
578 switch (mode) {
579 case MODE_I2C_WRITE:
580 msg[3] = 0;
581 msg[4] = write_byte;
582 msg_bytes = 5;
583 reply_bytes = 1;
584 break;
585 case MODE_I2C_READ:
586 msg[3] = 0;
587 msg_bytes = 4;
588 reply_bytes = 2;
589 break;
590 default:
591 msg_bytes = 3;
592 reply_bytes = 1;
593 break;
594 }
595
David Flynn8316f332010-12-08 16:10:21 +0000596 for (retry = 0; retry < 5; retry++) {
597 ret = intel_dp_aux_ch(intel_dp,
598 msg, msg_bytes,
599 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000600 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000601 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000602 return ret;
603 }
David Flynn8316f332010-12-08 16:10:21 +0000604
605 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
606 case AUX_NATIVE_REPLY_ACK:
607 /* I2C-over-AUX Reply field is only valid
608 * when paired with AUX ACK.
609 */
610 break;
611 case AUX_NATIVE_REPLY_NACK:
612 DRM_DEBUG_KMS("aux_ch native nack\n");
613 return -EREMOTEIO;
614 case AUX_NATIVE_REPLY_DEFER:
615 udelay(100);
616 continue;
617 default:
618 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
619 reply[0]);
620 return -EREMOTEIO;
621 }
622
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 switch (reply[0] & AUX_I2C_REPLY_MASK) {
624 case AUX_I2C_REPLY_ACK:
625 if (mode == MODE_I2C_READ) {
626 *read_byte = reply[1];
627 }
628 return reply_bytes - 1;
629 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000630 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000631 return -EREMOTEIO;
632 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000633 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000634 udelay(100);
635 break;
636 default:
David Flynn8316f332010-12-08 16:10:21 +0000637 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000638 return -EREMOTEIO;
639 }
640 }
David Flynn8316f332010-12-08 16:10:21 +0000641
642 DRM_ERROR("too many retries, giving up\n");
643 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644}
645
Keith Packard0b5c5412011-09-28 16:41:05 -0700646static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -0700647static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packard0b5c5412011-09-28 16:41:05 -0700648
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800651 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652{
Keith Packard0b5c5412011-09-28 16:41:05 -0700653 int ret;
654
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800655 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656 intel_dp->algo.running = false;
657 intel_dp->algo.address = 0;
658 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100661 intel_dp->adapter.owner = THIS_MODULE;
662 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400663 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100664 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
665 intel_dp->adapter.algo_data = &intel_dp->algo;
666 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
667
Keith Packard0b5c5412011-09-28 16:41:05 -0700668 ironlake_edp_panel_vdd_on(intel_dp);
669 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700670 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700671 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700672}
673
674static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200675intel_dp_mode_fixup(struct drm_encoder *encoder,
676 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 struct drm_display_mode *adjusted_mode)
678{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100679 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100680 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682 int max_lane_count = intel_dp_max_lane_count(intel_dp);
683 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200684 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700685 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
686
Keith Packardd15456d2011-09-18 17:35:47 -0700687 if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
688 intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100689 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
690 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100691 }
692
Daniel Vettercb1793c2012-06-04 18:39:21 +0200693 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200694 return false;
695
Daniel Vetter083f9562012-04-20 20:23:49 +0200696 DRM_DEBUG_KMS("DP link computation with max lane count %i "
697 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200698 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200699
Daniel Vettercb1793c2012-06-04 18:39:21 +0200700 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200701 return false;
702
703 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200704 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200705
Jesse Barnes2514bc52012-06-21 15:13:50 -0700706 for (clock = 0; clock <= max_clock; clock++) {
707 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000708 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700709
Daniel Vetter083f9562012-04-20 20:23:49 +0200710 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100711 intel_dp->link_bw = bws[clock];
712 intel_dp->lane_count = lane_count;
713 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200714 DRM_DEBUG_KMS("DP link bw %02x lane "
715 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100716 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200717 adjusted_mode->clock, bpp);
718 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
719 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 return true;
721 }
722 }
723 }
Dave Airliefe27d532010-06-30 11:46:17 +1000724
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700725 return false;
726}
727
728struct intel_dp_m_n {
729 uint32_t tu;
730 uint32_t gmch_m;
731 uint32_t gmch_n;
732 uint32_t link_m;
733 uint32_t link_n;
734};
735
736static void
737intel_reduce_ratio(uint32_t *num, uint32_t *den)
738{
739 while (*num > 0xffffff || *den > 0xffffff) {
740 *num >>= 1;
741 *den >>= 1;
742 }
743}
744
745static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800746intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700747 int nlanes,
748 int pixel_clock,
749 int link_clock,
750 struct intel_dp_m_n *m_n)
751{
752 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800753 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700754 m_n->gmch_n = link_clock * nlanes;
755 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
756 m_n->link_m = pixel_clock;
757 m_n->link_n = link_clock;
758 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
759}
760
761void
762intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
763 struct drm_display_mode *adjusted_mode)
764{
765 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200766 struct intel_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700767 struct drm_i915_private *dev_priv = dev->dev_private;
768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700769 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700770 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800771 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772
773 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700774 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700775 */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200776 for_each_encoder_on_crtc(dev, crtc, encoder) {
777 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778
Keith Packard9a10f402011-11-02 13:03:47 -0700779 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
780 intel_dp->base.type == INTEL_OUTPUT_EDP)
781 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100782 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700783 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 }
785 }
786
787 /*
788 * Compute the GMCH and Link ratios. The '3' here is
789 * the number of bytes_per_pixel post-LUT, which we always
790 * set up for 8-bits of R/G/B, or 3 bytes total.
791 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700792 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 mode->clock, adjusted_mode->clock, &m_n);
794
Eric Anholtc619eed2010-01-28 16:45:52 -0800795 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800796 I915_WRITE(TRANSDATA_M1(pipe),
797 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
798 m_n.gmch_m);
799 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
800 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
801 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
804 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
805 m_n.gmch_m);
806 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
807 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
808 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 }
810}
811
812static void
813intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
814 struct drm_display_mode *adjusted_mode)
815{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800816 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100818 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100819 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
Keith Packard417e8222011-11-01 19:54:11 -0700822 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800823 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700824 *
825 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800826 * SNB CPU
827 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700828 * CPT PCH
829 *
830 * IBX PCH and CPU are the same for almost everything,
831 * except that the CPU DP PLL is configured in this
832 * register
833 *
834 * CPT PCH is quite different, having many bits moved
835 * to the TRANS_DP_CTL register instead. That
836 * configuration happens (oddly) in ironlake_pch_enable
837 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400838
Keith Packard417e8222011-11-01 19:54:11 -0700839 /* Preserve the BIOS-computed detected bit. This is
840 * supposed to be read-only.
841 */
842 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843
Keith Packard417e8222011-11-01 19:54:11 -0700844 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700845 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 break;
851 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100852 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 break;
854 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856 break;
857 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800858 if (intel_dp->has_audio) {
859 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
860 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100861 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800862 intel_write_eld(encoder, adjusted_mode);
863 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100864 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
865 intel_dp->link_configuration[0] = intel_dp->link_bw;
866 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400867 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400869 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700871 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
872 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100873 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874 }
875
Keith Packard417e8222011-11-01 19:54:11 -0700876 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800877
Keith Packard1a2eb462011-11-16 16:26:07 -0800878 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
879 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
880 intel_dp->DP |= DP_SYNC_HS_HIGH;
881 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
882 intel_dp->DP |= DP_SYNC_VS_HIGH;
883 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
884
885 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
886 intel_dp->DP |= DP_ENHANCED_FRAMING;
887
888 intel_dp->DP |= intel_crtc->pipe << 29;
889
890 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800891 if (adjusted_mode->clock < 200000)
892 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
893 else
894 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
895 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700896 intel_dp->DP |= intel_dp->color_range;
897
898 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
899 intel_dp->DP |= DP_SYNC_HS_HIGH;
900 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
901 intel_dp->DP |= DP_SYNC_VS_HIGH;
902 intel_dp->DP |= DP_LINK_TRAIN_OFF;
903
904 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
905 intel_dp->DP |= DP_ENHANCED_FRAMING;
906
907 if (intel_crtc->pipe == 1)
908 intel_dp->DP |= DP_PIPEB_SELECT;
909
910 if (is_cpu_edp(intel_dp)) {
911 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700912 if (adjusted_mode->clock < 200000)
913 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
914 else
915 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
916 }
917 } else {
918 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800919 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700920}
921
Keith Packard99ea7122011-11-01 19:57:50 -0700922#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
923#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
924
925#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
926#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
927
928#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
929#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
930
931static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
932 u32 mask,
933 u32 value)
934{
935 struct drm_device *dev = intel_dp->base.base.dev;
936 struct drm_i915_private *dev_priv = dev->dev_private;
937
938 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
939 mask, value,
940 I915_READ(PCH_PP_STATUS),
941 I915_READ(PCH_PP_CONTROL));
942
943 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
944 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
945 I915_READ(PCH_PP_STATUS),
946 I915_READ(PCH_PP_CONTROL));
947 }
948}
949
950static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
951{
952 DRM_DEBUG_KMS("Wait for panel power on\n");
953 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
954}
955
Keith Packardbd943152011-09-18 23:09:52 -0700956static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
957{
Keith Packardbd943152011-09-18 23:09:52 -0700958 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700959 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700960}
Keith Packardbd943152011-09-18 23:09:52 -0700961
Keith Packard99ea7122011-11-01 19:57:50 -0700962static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
963{
964 DRM_DEBUG_KMS("Wait for panel power cycle\n");
965 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
966}
Keith Packardbd943152011-09-18 23:09:52 -0700967
Keith Packard99ea7122011-11-01 19:57:50 -0700968
Keith Packard832dd3c2011-11-01 19:34:06 -0700969/* Read the current pp_control value, unlocking the register if it
970 * is locked
971 */
972
973static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
974{
975 u32 control = I915_READ(PCH_PP_CONTROL);
976
977 control &= ~PANEL_UNLOCK_MASK;
978 control |= PANEL_UNLOCK_REGS;
979 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700980}
981
Jesse Barnes5d613502011-01-24 17:10:54 -0800982static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
983{
984 struct drm_device *dev = intel_dp->base.base.dev;
985 struct drm_i915_private *dev_priv = dev->dev_private;
986 u32 pp;
987
Keith Packard97af61f572011-09-28 16:23:51 -0700988 if (!is_edp(intel_dp))
989 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700990 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800991
Keith Packardbd943152011-09-18 23:09:52 -0700992 WARN(intel_dp->want_panel_vdd,
993 "eDP VDD already requested on\n");
994
995 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -0700996
Keith Packardbd943152011-09-18 23:09:52 -0700997 if (ironlake_edp_have_panel_vdd(intel_dp)) {
998 DRM_DEBUG_KMS("eDP VDD already on\n");
999 return;
1000 }
1001
Keith Packard99ea7122011-11-01 19:57:50 -07001002 if (!ironlake_edp_have_panel_power(intel_dp))
1003 ironlake_wait_panel_power_cycle(intel_dp);
1004
Keith Packard832dd3c2011-11-01 19:34:06 -07001005 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001006 pp |= EDP_FORCE_VDD;
1007 I915_WRITE(PCH_PP_CONTROL, pp);
1008 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001009 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1010 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001011
1012 /*
1013 * If the panel wasn't on, delay before accessing aux channel
1014 */
1015 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001016 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001017 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001018 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001019}
1020
Keith Packardbd943152011-09-18 23:09:52 -07001021static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001022{
1023 struct drm_device *dev = intel_dp->base.base.dev;
1024 struct drm_i915_private *dev_priv = dev->dev_private;
1025 u32 pp;
1026
Keith Packardbd943152011-09-18 23:09:52 -07001027 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001028 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001029 pp &= ~EDP_FORCE_VDD;
1030 I915_WRITE(PCH_PP_CONTROL, pp);
1031 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001032
Keith Packardbd943152011-09-18 23:09:52 -07001033 /* Make sure sequencer is idle before allowing subsequent activity */
1034 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1035 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001036
1037 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001038 }
1039}
1040
1041static void ironlake_panel_vdd_work(struct work_struct *__work)
1042{
1043 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1044 struct intel_dp, panel_vdd_work);
1045 struct drm_device *dev = intel_dp->base.base.dev;
1046
Keith Packard627f7672011-10-31 11:30:10 -07001047 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001048 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001049 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001050}
1051
1052static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1053{
Keith Packard97af61f572011-09-28 16:23:51 -07001054 if (!is_edp(intel_dp))
1055 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001056
Keith Packardbd943152011-09-18 23:09:52 -07001057 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1058 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001059
Keith Packardbd943152011-09-18 23:09:52 -07001060 intel_dp->want_panel_vdd = false;
1061
1062 if (sync) {
1063 ironlake_panel_vdd_off_sync(intel_dp);
1064 } else {
1065 /*
1066 * Queue the timer to fire a long
1067 * time from now (relative to the power down delay)
1068 * to keep the panel power up across a sequence of operations
1069 */
1070 schedule_delayed_work(&intel_dp->panel_vdd_work,
1071 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1072 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001073}
1074
Keith Packard86a30732011-10-20 13:40:33 -07001075static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001076{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001077 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001078 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001079 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001080
Keith Packard97af61f572011-09-28 16:23:51 -07001081 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001082 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001083
1084 DRM_DEBUG_KMS("Turn eDP power on\n");
1085
1086 if (ironlake_edp_have_panel_power(intel_dp)) {
1087 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001088 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001089 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001090
Keith Packard99ea7122011-11-01 19:57:50 -07001091 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001092
Keith Packard832dd3c2011-11-01 19:34:06 -07001093 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001094 if (IS_GEN5(dev)) {
1095 /* ILK workaround: disable reset around power sequence */
1096 pp &= ~PANEL_POWER_RESET;
1097 I915_WRITE(PCH_PP_CONTROL, pp);
1098 POSTING_READ(PCH_PP_CONTROL);
1099 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001100
Keith Packard1c0ae802011-09-19 13:59:29 -07001101 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001102 if (!IS_GEN5(dev))
1103 pp |= PANEL_POWER_RESET;
1104
Jesse Barnes9934c132010-07-22 13:18:19 -07001105 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001106 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001107
Keith Packard99ea7122011-11-01 19:57:50 -07001108 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001109
Keith Packard05ce1a42011-09-29 16:33:01 -07001110 if (IS_GEN5(dev)) {
1111 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1112 I915_WRITE(PCH_PP_CONTROL, pp);
1113 POSTING_READ(PCH_PP_CONTROL);
1114 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001115}
1116
Keith Packard99ea7122011-11-01 19:57:50 -07001117static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001118{
Keith Packard99ea7122011-11-01 19:57:50 -07001119 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -07001120 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001121 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001122
Keith Packard97af61f572011-09-28 16:23:51 -07001123 if (!is_edp(intel_dp))
1124 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001125
Keith Packard99ea7122011-11-01 19:57:50 -07001126 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001127
Daniel Vetter6cb49832012-05-20 17:14:50 +02001128 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001129
Keith Packard832dd3c2011-11-01 19:34:06 -07001130 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001131 /* We need to switch off panel power _and_ force vdd, for otherwise some
1132 * panels get very unhappy and cease to work. */
1133 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001134 I915_WRITE(PCH_PP_CONTROL, pp);
1135 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001136
Daniel Vetter35a38552012-08-12 22:17:14 +02001137 intel_dp->want_panel_vdd = false;
1138
Keith Packard99ea7122011-11-01 19:57:50 -07001139 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001140}
1141
Keith Packard86a30732011-10-20 13:40:33 -07001142static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001143{
Keith Packardf01eca22011-09-28 16:48:10 -07001144 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001145 struct drm_i915_private *dev_priv = dev->dev_private;
1146 u32 pp;
1147
Keith Packardf01eca22011-09-28 16:48:10 -07001148 if (!is_edp(intel_dp))
1149 return;
1150
Zhao Yakui28c97732009-10-09 11:39:41 +08001151 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001152 /*
1153 * If we enable the backlight right away following a panel power
1154 * on, we may see slight flicker as the panel syncs with the eDP
1155 * link. So delay a bit to make sure the image is solid before
1156 * allowing it to appear.
1157 */
Keith Packardf01eca22011-09-28 16:48:10 -07001158 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001159 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001160 pp |= EDP_BLC_ENABLE;
1161 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001162 POSTING_READ(PCH_PP_CONTROL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001163}
1164
Keith Packard86a30732011-10-20 13:40:33 -07001165static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001166{
Keith Packardf01eca22011-09-28 16:48:10 -07001167 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001168 struct drm_i915_private *dev_priv = dev->dev_private;
1169 u32 pp;
1170
Keith Packardf01eca22011-09-28 16:48:10 -07001171 if (!is_edp(intel_dp))
1172 return;
1173
Zhao Yakui28c97732009-10-09 11:39:41 +08001174 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001175 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001176 pp &= ~EDP_BLC_ENABLE;
1177 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001178 POSTING_READ(PCH_PP_CONTROL);
1179 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001180}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001181
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001182static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001183{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001184 struct drm_device *dev = intel_dp->base.base.dev;
1185 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001186 struct drm_i915_private *dev_priv = dev->dev_private;
1187 u32 dpa_ctl;
1188
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001189 assert_pipe_disabled(dev_priv,
1190 to_intel_crtc(crtc)->pipe);
1191
Jesse Barnesd240f202010-08-13 15:43:26 -07001192 DRM_DEBUG_KMS("\n");
1193 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001194 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1195 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1196
1197 /* We don't adjust intel_dp->DP while tearing down the link, to
1198 * facilitate link retraining (e.g. after hotplug). Hence clear all
1199 * enable bits here to ensure that we don't enable too much. */
1200 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1201 intel_dp->DP |= DP_PLL_ENABLE;
1202 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001203 POSTING_READ(DP_A);
1204 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001205}
1206
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001207static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001208{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001209 struct drm_device *dev = intel_dp->base.base.dev;
1210 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001211 struct drm_i915_private *dev_priv = dev->dev_private;
1212 u32 dpa_ctl;
1213
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001214 assert_pipe_disabled(dev_priv,
1215 to_intel_crtc(crtc)->pipe);
1216
Jesse Barnesd240f202010-08-13 15:43:26 -07001217 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001218 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1219 "dp pll off, should be on\n");
1220 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1221
1222 /* We can't rely on the value tracked for the DP register in
1223 * intel_dp->DP because link_down must not change that (otherwise link
1224 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001225 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001226 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001227 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001228 udelay(200);
1229}
1230
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001231/* If the sink supports it, try to set the power state appropriately */
1232static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1233{
1234 int ret, i;
1235
1236 /* Should have a valid DPCD by this point */
1237 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1238 return;
1239
1240 if (mode != DRM_MODE_DPMS_ON) {
1241 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1242 DP_SET_POWER_D3);
1243 if (ret != 1)
1244 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1245 } else {
1246 /*
1247 * When turning on, we need to retry for 1ms to give the sink
1248 * time to wake up.
1249 */
1250 for (i = 0; i < 3; i++) {
1251 ret = intel_dp_aux_native_write_1(intel_dp,
1252 DP_SET_POWER,
1253 DP_SET_POWER_D0);
1254 if (ret == 1)
1255 break;
1256 msleep(1);
1257 }
1258 }
1259}
1260
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001261static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1262 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001263{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001264 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1265 struct drm_device *dev = encoder->base.dev;
1266 struct drm_i915_private *dev_priv = dev->dev_private;
1267 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001268
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001269 if (!(tmp & DP_PORT_EN))
1270 return false;
1271
1272 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1273 *pipe = PORT_TO_PIPE_CPT(tmp);
1274 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1275 *pipe = PORT_TO_PIPE(tmp);
1276 } else {
1277 u32 trans_sel;
1278 u32 trans_dp;
1279 int i;
1280
1281 switch (intel_dp->output_reg) {
1282 case PCH_DP_B:
1283 trans_sel = TRANS_DP_PORT_SEL_B;
1284 break;
1285 case PCH_DP_C:
1286 trans_sel = TRANS_DP_PORT_SEL_C;
1287 break;
1288 case PCH_DP_D:
1289 trans_sel = TRANS_DP_PORT_SEL_D;
1290 break;
1291 default:
1292 return true;
1293 }
1294
1295 for_each_pipe(i) {
1296 trans_dp = I915_READ(TRANS_DP_CTL(i));
1297 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1298 *pipe = i;
1299 return true;
1300 }
1301 }
1302 }
1303
1304 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
1305
1306 return true;
1307}
1308
Daniel Vettere8cb4552012-07-01 13:05:48 +02001309static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001310{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001311 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001312
1313 /* Make sure the panel is off before trying to change the mode. But also
1314 * ensure that we have vdd while we switch off the panel. */
1315 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001316 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001317 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001318 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001319
1320 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1321 if (!is_cpu_edp(intel_dp))
1322 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001323}
1324
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001325static void intel_post_disable_dp(struct intel_encoder *encoder)
1326{
1327 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1328
Daniel Vetter37398502012-09-06 22:15:44 +02001329 if (is_cpu_edp(intel_dp)) {
1330 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001331 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001332 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001333}
1334
Daniel Vettere8cb4552012-07-01 13:05:48 +02001335static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001336{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1338 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001339 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001340 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001342 if (WARN_ON(dp_reg & DP_PORT_EN))
1343 return;
1344
Daniel Vettere8cb4552012-07-01 13:05:48 +02001345 ironlake_edp_panel_vdd_on(intel_dp);
1346 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001347 intel_dp_start_link_train(intel_dp);
1348 ironlake_edp_panel_on(intel_dp);
1349 ironlake_edp_panel_vdd_off(intel_dp, true);
1350 intel_dp_complete_link_train(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001351 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001352}
1353
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001354static void intel_pre_enable_dp(struct intel_encoder *encoder)
Daniel Vettere8cb4552012-07-01 13:05:48 +02001355{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001356 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001357
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001358 if (is_cpu_edp(intel_dp))
1359 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001360}
1361
1362/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001363 * Native read with retry for link status and receiver capability reads for
1364 * cases where the sink may still be asleep.
1365 */
1366static bool
1367intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1368 uint8_t *recv, int recv_bytes)
1369{
1370 int ret, i;
1371
1372 /*
1373 * Sinks are *supposed* to come up within 1ms from an off state,
1374 * but we're also supposed to retry 3 times per the spec.
1375 */
1376 for (i = 0; i < 3; i++) {
1377 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1378 recv_bytes);
1379 if (ret == recv_bytes)
1380 return true;
1381 msleep(1);
1382 }
1383
1384 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001385}
1386
1387/*
1388 * Fetch AUX CH registers 0x202 - 0x207 which contain
1389 * link status information
1390 */
1391static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001392intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001393{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001394 return intel_dp_aux_native_read_retry(intel_dp,
1395 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001396 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001397 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001398}
1399
1400static uint8_t
1401intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1402 int r)
1403{
1404 return link_status[r - DP_LANE0_1_STATUS];
1405}
1406
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001408intel_get_adjust_request_voltage(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001409 int lane)
1410{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001411 int s = ((lane & 1) ?
1412 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1413 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001414 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001415
1416 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1417}
1418
1419static uint8_t
Keith Packard93f62da2011-11-01 19:45:03 -07001420intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001421 int lane)
1422{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423 int s = ((lane & 1) ?
1424 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1425 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
Keith Packard93f62da2011-11-01 19:45:03 -07001426 uint8_t l = adjust_request[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427
1428 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1429}
1430
1431
1432#if 0
1433static char *voltage_names[] = {
1434 "0.4V", "0.6V", "0.8V", "1.2V"
1435};
1436static char *pre_emph_names[] = {
1437 "0dB", "3.5dB", "6dB", "9.5dB"
1438};
1439static char *link_train_names[] = {
1440 "pattern 1", "pattern 2", "idle", "off"
1441};
1442#endif
1443
1444/*
1445 * These are source-specific values; current Intel hardware supports
1446 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1447 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448
1449static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001450intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451{
Keith Packard1a2eb462011-11-16 16:26:07 -08001452 struct drm_device *dev = intel_dp->base.base.dev;
1453
1454 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1455 return DP_TRAIN_VOLTAGE_SWING_800;
1456 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1457 return DP_TRAIN_VOLTAGE_SWING_1200;
1458 else
1459 return DP_TRAIN_VOLTAGE_SWING_800;
1460}
1461
1462static uint8_t
1463intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1464{
1465 struct drm_device *dev = intel_dp->base.base.dev;
1466
1467 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1468 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1469 case DP_TRAIN_VOLTAGE_SWING_400:
1470 return DP_TRAIN_PRE_EMPHASIS_6;
1471 case DP_TRAIN_VOLTAGE_SWING_600:
1472 case DP_TRAIN_VOLTAGE_SWING_800:
1473 return DP_TRAIN_PRE_EMPHASIS_3_5;
1474 default:
1475 return DP_TRAIN_PRE_EMPHASIS_0;
1476 }
1477 } else {
1478 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1479 case DP_TRAIN_VOLTAGE_SWING_400:
1480 return DP_TRAIN_PRE_EMPHASIS_6;
1481 case DP_TRAIN_VOLTAGE_SWING_600:
1482 return DP_TRAIN_PRE_EMPHASIS_6;
1483 case DP_TRAIN_VOLTAGE_SWING_800:
1484 return DP_TRAIN_PRE_EMPHASIS_3_5;
1485 case DP_TRAIN_VOLTAGE_SWING_1200:
1486 default:
1487 return DP_TRAIN_PRE_EMPHASIS_0;
1488 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001489 }
1490}
1491
1492static void
Keith Packard93f62da2011-11-01 19:45:03 -07001493intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001494{
1495 uint8_t v = 0;
1496 uint8_t p = 0;
1497 int lane;
Keith Packard93f62da2011-11-01 19:45:03 -07001498 uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
Keith Packard1a2eb462011-11-16 16:26:07 -08001499 uint8_t voltage_max;
1500 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501
Jesse Barnes33a34e42010-09-08 12:42:02 -07001502 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001503 uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
1504 uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001505
1506 if (this_v > v)
1507 v = this_v;
1508 if (this_p > p)
1509 p = this_p;
1510 }
1511
Keith Packard1a2eb462011-11-16 16:26:07 -08001512 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001513 if (v >= voltage_max)
1514 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001515
Keith Packard1a2eb462011-11-16 16:26:07 -08001516 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1517 if (p >= preemph_max)
1518 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001519
1520 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001521 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522}
1523
1524static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001525intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001527 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001529 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001530 case DP_TRAIN_VOLTAGE_SWING_400:
1531 default:
1532 signal_levels |= DP_VOLTAGE_0_4;
1533 break;
1534 case DP_TRAIN_VOLTAGE_SWING_600:
1535 signal_levels |= DP_VOLTAGE_0_6;
1536 break;
1537 case DP_TRAIN_VOLTAGE_SWING_800:
1538 signal_levels |= DP_VOLTAGE_0_8;
1539 break;
1540 case DP_TRAIN_VOLTAGE_SWING_1200:
1541 signal_levels |= DP_VOLTAGE_1_2;
1542 break;
1543 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001544 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001545 case DP_TRAIN_PRE_EMPHASIS_0:
1546 default:
1547 signal_levels |= DP_PRE_EMPHASIS_0;
1548 break;
1549 case DP_TRAIN_PRE_EMPHASIS_3_5:
1550 signal_levels |= DP_PRE_EMPHASIS_3_5;
1551 break;
1552 case DP_TRAIN_PRE_EMPHASIS_6:
1553 signal_levels |= DP_PRE_EMPHASIS_6;
1554 break;
1555 case DP_TRAIN_PRE_EMPHASIS_9_5:
1556 signal_levels |= DP_PRE_EMPHASIS_9_5;
1557 break;
1558 }
1559 return signal_levels;
1560}
1561
Zhenyu Wange3421a12010-04-08 09:43:27 +08001562/* Gen6's DP voltage swing and pre-emphasis control */
1563static uint32_t
1564intel_gen6_edp_signal_levels(uint8_t train_set)
1565{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001566 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1567 DP_TRAIN_PRE_EMPHASIS_MASK);
1568 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001569 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001570 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1571 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1572 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1573 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001574 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001575 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1576 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001577 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001578 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1579 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001580 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001581 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1582 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001583 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001584 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1585 "0x%x\n", signal_levels);
1586 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001587 }
1588}
1589
Keith Packard1a2eb462011-11-16 16:26:07 -08001590/* Gen7's DP voltage swing and pre-emphasis control */
1591static uint32_t
1592intel_gen7_edp_signal_levels(uint8_t train_set)
1593{
1594 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1595 DP_TRAIN_PRE_EMPHASIS_MASK);
1596 switch (signal_levels) {
1597 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1598 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1599 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1600 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1601 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1602 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1603
1604 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1605 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1606 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1607 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1608
1609 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1610 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1611 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1612 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1613
1614 default:
1615 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1616 "0x%x\n", signal_levels);
1617 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1618 }
1619}
1620
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001621static uint8_t
1622intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1623 int lane)
1624{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001625 int s = (lane & 1) * 4;
Keith Packard93f62da2011-11-01 19:45:03 -07001626 uint8_t l = link_status[lane>>1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001627
1628 return (l >> s) & 0xf;
1629}
1630
1631/* Check for clock recovery is done on all channels */
1632static bool
1633intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1634{
1635 int lane;
1636 uint8_t lane_status;
1637
1638 for (lane = 0; lane < lane_count; lane++) {
1639 lane_status = intel_get_lane_status(link_status, lane);
1640 if ((lane_status & DP_LANE_CR_DONE) == 0)
1641 return false;
1642 }
1643 return true;
1644}
1645
1646/* Check to see if channel eq is done on all channels */
1647#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1648 DP_LANE_CHANNEL_EQ_DONE|\
1649 DP_LANE_SYMBOL_LOCKED)
1650static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001651intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652{
1653 uint8_t lane_align;
1654 uint8_t lane_status;
1655 int lane;
1656
Keith Packard93f62da2011-11-01 19:45:03 -07001657 lane_align = intel_dp_link_status(link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658 DP_LANE_ALIGN_STATUS_UPDATED);
1659 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1660 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001661 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Keith Packard93f62da2011-11-01 19:45:03 -07001662 lane_status = intel_get_lane_status(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001663 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1664 return false;
1665 }
1666 return true;
1667}
1668
1669static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001670intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001672 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001674 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001676 int ret;
1677
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001678 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
1679 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1680
1681 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1682 case DP_TRAINING_PATTERN_DISABLE:
1683 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1684 break;
1685 case DP_TRAINING_PATTERN_1:
1686 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1687 break;
1688 case DP_TRAINING_PATTERN_2:
1689 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1690 break;
1691 case DP_TRAINING_PATTERN_3:
1692 DRM_ERROR("DP training pattern 3 not supported\n");
1693 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1694 break;
1695 }
1696
1697 } else {
1698 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1699
1700 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1701 case DP_TRAINING_PATTERN_DISABLE:
1702 dp_reg_value |= DP_LINK_TRAIN_OFF;
1703 break;
1704 case DP_TRAINING_PATTERN_1:
1705 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1706 break;
1707 case DP_TRAINING_PATTERN_2:
1708 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1709 break;
1710 case DP_TRAINING_PATTERN_3:
1711 DRM_ERROR("DP training pattern 3 not supported\n");
1712 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1713 break;
1714 }
1715 }
1716
Chris Wilsonea5b2132010-08-04 13:50:23 +01001717 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1718 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001719
Chris Wilsonea5b2132010-08-04 13:50:23 +01001720 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001721 DP_TRAINING_PATTERN_SET,
1722 dp_train_pat);
1723
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001724 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1725 DP_TRAINING_PATTERN_DISABLE) {
1726 ret = intel_dp_aux_native_write(intel_dp,
1727 DP_TRAINING_LANE0_SET,
1728 intel_dp->train_set,
1729 intel_dp->lane_count);
1730 if (ret != intel_dp->lane_count)
1731 return false;
1732 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001733
1734 return true;
1735}
1736
Jesse Barnes33a34e42010-09-08 12:42:02 -07001737/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001738static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001739intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001740{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001741 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001742 int i;
1743 uint8_t voltage;
1744 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001745 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001746 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001747
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001748 /* Write the link configuration data */
1749 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1750 intel_dp->link_configuration,
1751 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001752
1753 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001754
Jesse Barnes33a34e42010-09-08 12:42:02 -07001755 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001756 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001757 voltage_tries = 0;
1758 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001759 clock_recovery = false;
1760 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001761 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001762 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001763 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001764
Keith Packard1a2eb462011-11-16 16:26:07 -08001765
1766 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1767 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1768 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1769 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001770 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001771 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1772 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001773 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
1774 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001775 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1776 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001777
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001778 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001779 DP_TRAINING_PATTERN_1 |
1780 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001781 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001782 /* Set training pattern 1 */
1783
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001784 udelay(100);
Keith Packard93f62da2011-11-01 19:45:03 -07001785 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1786 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001788 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001789
Keith Packard93f62da2011-11-01 19:45:03 -07001790 if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
1791 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001792 clock_recovery = true;
1793 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001794 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001795
1796 /* Check to see if we've tried the max voltage */
1797 for (i = 0; i < intel_dp->lane_count; i++)
1798 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1799 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001800 if (i == intel_dp->lane_count && voltage_tries == 5) {
Chris Wilson24773672012-09-26 16:48:30 +01001801 if (++loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001802 DRM_DEBUG_KMS("too many full retries, give up\n");
1803 break;
1804 }
1805 memset(intel_dp->train_set, 0, 4);
1806 voltage_tries = 0;
1807 continue;
1808 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001809
1810 /* Check to see if we've tried the same voltage 5 times */
Chris Wilson24773672012-09-26 16:48:30 +01001811 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
1812 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packardcdb0e952011-11-01 20:00:06 -07001813 voltage_tries = 0;
Chris Wilson24773672012-09-26 16:48:30 +01001814 } else
1815 ++voltage_tries;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001816
1817 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001818 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001819 }
1820
Jesse Barnes33a34e42010-09-08 12:42:02 -07001821 intel_dp->DP = DP;
1822}
1823
1824static void
1825intel_dp_complete_link_train(struct intel_dp *intel_dp)
1826{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001827 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001828 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001829 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001830 uint32_t DP = intel_dp->DP;
1831
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001832 /* channel equalization */
1833 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001834 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001835 channel_eq = false;
1836 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001837 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001838 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001839 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001840
Jesse Barnes37f80972011-01-05 14:45:24 -08001841 if (cr_tries > 5) {
1842 DRM_ERROR("failed to train DP, aborting\n");
1843 intel_dp_link_down(intel_dp);
1844 break;
1845 }
1846
Keith Packard1a2eb462011-11-16 16:26:07 -08001847 if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
1848 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1849 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1850 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001851 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001852 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1853 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001854 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001855 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1856 }
1857
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001859 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001860 DP_TRAINING_PATTERN_2 |
1861 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001862 break;
1863
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001864 udelay(400);
Keith Packard93f62da2011-11-01 19:45:03 -07001865 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001866 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001867
Jesse Barnes37f80972011-01-05 14:45:24 -08001868 /* Make sure clock is still ok */
Keith Packard93f62da2011-11-01 19:45:03 -07001869 if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001870 intel_dp_start_link_train(intel_dp);
1871 cr_tries++;
1872 continue;
1873 }
1874
Keith Packard93f62da2011-11-01 19:45:03 -07001875 if (intel_channel_eq_ok(intel_dp, link_status)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001876 channel_eq = true;
1877 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001879
Jesse Barnes37f80972011-01-05 14:45:24 -08001880 /* Try 5 times, then try clock recovery if that fails */
1881 if (tries > 5) {
1882 intel_dp_link_down(intel_dp);
1883 intel_dp_start_link_train(intel_dp);
1884 tries = 0;
1885 cr_tries++;
1886 continue;
1887 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001888
1889 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001890 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001891 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001892 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001893
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001894 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001895}
1896
1897static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001898intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001899{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001900 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001902 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001903
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001904 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001905 return;
1906
Zhao Yakui28c97732009-10-09 11:39:41 +08001907 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001908
Keith Packard1a2eb462011-11-16 16:26:07 -08001909 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001910 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001911 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001912 } else {
1913 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001914 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001915 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001916 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001917
Chris Wilsonfe255d02010-09-11 21:37:48 +01001918 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001919
Daniel Vetter493a7082012-05-30 12:31:56 +02001920 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001921 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001922 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1923
Eric Anholt5bddd172010-11-18 09:32:59 +08001924 /* Hardware workaround: leaving our transcoder select
1925 * set to transcoder B while it's off will prevent the
1926 * corresponding HDMI output on transcoder A.
1927 *
1928 * Combine this with another hardware workaround:
1929 * transcoder select bit can only be cleared while the
1930 * port is enabled.
1931 */
1932 DP &= ~DP_PIPEB_SELECT;
1933 I915_WRITE(intel_dp->output_reg, DP);
1934
1935 /* Changes to enable or select take place the vblank
1936 * after being written.
1937 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001938 if (crtc == NULL) {
1939 /* We can arrive here never having been attached
1940 * to a CRTC, for instance, due to inheriting
1941 * random state from the BIOS.
1942 *
1943 * If the pipe is not running, play safe and
1944 * wait for the clocks to stabilise before
1945 * continuing.
1946 */
1947 POSTING_READ(intel_dp->output_reg);
1948 msleep(50);
1949 } else
1950 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001951 }
1952
Wu Fengguang832afda2011-12-09 20:42:21 +08001953 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001954 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1955 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001956 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001957}
1958
Keith Packard26d61aa2011-07-25 20:01:09 -07001959static bool
1960intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001961{
Keith Packard92fd8fd2011-07-25 19:50:10 -07001962 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04001963 sizeof(intel_dp->dpcd)) == 0)
1964 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07001965
Adam Jacksonedb39242012-09-18 10:58:49 -04001966 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
1967 return false; /* DPCD not present */
1968
1969 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
1970 DP_DWN_STRM_PORT_PRESENT))
1971 return true; /* native DP sink */
1972
1973 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
1974 return true; /* no per-port downstream info */
1975
1976 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
1977 intel_dp->downstream_ports,
1978 DP_MAX_DOWNSTREAM_PORTS) == 0)
1979 return false; /* downstream port status fetch failed */
1980
1981 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001982}
1983
Adam Jackson0d198322012-05-14 16:05:47 -04001984static void
1985intel_dp_probe_oui(struct intel_dp *intel_dp)
1986{
1987 u8 buf[3];
1988
1989 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
1990 return;
1991
Daniel Vetter351cfc32012-06-12 13:20:47 +02001992 ironlake_edp_panel_vdd_on(intel_dp);
1993
Adam Jackson0d198322012-05-14 16:05:47 -04001994 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
1995 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
1996 buf[0], buf[1], buf[2]);
1997
1998 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
1999 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2000 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002001
2002 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002003}
2004
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002005static bool
2006intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2007{
2008 int ret;
2009
2010 ret = intel_dp_aux_native_read_retry(intel_dp,
2011 DP_DEVICE_SERVICE_IRQ_VECTOR,
2012 sink_irq_vector, 1);
2013 if (!ret)
2014 return false;
2015
2016 return true;
2017}
2018
2019static void
2020intel_dp_handle_test_request(struct intel_dp *intel_dp)
2021{
2022 /* NAK by default */
2023 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
2024}
2025
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002026/*
2027 * According to DP spec
2028 * 5.1.2:
2029 * 1. Read DPCD
2030 * 2. Configure link according to Receiver Capabilities
2031 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2032 * 4. Check link status on receipt of hot-plug interrupt
2033 */
2034
2035static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002036intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002037{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002038 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002039 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002040
Daniel Vetter24e804b2012-07-26 19:25:46 +02002041 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002042 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002043
Daniel Vetter24e804b2012-07-26 19:25:46 +02002044 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002045 return;
2046
Keith Packard92fd8fd2011-07-25 19:50:10 -07002047 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002048 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002049 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002050 return;
2051 }
2052
Keith Packard92fd8fd2011-07-25 19:50:10 -07002053 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002054 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002055 intel_dp_link_down(intel_dp);
2056 return;
2057 }
2058
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002059 /* Try to read the source of the interrupt */
2060 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2061 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2062 /* Clear interrupt source */
2063 intel_dp_aux_native_write_1(intel_dp,
2064 DP_DEVICE_SERVICE_IRQ_VECTOR,
2065 sink_irq_vector);
2066
2067 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2068 intel_dp_handle_test_request(intel_dp);
2069 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2070 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2071 }
2072
Keith Packard93f62da2011-11-01 19:45:03 -07002073 if (!intel_channel_eq_ok(intel_dp, link_status)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002074 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2075 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002076 intel_dp_start_link_train(intel_dp);
2077 intel_dp_complete_link_train(intel_dp);
2078 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002079}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002080
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002081/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002082static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002083intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002084{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002085 uint8_t *dpcd = intel_dp->dpcd;
2086 bool hpd;
2087 uint8_t type;
2088
2089 if (!intel_dp_get_dpcd(intel_dp))
2090 return connector_status_disconnected;
2091
2092 /* if there's no downstream port, we're done */
2093 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002094 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002095
2096 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2097 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2098 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002099 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002100 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002101 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002102 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002103 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2104 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002105 }
2106
2107 /* If no HPD, poke DDC gently */
2108 if (drm_probe_ddc(&intel_dp->adapter))
2109 return connector_status_connected;
2110
2111 /* Well we tried, say unknown for unreliable port types */
2112 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2113 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2114 return connector_status_unknown;
2115
2116 /* Anything else is out of spec, warn and ignore */
2117 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002118 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002119}
2120
2121static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002122ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002123{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002124 enum drm_connector_status status;
2125
Chris Wilsonfe16d942011-02-12 10:29:38 +00002126 /* Can't disconnect eDP, but you can close the lid... */
2127 if (is_edp(intel_dp)) {
2128 status = intel_panel_detect(intel_dp->base.base.dev);
2129 if (status == connector_status_unknown)
2130 status = connector_status_connected;
2131 return status;
2132 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002133
Keith Packard26d61aa2011-07-25 20:01:09 -07002134 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002135}
2136
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002137static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002138g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002140 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002142 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002143
Chris Wilsonea5b2132010-08-04 13:50:23 +01002144 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002146 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147 break;
2148 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002149 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150 break;
2151 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002152 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153 break;
2154 default:
2155 return connector_status_unknown;
2156 }
2157
Chris Wilson10f76a32012-05-11 18:01:32 +01002158 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159 return connector_status_disconnected;
2160
Keith Packard26d61aa2011-07-25 20:01:09 -07002161 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002162}
2163
Keith Packard8c241fe2011-09-28 16:38:44 -07002164static struct edid *
2165intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2166{
2167 struct intel_dp *intel_dp = intel_attached_dp(connector);
2168 struct edid *edid;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002169 int size;
Keith Packard8c241fe2011-09-28 16:38:44 -07002170
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002171 if (is_edp(intel_dp)) {
2172 if (!intel_dp->edid)
2173 return NULL;
2174
2175 size = (intel_dp->edid->extensions + 1) * EDID_LENGTH;
2176 edid = kmalloc(size, GFP_KERNEL);
2177 if (!edid)
2178 return NULL;
2179
2180 memcpy(edid, intel_dp->edid, size);
2181 return edid;
2182 }
2183
Keith Packard8c241fe2011-09-28 16:38:44 -07002184 edid = drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002185 return edid;
2186}
2187
2188static int
2189intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2190{
2191 struct intel_dp *intel_dp = intel_attached_dp(connector);
2192 int ret;
2193
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002194 if (is_edp(intel_dp)) {
2195 drm_mode_connector_update_edid_property(connector,
2196 intel_dp->edid);
2197 ret = drm_add_edid_modes(connector, intel_dp->edid);
2198 drm_edid_to_eld(connector,
2199 intel_dp->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002200 return intel_dp->edid_mode_count;
2201 }
2202
Keith Packard8c241fe2011-09-28 16:38:44 -07002203 ret = intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002204 return ret;
2205}
2206
2207
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002208/**
2209 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2210 *
2211 * \return true if DP port is connected.
2212 * \return false if DP port is disconnected.
2213 */
2214static enum drm_connector_status
2215intel_dp_detect(struct drm_connector *connector, bool force)
2216{
2217 struct intel_dp *intel_dp = intel_attached_dp(connector);
2218 struct drm_device *dev = intel_dp->base.base.dev;
2219 enum drm_connector_status status;
2220 struct edid *edid = NULL;
2221
2222 intel_dp->has_audio = false;
2223
2224 if (HAS_PCH_SPLIT(dev))
2225 status = ironlake_dp_detect(intel_dp);
2226 else
2227 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002228
Adam Jacksonac66ae82011-07-12 17:38:03 -04002229 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
2230 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
2231 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
2232 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002233
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002234 if (status != connector_status_connected)
2235 return status;
2236
Adam Jackson0d198322012-05-14 16:05:47 -04002237 intel_dp_probe_oui(intel_dp);
2238
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002239 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2240 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002241 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002242 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002243 if (edid) {
2244 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002245 kfree(edid);
2246 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002247 }
2248
2249 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002250}
2251
2252static int intel_dp_get_modes(struct drm_connector *connector)
2253{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002254 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002255 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002256 struct drm_i915_private *dev_priv = dev->dev_private;
2257 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002258
2259 /* We should parse the EDID data and find out if it has an audio sink
2260 */
2261
Keith Packard8c241fe2011-09-28 16:38:44 -07002262 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01002263 if (ret) {
Keith Packardd15456d2011-09-18 17:35:47 -07002264 if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01002265 struct drm_display_mode *newmode;
2266 list_for_each_entry(newmode, &connector->probed_modes,
2267 head) {
Keith Packardd15456d2011-09-18 17:35:47 -07002268 if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
2269 intel_dp->panel_fixed_mode =
Zhao Yakuib9efc482010-07-19 09:43:11 +01002270 drm_mode_duplicate(dev, newmode);
2271 break;
2272 }
2273 }
2274 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002275 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01002276 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002277
2278 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07002279 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07002280 /* initialize panel mode from VBT if available for eDP */
Keith Packardd15456d2011-09-18 17:35:47 -07002281 if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
2282 intel_dp->panel_fixed_mode =
Keith Packard47f0eb22011-09-19 14:33:26 -07002283 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
Keith Packardd15456d2011-09-18 17:35:47 -07002284 if (intel_dp->panel_fixed_mode) {
2285 intel_dp->panel_fixed_mode->type |=
Keith Packard47f0eb22011-09-19 14:33:26 -07002286 DRM_MODE_TYPE_PREFERRED;
2287 }
2288 }
Keith Packardd15456d2011-09-18 17:35:47 -07002289 if (intel_dp->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002290 struct drm_display_mode *mode;
Keith Packardd15456d2011-09-18 17:35:47 -07002291 mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002292 drm_mode_probed_add(connector, mode);
2293 return 1;
2294 }
2295 }
2296 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002297}
2298
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002299static bool
2300intel_dp_detect_audio(struct drm_connector *connector)
2301{
2302 struct intel_dp *intel_dp = intel_attached_dp(connector);
2303 struct edid *edid;
2304 bool has_audio = false;
2305
Keith Packard8c241fe2011-09-28 16:38:44 -07002306 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002307 if (edid) {
2308 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002309 kfree(edid);
2310 }
2311
2312 return has_audio;
2313}
2314
Chris Wilsonf6849602010-09-19 09:29:33 +01002315static int
2316intel_dp_set_property(struct drm_connector *connector,
2317 struct drm_property *property,
2318 uint64_t val)
2319{
Chris Wilsone953fd72011-02-21 22:23:52 +00002320 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01002321 struct intel_dp *intel_dp = intel_attached_dp(connector);
2322 int ret;
2323
2324 ret = drm_connector_property_set_value(connector, property, val);
2325 if (ret)
2326 return ret;
2327
Chris Wilson3f43c482011-05-12 22:17:24 +01002328 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002329 int i = val;
2330 bool has_audio;
2331
2332 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002333 return 0;
2334
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002335 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002336
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002337 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002338 has_audio = intel_dp_detect_audio(connector);
2339 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002340 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002341
2342 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002343 return 0;
2344
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002345 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002346 goto done;
2347 }
2348
Chris Wilsone953fd72011-02-21 22:23:52 +00002349 if (property == dev_priv->broadcast_rgb_property) {
2350 if (val == !!intel_dp->color_range)
2351 return 0;
2352
2353 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2354 goto done;
2355 }
2356
Chris Wilsonf6849602010-09-19 09:29:33 +01002357 return -EINVAL;
2358
2359done:
2360 if (intel_dp->base.base.crtc) {
2361 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002362 intel_set_mode(crtc, &crtc->mode,
2363 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002364 }
2365
2366 return 0;
2367}
2368
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002369static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002370intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002371{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002372 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002373 struct intel_dp *intel_dp = intel_attached_dp(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002374
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002375 if (is_edp(intel_dp))
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002376 intel_panel_destroy_backlight(dev);
2377
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002378 drm_sysfs_connector_remove(connector);
2379 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002380 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002381}
2382
Daniel Vetter24d05922010-08-20 18:08:28 +02002383static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2384{
2385 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2386
2387 i2c_del_adapter(&intel_dp->adapter);
2388 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002389 if (is_edp(intel_dp)) {
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002390 kfree(intel_dp->edid);
Keith Packardbd943152011-09-18 23:09:52 -07002391 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2392 ironlake_panel_vdd_off_sync(intel_dp);
2393 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002394 kfree(intel_dp);
2395}
2396
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002397static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002398 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002399 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002400 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002401};
2402
2403static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002404 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002405 .detect = intel_dp_detect,
2406 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002407 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002408 .destroy = intel_dp_destroy,
2409};
2410
2411static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2412 .get_modes = intel_dp_get_modes,
2413 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002414 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002415};
2416
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002417static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002418 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002419};
2420
Chris Wilson995b6762010-08-20 13:23:26 +01002421static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002422intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002423{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002424 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07002425
Jesse Barnes885a5012011-07-07 11:11:01 -07002426 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002427}
2428
Zhenyu Wange3421a12010-04-08 09:43:27 +08002429/* Return which DP Port should be selected for Transcoder DP control */
2430int
Akshay Joshi0206e352011-08-16 15:34:10 -04002431intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002432{
2433 struct drm_device *dev = crtc->dev;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02002434 struct intel_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002435
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02002436 for_each_encoder_on_crtc(dev, crtc, encoder) {
2437 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002438
Keith Packard417e8222011-11-01 19:54:11 -07002439 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
2440 intel_dp->base.type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002441 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002442 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002443
Zhenyu Wange3421a12010-04-08 09:43:27 +08002444 return -1;
2445}
2446
Zhao Yakui36e83a12010-06-12 14:32:21 +08002447/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002448bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002449{
2450 struct drm_i915_private *dev_priv = dev->dev_private;
2451 struct child_device_config *p_child;
2452 int i;
2453
2454 if (!dev_priv->child_dev_num)
2455 return false;
2456
2457 for (i = 0; i < dev_priv->child_dev_num; i++) {
2458 p_child = dev_priv->child_dev + i;
2459
2460 if (p_child->dvo_port == PORT_IDPD &&
2461 p_child->device_type == DEVICE_TYPE_eDP)
2462 return true;
2463 }
2464 return false;
2465}
2466
Chris Wilsonf6849602010-09-19 09:29:33 +01002467static void
2468intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2469{
Chris Wilson3f43c482011-05-12 22:17:24 +01002470 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002471 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002472}
2473
Keith Packardc8110e52009-05-06 11:51:10 -07002474void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002475intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002476{
2477 struct drm_i915_private *dev_priv = dev->dev_private;
2478 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002479 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002480 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002481 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002482 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002483 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002484
Chris Wilsonea5b2132010-08-04 13:50:23 +01002485 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2486 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487 return;
2488
Chris Wilson3d3dc142011-02-12 10:33:12 +00002489 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002490 intel_dp->port = port;
Daniel Vetter07679352012-09-06 22:15:42 +02002491 /* Preserve the current hw state. */
2492 intel_dp->DP = I915_READ(intel_dp->output_reg);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002493
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002494 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2495 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002496 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002497 return;
2498 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002499 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002500
Chris Wilsonea5b2132010-08-04 13:50:23 +01002501 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002502 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002503 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002504
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002505 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002506 type = DRM_MODE_CONNECTOR_eDP;
2507 intel_encoder->type = INTEL_OUTPUT_EDP;
2508 } else {
2509 type = DRM_MODE_CONNECTOR_DisplayPort;
2510 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2511 }
2512
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002513 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002514 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002515 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2516
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002517 connector->polled = DRM_CONNECTOR_POLL_HPD;
2518
Daniel Vetter66a92782012-07-12 20:08:18 +02002519 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002520
Daniel Vetter66a92782012-07-12 20:08:18 +02002521 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2522 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002523
Jesse Barnes27f82272011-09-02 12:54:37 -07002524 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002525
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002526 connector->interlace_allowed = true;
2527 connector->doublescan_allowed = 0;
2528
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002530 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002531 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002532
Chris Wilsondf0e9242010-09-09 16:20:55 +01002533 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002534 drm_sysfs_connector_add(connector);
2535
Daniel Vettere8cb4552012-07-01 13:05:48 +02002536 intel_encoder->enable = intel_enable_dp;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002537 intel_encoder->pre_enable = intel_pre_enable_dp;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002538 intel_encoder->disable = intel_disable_dp;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002539 intel_encoder->post_disable = intel_post_disable_dp;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002540 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2541 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002542
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002544 switch (port) {
2545 case PORT_A:
2546 name = "DPDDC-A";
2547 break;
2548 case PORT_B:
2549 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2550 name = "DPDDC-B";
2551 break;
2552 case PORT_C:
2553 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2554 name = "DPDDC-C";
2555 break;
2556 case PORT_D:
2557 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2558 name = "DPDDC-D";
2559 break;
2560 default:
2561 WARN(1, "Invalid port %c\n", port_name(port));
2562 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002563 }
2564
Jesse Barnes89667382010-10-07 16:01:21 -07002565 /* Cache some DPCD data in the eDP case */
2566 if (is_edp(intel_dp)) {
Keith Packardf01eca22011-09-28 16:48:10 -07002567 struct edp_power_seq cur, vbt;
2568 u32 pp_on, pp_off, pp_div;
Jesse Barnes89667382010-10-07 16:01:21 -07002569
Jesse Barnes5d613502011-01-24 17:10:54 -08002570 pp_on = I915_READ(PCH_PP_ON_DELAYS);
Keith Packardf01eca22011-09-28 16:48:10 -07002571 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
Jesse Barnes5d613502011-01-24 17:10:54 -08002572 pp_div = I915_READ(PCH_PP_DIVISOR);
2573
Jesse Barnesbfa33842012-04-10 11:58:04 -07002574 if (!pp_on || !pp_off || !pp_div) {
2575 DRM_INFO("bad panel power sequencing delays, disabling panel\n");
2576 intel_dp_encoder_destroy(&intel_dp->base.base);
2577 intel_dp_destroy(&intel_connector->base);
2578 return;
2579 }
2580
Keith Packardf01eca22011-09-28 16:48:10 -07002581 /* Pull timing values out of registers */
2582 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2583 PANEL_POWER_UP_DELAY_SHIFT;
2584
2585 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2586 PANEL_LIGHT_ON_DELAY_SHIFT;
Keith Packardf2e8b182011-11-01 20:01:35 -07002587
Keith Packardf01eca22011-09-28 16:48:10 -07002588 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2589 PANEL_LIGHT_OFF_DELAY_SHIFT;
2590
2591 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2592 PANEL_POWER_DOWN_DELAY_SHIFT;
2593
2594 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2595 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2596
2597 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2598 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2599
2600 vbt = dev_priv->edp.pps;
2601
2602 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2603 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2604
2605#define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
2606
2607 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2608 intel_dp->backlight_on_delay = get_delay(t8);
2609 intel_dp->backlight_off_delay = get_delay(t9);
2610 intel_dp->panel_power_down_delay = get_delay(t10);
2611 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2612
2613 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2614 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2615 intel_dp->panel_power_cycle_delay);
2616
2617 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2618 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Dave Airliec1f05262012-08-30 11:06:18 +10002619 }
2620
2621 intel_dp_i2c_init(intel_dp, intel_connector, name);
2622
2623 if (is_edp(intel_dp)) {
2624 bool ret;
2625 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002626
2627 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002628 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002629 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002630
Keith Packard59f3e272011-07-25 20:01:56 -07002631 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002632 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2633 dev_priv->no_aux_handshake =
2634 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002635 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2636 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002637 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002638 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002639 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002640 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002641 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002642 }
Jesse Barnes89667382010-10-07 16:01:21 -07002643
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002644 ironlake_edp_panel_vdd_on(intel_dp);
2645 edid = drm_get_edid(connector, &intel_dp->adapter);
2646 if (edid) {
2647 drm_mode_connector_update_edid_property(connector,
2648 edid);
2649 intel_dp->edid_mode_count =
2650 drm_add_edid_modes(connector, edid);
2651 drm_edid_to_eld(connector, edid);
2652 intel_dp->edid = edid;
2653 }
2654 ironlake_edp_panel_vdd_off(intel_dp, false);
2655 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002656
Eric Anholt21d40d32010-03-25 11:11:14 -07002657 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658
Jesse Barnes4d926462010-10-07 16:01:07 -07002659 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002660 dev_priv->int_edp_connector = connector;
2661 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002662 }
2663
Chris Wilsonf6849602010-09-19 09:29:33 +01002664 intel_dp_add_properties(intel_dp, connector);
2665
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002666 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2667 * 0xd. Failure to do so will result in spurious interrupts being
2668 * generated on the port when a cable is not attached.
2669 */
2670 if (IS_G4X(dev) && !IS_GM45(dev)) {
2671 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2672 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2673 }
2674}