blob: 66f6f95e0ab1a4616f932851e89fb43d44650db0 [file] [log] [blame]
Thomas Abraham0561cea2011-11-02 19:31:15 +09001/*
2 * Samsung's Exynos4210 SoC device tree source
3 *
4 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2010-2011 Linaro Ltd.
7 * www.linaro.org
8 *
9 * Samsung's Exynos4210 SoC device nodes are listed in this file. Exynos4210
10 * based board files can include this file and provide values for board specfic
11 * bindings.
12 *
13 * Note: This file does not include device nodes for all the controllers in
14 * Exynos4210 SoC. As device tree coverage for Exynos4210 increases, additional
15 * nodes can be added to this file.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20*/
21
Padmavathi Venna37992792013-06-18 00:02:08 +090022#include "exynos4.dtsi"
23#include "exynos4210-pinctrl.dtsi"
Thomas Abraham0561cea2011-11-02 19:31:15 +090024
25/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090026 compatible = "samsung,exynos4210", "samsung,exynos4";
Thomas Abraham0561cea2011-11-02 19:31:15 +090027
Thomas Abraham4980c392012-07-14 10:45:32 +090028 aliases {
Thomas Abraham87711d82012-09-07 06:14:26 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
Thomas Abraham4980c392012-07-14 10:45:32 +090032 };
33
Bartlomiej Zolnierkiewicze5409202014-09-25 17:40:14 +090034 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
Lukasz Majewskibf4a0be2015-01-30 08:26:02 +090038 cpu0: cpu@900 {
Bartlomiej Zolnierkiewicze5409202014-09-25 17:40:14 +090039 device_type = "cpu";
40 compatible = "arm,cortex-a9";
41 reg = <0x900>;
Lukasz Majewskibf4a0be2015-01-30 08:26:02 +090042 cooling-min-level = <4>;
43 cooling-max-level = <2>;
44 #cooling-cells = <2>; /* min followed by max */
Bartlomiej Zolnierkiewicze5409202014-09-25 17:40:14 +090045 };
46
47 cpu@901 {
48 device_type = "cpu";
49 compatible = "arm,cortex-a9";
50 reg = <0x901>;
51 };
52 };
53
Tomasz Figad19bb392014-06-24 18:08:27 +020054 pmu_system_controller: system-controller@10020000 {
55 clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
56 "clkout4", "clkout8", "clkout9";
57 clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
58 <&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
59 <&clock CLK_OUT_CPU>, <&clock CLK_XXTI>,
60 <&clock CLK_XUSBXTI>;
61 #clock-cells = <1>;
62 };
63
Sachin Kamatb3205de2014-05-13 07:13:44 +090064 sysram@02020000 {
65 compatible = "mmio-sram";
66 reg = <0x02020000 0x20000>;
67 #address-cells = <1>;
68 #size-cells = <1>;
69 ranges = <0 0x02020000 0x20000>;
70
71 smp-sysram@0 {
72 compatible = "samsung,exynos4210-sysram";
73 reg = <0x0 0x1000>;
74 };
75
76 smp-sysram@1f000 {
77 compatible = "samsung,exynos4210-sysram-ns";
78 reg = <0x1f000 0x1000>;
79 };
80 };
81
Tomasz Figa91d88f02012-11-22 00:22:09 +090082 pd_lcd1: lcd1-power-domain@10023CA0 {
83 compatible = "samsung,exynos4210-pd";
84 reg = <0x10023CA0 0x20>;
Marek Szyprowski0da65872015-01-24 13:16:15 +090085 #power-domain-cells = <0>;
Tomasz Figa91d88f02012-11-22 00:22:09 +090086 };
87
Tomasz Figa56b60b82015-01-08 07:54:34 +010088 l2c: l2-cache-controller@10502000 {
89 compatible = "arm,pl310-cache";
90 reg = <0x10502000 0x1000>;
91 cache-unified;
92 cache-level = <2>;
93 arm,tag-latency = <2 2 1>;
94 arm,data-latency = <2 2 1>;
95 };
96
Tomasz Figa0572b722013-12-19 03:17:54 +090097 gic: interrupt-controller@10490000 {
Thomas Abrahamda911782012-02-08 11:42:43 +090098 cpu-offset = <0x8000>;
Thomas Abraham0561cea2011-11-02 19:31:15 +090099 };
100
Tomasz Figa0572b722013-12-19 03:17:54 +0900101 combiner: interrupt-controller@10440000 {
Arnd Bergmann30269dd2013-04-12 15:15:58 +0200102 samsung,combiner-nr = <16>;
Thomas Abraham49229722012-07-13 15:25:08 +0900103 interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
104 <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
105 <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
106 <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>;
107 };
108
Thomas Abrahambbd97002013-03-09 16:12:35 +0900109 mct@10050000 {
110 compatible = "samsung,exynos4210-mct";
111 reg = <0x10050000 0x800>;
Thomas Abrahambbd97002013-03-09 16:12:35 +0900112 interrupt-parent = <&mct_map>;
Tomasz Figa84ee1c152013-12-19 03:17:49 +0900113 interrupts = <0>, <1>, <2>, <3>, <4>, <5>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900114 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Thomas Abraham7ad34332013-03-09 17:11:38 +0900115 clock-names = "fin_pll", "mct";
Thomas Abrahambbd97002013-03-09 16:12:35 +0900116
117 mct_map: mct-map {
Tomasz Figa84ee1c152013-12-19 03:17:49 +0900118 #interrupt-cells = <1>;
Thomas Abrahambbd97002013-03-09 16:12:35 +0900119 #address-cells = <0>;
120 #size-cells = <0>;
Tomasz Figa84ee1c152013-12-19 03:17:49 +0900121 interrupt-map = <0 &gic 0 57 0>,
122 <1 &gic 0 69 0>,
123 <2 &combiner 12 6>,
124 <3 &combiner 12 7>,
125 <4 &gic 0 42 0>,
126 <5 &gic 0 48 0>;
Thomas Abrahambbd97002013-03-09 16:12:35 +0900127 };
128 };
129
Lee Jonese7787aed2013-08-06 03:04:43 +0900130 clock: clock-controller@10030000 {
Thomas Abrahamd8bafc82013-03-09 17:11:33 +0900131 compatible = "samsung,exynos4210-clock";
132 reg = <0x10030000 0x20000>;
133 #clock-cells = <1>;
134 };
135
Thomas Abraham87711d82012-09-07 06:14:26 +0900136 pinctrl_0: pinctrl@11400000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800137 compatible = "samsung,exynos4210-pinctrl";
Thomas Abraham87711d82012-09-07 06:14:26 +0900138 reg = <0x11400000 0x1000>;
139 interrupts = <0 47 0>;
Thomas Abraham87711d82012-09-07 06:14:26 +0900140 };
141
142 pinctrl_1: pinctrl@11000000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800143 compatible = "samsung,exynos4210-pinctrl";
Thomas Abraham87711d82012-09-07 06:14:26 +0900144 reg = <0x11000000 0x1000>;
145 interrupts = <0 46 0>;
Thomas Abraham87711d82012-09-07 06:14:26 +0900146
147 wakup_eint: wakeup-interrupt-controller {
148 compatible = "samsung,exynos4210-wakeup-eint";
149 interrupt-parent = <&gic>;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200150 interrupts = <0 32 0>;
Thomas Abraham87711d82012-09-07 06:14:26 +0900151 };
152 };
153
154 pinctrl_2: pinctrl@03860000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800155 compatible = "samsung,exynos4210-pinctrl";
Thomas Abraham87711d82012-09-07 06:14:26 +0900156 reg = <0x03860000 0x1000>;
157 };
158
Amit Daniel Kachhap8d4155d2012-10-29 21:18:01 +0900159 tmu@100C0000 {
160 compatible = "samsung,exynos4210-tmu";
161 interrupt-parent = <&combiner>;
162 reg = <0x100C0000 0x100>;
163 interrupts = <2 4>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900164 clocks = <&clock CLK_TMU_APBIF>;
Sachin Kamate6199af2013-04-23 23:20:19 +0900165 clock-names = "tmu_apbif";
166 status = "disabled";
Amit Daniel Kachhap8d4155d2012-10-29 21:18:01 +0900167 };
Sachin Kamat66d302a2013-04-04 13:48:45 +0900168
169 g2d@12800000 {
170 compatible = "samsung,s5pv210-g2d";
171 reg = <0x12800000 0x1000>;
172 interrupts = <0 89 0>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900173 clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
Sachin Kamat37bf5792013-06-10 17:52:24 +0900174 clock-names = "sclk_fimg2d", "fimg2d";
Sachin Kamat66d302a2013-04-04 13:48:45 +0900175 status = "disabled";
176 };
Sylwester Nawrocki54a88962013-08-06 02:49:45 +0900177
178 camera {
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900179 clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
180 <&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
Sylwester Nawrocki54a88962013-08-06 02:49:45 +0900181 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
182
183 fimc_0: fimc@11800000 {
184 samsung,pix-limits = <4224 8192 1920 4224>;
185 samsung,mainscaler-ext;
186 samsung,cam-if;
187 };
188
189 fimc_1: fimc@11810000 {
190 samsung,pix-limits = <4224 8192 1920 4224>;
191 samsung,mainscaler-ext;
192 samsung,cam-if;
193 };
194
195 fimc_2: fimc@11820000 {
196 samsung,pix-limits = <4224 8192 1920 4224>;
197 samsung,mainscaler-ext;
198 samsung,lcd-wb;
199 };
200
201 fimc_3: fimc@11830000 {
202 samsung,pix-limits = <1920 8192 1366 1920>;
203 samsung,rotators = <0>;
204 samsung,mainscaler-ext;
205 samsung,lcd-wb;
206 };
207 };
Chanwoo Choi30e0e472015-02-04 08:10:58 +0900208
209 ppmu_lcd1: ppmu_lcd1@12240000 {
210 compatible = "samsung,exynos-ppmu";
211 reg = <0x12240000 0x2000>;
212 clocks = <&clock CLK_PPMULCD1>;
213 clock-names = "ppmu";
214 status = "disabled";
215 };
Thomas Abraham0561cea2011-11-02 19:31:15 +0900216};