blob: d21f749a6492296c368fef69ea279733eb9590b0 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
Auke Kokbc7f75f2007-09-17 12:30:59 -070029#include "e1000.h"
30
Auke Kokbc7f75f2007-09-17 12:30:59 -070031/**
32 * e1000e_get_bus_info_pcie - Get PCIe bus information
33 * @hw: pointer to the HW structure
34 *
35 * Determines and stores the system bus information for a particular
36 * network interface. The following bus information is determined and stored:
37 * bus speed, bus width, type (PCIe), and PCIe function.
38 **/
39s32 e1000e_get_bus_info_pcie(struct e1000_hw *hw)
40{
Bruce Allanf4d2dd42010-01-13 02:05:18 +000041 struct e1000_mac_info *mac = &hw->mac;
Auke Kokbc7f75f2007-09-17 12:30:59 -070042 struct e1000_bus_info *bus = &hw->bus;
43 struct e1000_adapter *adapter = hw->adapter;
Bruce Allanf4d2dd42010-01-13 02:05:18 +000044 u16 pcie_link_status, cap_offset;
Auke Kokbc7f75f2007-09-17 12:30:59 -070045
Jon Mason353064d2011-06-27 07:43:47 +000046 cap_offset = adapter->pdev->pcie_cap;
Auke Kokbc7f75f2007-09-17 12:30:59 -070047 if (!cap_offset) {
48 bus->width = e1000_bus_width_unknown;
49 } else {
50 pci_read_config_word(adapter->pdev,
51 cap_offset + PCIE_LINK_STATUS,
52 &pcie_link_status);
53 bus->width = (enum e1000_bus_width)((pcie_link_status &
54 PCIE_LINK_WIDTH_MASK) >>
55 PCIE_LINK_WIDTH_SHIFT);
56 }
57
Bruce Allanf4d2dd42010-01-13 02:05:18 +000058 mac->ops.set_lan_id(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -070059
60 return 0;
61}
62
63/**
Bruce Allanf4d2dd42010-01-13 02:05:18 +000064 * e1000_set_lan_id_multi_port_pcie - Set LAN id for PCIe multiple port devices
65 *
66 * @hw: pointer to the HW structure
67 *
68 * Determines the LAN function id by reading memory-mapped registers
69 * and swaps the port value if requested.
70 **/
71void e1000_set_lan_id_multi_port_pcie(struct e1000_hw *hw)
72{
73 struct e1000_bus_info *bus = &hw->bus;
74 u32 reg;
75
Bruce Allane921eb12012-11-28 09:28:37 +000076 /* The status register reports the correct function number
Bruce Allanf4d2dd42010-01-13 02:05:18 +000077 * for the device regardless of function swap state.
78 */
79 reg = er32(STATUS);
80 bus->func = (reg & E1000_STATUS_FUNC_MASK) >> E1000_STATUS_FUNC_SHIFT;
81}
82
83/**
84 * e1000_set_lan_id_single_port - Set LAN id for a single port device
85 * @hw: pointer to the HW structure
86 *
87 * Sets the LAN function id to zero for a single port device.
88 **/
89void e1000_set_lan_id_single_port(struct e1000_hw *hw)
90{
91 struct e1000_bus_info *bus = &hw->bus;
92
93 bus->func = 0;
94}
95
96/**
Bruce Allancaaddaf2009-12-01 15:46:43 +000097 * e1000_clear_vfta_generic - Clear VLAN filter table
98 * @hw: pointer to the HW structure
99 *
100 * Clears the register array which contains the VLAN filter table by
101 * setting all the values to 0.
102 **/
103void e1000_clear_vfta_generic(struct e1000_hw *hw)
104{
105 u32 offset;
106
107 for (offset = 0; offset < E1000_VLAN_FILTER_TBL_SIZE; offset++) {
108 E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, offset, 0);
109 e1e_flush();
110 }
111}
112
113/**
114 * e1000_write_vfta_generic - Write value to VLAN filter table
Auke Kokbc7f75f2007-09-17 12:30:59 -0700115 * @hw: pointer to the HW structure
116 * @offset: register offset in VLAN filter table
117 * @value: register value written to VLAN filter table
118 *
119 * Writes value at the given offset in the register array which stores
120 * the VLAN filter table.
121 **/
Bruce Allancaaddaf2009-12-01 15:46:43 +0000122void e1000_write_vfta_generic(struct e1000_hw *hw, u32 offset, u32 value)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700123{
124 E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, offset, value);
125 e1e_flush();
126}
127
128/**
129 * e1000e_init_rx_addrs - Initialize receive address's
130 * @hw: pointer to the HW structure
131 * @rar_count: receive address registers
132 *
Bruce Alland64a6f42011-05-13 07:19:58 +0000133 * Setup the receive address registers by setting the base receive address
Auke Kokbc7f75f2007-09-17 12:30:59 -0700134 * register to the devices MAC address and clearing all the other receive
135 * address registers to 0.
136 **/
137void e1000e_init_rx_addrs(struct e1000_hw *hw, u16 rar_count)
138{
139 u32 i;
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000140 u8 mac_addr[ETH_ALEN] = { 0 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700141
142 /* Setup the receive address */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000143 e_dbg("Programming MAC Address into RAR[0]\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700144
Bruce Allan69e1e012012-04-14 03:28:50 +0000145 hw->mac.ops.rar_set(hw, hw->mac.addr, 0);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700146
147 /* Zero out the other (rar_entry_count - 1) receive addresses */
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000148 e_dbg("Clearing RAR[1-%u]\n", rar_count - 1);
Bruce Allanb7a92162010-01-07 16:32:13 +0000149 for (i = 1; i < rar_count; i++)
Bruce Allan69e1e012012-04-14 03:28:50 +0000150 hw->mac.ops.rar_set(hw, mac_addr, i);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700151}
152
153/**
Bruce Allan608f8a02010-01-13 02:04:58 +0000154 * e1000_check_alt_mac_addr_generic - Check for alternate MAC addr
155 * @hw: pointer to the HW structure
156 *
157 * Checks the nvm for an alternate MAC address. An alternate MAC address
158 * can be setup by pre-boot software and must be treated like a permanent
159 * address and must override the actual permanent MAC address. If an
160 * alternate MAC address is found it is programmed into RAR0, replacing
161 * the permanent address that was installed into RAR0 by the Si on reset.
162 * This function will return SUCCESS unless it encounters an error while
163 * reading the EEPROM.
164 **/
165s32 e1000_check_alt_mac_addr_generic(struct e1000_hw *hw)
166{
167 u32 i;
168 s32 ret_val = 0;
169 u16 offset, nvm_alt_mac_addr_offset, nvm_data;
170 u8 alt_mac_addr[ETH_ALEN];
171
Bruce Allan1aef70e2010-08-19 15:48:52 -0700172 ret_val = e1000_read_nvm(hw, NVM_COMPAT, 1, &nvm_data);
173 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000174 return ret_val;
Bruce Allan1aef70e2010-08-19 15:48:52 -0700175
Bruce Allan4bcf0532012-01-31 06:37:59 +0000176 /* not supported on 82573 */
177 if (hw->mac.type == e1000_82573)
Bruce Allan5015e532012-02-08 02:55:56 +0000178 return 0;
Bruce Allan1aef70e2010-08-19 15:48:52 -0700179
Bruce Allan608f8a02010-01-13 02:04:58 +0000180 ret_val = e1000_read_nvm(hw, NVM_ALT_MAC_ADDR_PTR, 1,
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000181 &nvm_alt_mac_addr_offset);
Bruce Allan608f8a02010-01-13 02:04:58 +0000182 if (ret_val) {
183 e_dbg("NVM Read Error\n");
Bruce Allan5015e532012-02-08 02:55:56 +0000184 return ret_val;
Bruce Allan608f8a02010-01-13 02:04:58 +0000185 }
186
Bruce Allan244735f2011-07-29 05:53:07 +0000187 if ((nvm_alt_mac_addr_offset == 0xFFFF) ||
188 (nvm_alt_mac_addr_offset == 0x0000))
Bruce Allan608f8a02010-01-13 02:04:58 +0000189 /* There is no Alternate MAC Address */
Bruce Allan5015e532012-02-08 02:55:56 +0000190 return 0;
Bruce Allan608f8a02010-01-13 02:04:58 +0000191
192 if (hw->bus.func == E1000_FUNC_1)
193 nvm_alt_mac_addr_offset += E1000_ALT_MAC_ADDRESS_OFFSET_LAN1;
194 for (i = 0; i < ETH_ALEN; i += 2) {
195 offset = nvm_alt_mac_addr_offset + (i >> 1);
196 ret_val = e1000_read_nvm(hw, offset, 1, &nvm_data);
197 if (ret_val) {
198 e_dbg("NVM Read Error\n");
Bruce Allan5015e532012-02-08 02:55:56 +0000199 return ret_val;
Bruce Allan608f8a02010-01-13 02:04:58 +0000200 }
201
202 alt_mac_addr[i] = (u8)(nvm_data & 0xFF);
203 alt_mac_addr[i + 1] = (u8)(nvm_data >> 8);
204 }
205
206 /* if multicast bit is set, the alternate address will not be used */
Tobias Klauser3e714ad2011-07-03 23:47:04 +0000207 if (is_multicast_ether_addr(alt_mac_addr)) {
Bruce Allan608f8a02010-01-13 02:04:58 +0000208 e_dbg("Ignoring Alternate Mac Address with MC bit set\n");
Bruce Allan5015e532012-02-08 02:55:56 +0000209 return 0;
Bruce Allan608f8a02010-01-13 02:04:58 +0000210 }
211
Bruce Allane921eb12012-11-28 09:28:37 +0000212 /* We have a valid alternate MAC address, and we want to treat it the
Bruce Allan608f8a02010-01-13 02:04:58 +0000213 * same as the normal permanent MAC address stored by the HW into the
214 * RAR. Do this by mapping this address into RAR0.
215 */
Bruce Allan69e1e012012-04-14 03:28:50 +0000216 hw->mac.ops.rar_set(hw, alt_mac_addr, 0);
Bruce Allan608f8a02010-01-13 02:04:58 +0000217
Bruce Allan5015e532012-02-08 02:55:56 +0000218 return 0;
Bruce Allan608f8a02010-01-13 02:04:58 +0000219}
220
221/**
Bruce Allan69e1e012012-04-14 03:28:50 +0000222 * e1000e_rar_set_generic - Set receive address register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700223 * @hw: pointer to the HW structure
224 * @addr: pointer to the receive address
225 * @index: receive address array register
226 *
227 * Sets the receive address array register at index to the address passed
228 * in by addr.
229 **/
Bruce Allan69e1e012012-04-14 03:28:50 +0000230void e1000e_rar_set_generic(struct e1000_hw *hw, u8 *addr, u32 index)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700231{
232 u32 rar_low, rar_high;
233
Bruce Allane921eb12012-11-28 09:28:37 +0000234 /* HW expects these in little endian so we reverse the byte order
Auke Kokbc7f75f2007-09-17 12:30:59 -0700235 * from network order (big endian) to little endian
236 */
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000237 rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
238 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700239
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000240 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700241
Bruce Allanb7a92162010-01-07 16:32:13 +0000242 /* If MAC address zero, no need to set the AV bit */
243 if (rar_low || rar_high)
244 rar_high |= E1000_RAH_AV;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700245
Bruce Allane921eb12012-11-28 09:28:37 +0000246 /* Some bridges will combine consecutive 32-bit writes into
Bruce Allanb7a92162010-01-07 16:32:13 +0000247 * a single burst write, which will malfunction on some parts.
248 * The flushes avoid this.
249 */
250 ew32(RAL(index), rar_low);
251 e1e_flush();
252 ew32(RAH(index), rar_high);
253 e1e_flush();
Auke Kokbc7f75f2007-09-17 12:30:59 -0700254}
255
256/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700257 * e1000_hash_mc_addr - Generate a multicast hash value
258 * @hw: pointer to the HW structure
259 * @mc_addr: pointer to a multicast address
260 *
261 * Generates a multicast address hash value which is used to determine
Bruce Allanb2a50e12012-02-22 09:02:53 +0000262 * the multicast filter table array address and new table value.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700263 **/
264static u32 e1000_hash_mc_addr(struct e1000_hw *hw, u8 *mc_addr)
265{
266 u32 hash_value, hash_mask;
267 u8 bit_shift = 0;
268
269 /* Register count multiplied by bits per register */
270 hash_mask = (hw->mac.mta_reg_count * 32) - 1;
271
Bruce Allane921eb12012-11-28 09:28:37 +0000272 /* For a mc_filter_type of 0, bit_shift is the number of left-shifts
Bruce Allanad680762008-03-28 09:15:03 -0700273 * where 0xFF would still fall within the hash mask.
274 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700275 while (hash_mask >> bit_shift != 0xFF)
276 bit_shift++;
277
Bruce Allane921eb12012-11-28 09:28:37 +0000278 /* The portion of the address that is used for the hash table
Auke Kokbc7f75f2007-09-17 12:30:59 -0700279 * is determined by the mc_filter_type setting.
280 * The algorithm is such that there is a total of 8 bits of shifting.
281 * The bit_shift for a mc_filter_type of 0 represents the number of
282 * left-shifts where the MSB of mc_addr[5] would still fall within
283 * the hash_mask. Case 0 does this exactly. Since there are a total
284 * of 8 bits of shifting, then mc_addr[4] will shift right the
285 * remaining number of bits. Thus 8 - bit_shift. The rest of the
286 * cases are a variation of this algorithm...essentially raising the
287 * number of bits to shift mc_addr[5] left, while still keeping the
288 * 8-bit shifting total.
Bruce Allanad680762008-03-28 09:15:03 -0700289 *
290 * For example, given the following Destination MAC Address and an
Auke Kokbc7f75f2007-09-17 12:30:59 -0700291 * mta register count of 128 (thus a 4096-bit vector and 0xFFF mask),
292 * we can see that the bit_shift for case 0 is 4. These are the hash
293 * values resulting from each mc_filter_type...
294 * [0] [1] [2] [3] [4] [5]
295 * 01 AA 00 12 34 56
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000296 * LSB MSB
Auke Kokbc7f75f2007-09-17 12:30:59 -0700297 *
298 * case 0: hash_value = ((0x34 >> 4) | (0x56 << 4)) & 0xFFF = 0x563
299 * case 1: hash_value = ((0x34 >> 3) | (0x56 << 5)) & 0xFFF = 0xAC6
300 * case 2: hash_value = ((0x34 >> 2) | (0x56 << 6)) & 0xFFF = 0x163
301 * case 3: hash_value = ((0x34 >> 0) | (0x56 << 8)) & 0xFFF = 0x634
302 */
303 switch (hw->mac.mc_filter_type) {
304 default:
305 case 0:
306 break;
307 case 1:
308 bit_shift += 1;
309 break;
310 case 2:
311 bit_shift += 2;
312 break;
313 case 3:
314 bit_shift += 4;
315 break;
316 }
317
318 hash_value = hash_mask & (((mc_addr[4] >> (8 - bit_shift)) |
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000319 (((u16)mc_addr[5]) << bit_shift)));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700320
321 return hash_value;
322}
323
324/**
Jeff Kirshere2de3eb2008-03-28 09:15:11 -0700325 * e1000e_update_mc_addr_list_generic - Update Multicast addresses
Auke Kokbc7f75f2007-09-17 12:30:59 -0700326 * @hw: pointer to the HW structure
327 * @mc_addr_list: array of multicast addresses to program
328 * @mc_addr_count: number of multicast addresses to program
Auke Kokbc7f75f2007-09-17 12:30:59 -0700329 *
Bruce Allanab8932f2010-01-13 02:05:38 +0000330 * Updates entire Multicast Table Array.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700331 * The caller must have a packed mc_addr_list of multicast addresses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700332 **/
Jeff Kirshere2de3eb2008-03-28 09:15:11 -0700333void e1000e_update_mc_addr_list_generic(struct e1000_hw *hw,
Bruce Allanab8932f2010-01-13 02:05:38 +0000334 u8 *mc_addr_list, u32 mc_addr_count)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700335{
Bruce Allanab8932f2010-01-13 02:05:38 +0000336 u32 hash_value, hash_bit, hash_reg;
337 int i;
Jesse Brandeburga72d2b22009-03-25 22:05:21 +0000338
Bruce Allanab8932f2010-01-13 02:05:38 +0000339 /* clear mta_shadow */
340 memset(&hw->mac.mta_shadow, 0, sizeof(hw->mac.mta_shadow));
Auke Kokbc7f75f2007-09-17 12:30:59 -0700341
Bruce Allanab8932f2010-01-13 02:05:38 +0000342 /* update mta_shadow from mc_addr_list */
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000343 for (i = 0; (u32)i < mc_addr_count; i++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700344 hash_value = e1000_hash_mc_addr(hw, mc_addr_list);
Bruce Allanab8932f2010-01-13 02:05:38 +0000345
Jesse Brandeburga72d2b22009-03-25 22:05:21 +0000346 hash_reg = (hash_value >> 5) & (hw->mac.mta_reg_count - 1);
347 hash_bit = hash_value & 0x1F;
Bruce Allanab8932f2010-01-13 02:05:38 +0000348
349 hw->mac.mta_shadow[hash_reg] |= (1 << hash_bit);
350 mc_addr_list += (ETH_ALEN);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700351 }
Jesse Brandeburga72d2b22009-03-25 22:05:21 +0000352
Bruce Allanab8932f2010-01-13 02:05:38 +0000353 /* replace the entire MTA table */
354 for (i = hw->mac.mta_reg_count - 1; i >= 0; i--)
355 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, hw->mac.mta_shadow[i]);
Jesse Brandeburga72d2b22009-03-25 22:05:21 +0000356 e1e_flush();
Auke Kokbc7f75f2007-09-17 12:30:59 -0700357}
358
359/**
360 * e1000e_clear_hw_cntrs_base - Clear base hardware counters
361 * @hw: pointer to the HW structure
362 *
363 * Clears the base hardware counters by reading the counter registers.
364 **/
365void e1000e_clear_hw_cntrs_base(struct e1000_hw *hw)
366{
Bruce Allan99673d92009-11-20 23:27:21 +0000367 er32(CRCERRS);
368 er32(SYMERRS);
369 er32(MPC);
370 er32(SCC);
371 er32(ECOL);
372 er32(MCC);
373 er32(LATECOL);
374 er32(COLC);
375 er32(DC);
376 er32(SEC);
377 er32(RLEC);
378 er32(XONRXC);
379 er32(XONTXC);
380 er32(XOFFRXC);
381 er32(XOFFTXC);
382 er32(FCRUC);
383 er32(GPRC);
384 er32(BPRC);
385 er32(MPRC);
386 er32(GPTC);
387 er32(GORCL);
388 er32(GORCH);
389 er32(GOTCL);
390 er32(GOTCH);
391 er32(RNBC);
392 er32(RUC);
393 er32(RFC);
394 er32(ROC);
395 er32(RJC);
396 er32(TORL);
397 er32(TORH);
398 er32(TOTL);
399 er32(TOTH);
400 er32(TPR);
401 er32(TPT);
402 er32(MPTC);
403 er32(BPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700404}
405
406/**
407 * e1000e_check_for_copper_link - Check for link (Copper)
408 * @hw: pointer to the HW structure
409 *
410 * Checks to see of the link status of the hardware has changed. If a
411 * change in link status has been detected, then we read the PHY registers
412 * to get the current speed/duplex if link exists.
413 **/
414s32 e1000e_check_for_copper_link(struct e1000_hw *hw)
415{
416 struct e1000_mac_info *mac = &hw->mac;
417 s32 ret_val;
418 bool link;
419
Bruce Allane921eb12012-11-28 09:28:37 +0000420 /* We only want to go out to the PHY registers to see if Auto-Neg
Auke Kokbc7f75f2007-09-17 12:30:59 -0700421 * has completed and/or if our link status has changed. The
422 * get_link_status flag is set upon receiving a Link Status
423 * Change or Rx Sequence Error interrupt.
424 */
425 if (!mac->get_link_status)
426 return 0;
427
Bruce Allane921eb12012-11-28 09:28:37 +0000428 /* First we want to see if the MII Status Register reports
Auke Kokbc7f75f2007-09-17 12:30:59 -0700429 * link. If so, then we want to get the current speed/duplex
430 * of the PHY.
431 */
432 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
433 if (ret_val)
434 return ret_val;
435
436 if (!link)
Bruce Allan82607252012-02-08 02:55:09 +0000437 return 0; /* No link detected */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700438
Bruce Allan564ea9b2009-11-20 23:26:44 +0000439 mac->get_link_status = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700440
Bruce Allane921eb12012-11-28 09:28:37 +0000441 /* Check if there was DownShift, must be checked
Bruce Allanad680762008-03-28 09:15:03 -0700442 * immediately after link-up
443 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700444 e1000e_check_downshift(hw);
445
Bruce Allane921eb12012-11-28 09:28:37 +0000446 /* If we are forcing speed/duplex, then we simply return since
Auke Kokbc7f75f2007-09-17 12:30:59 -0700447 * we have already determined whether we have link or not.
448 */
Bruce Allan7eb61d82012-02-08 02:55:03 +0000449 if (!mac->autoneg)
450 return -E1000_ERR_CONFIG;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700451
Bruce Allane921eb12012-11-28 09:28:37 +0000452 /* Auto-Neg is enabled. Auto Speed Detection takes care
Auke Kokbc7f75f2007-09-17 12:30:59 -0700453 * of MAC speed/duplex configuration. So we only need to
454 * configure Collision Distance in the MAC.
455 */
Bruce Allan57cde762012-02-22 09:02:58 +0000456 mac->ops.config_collision_dist(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700457
Bruce Allane921eb12012-11-28 09:28:37 +0000458 /* Configure Flow Control now that Auto-Neg has completed.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700459 * First, we need to restore the desired flow control
460 * settings because we may have had to re-autoneg with a
461 * different link partner.
462 */
463 ret_val = e1000e_config_fc_after_link_up(hw);
Bruce Allanb1cdfea2010-12-11 05:53:47 +0000464 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000465 e_dbg("Error configuring flow control\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700466
467 return ret_val;
468}
469
470/**
471 * e1000e_check_for_fiber_link - Check for link (Fiber)
472 * @hw: pointer to the HW structure
473 *
474 * Checks for link up on the hardware. If link is not up and we have
475 * a signal, then we need to force link up.
476 **/
477s32 e1000e_check_for_fiber_link(struct e1000_hw *hw)
478{
479 struct e1000_mac_info *mac = &hw->mac;
480 u32 rxcw;
481 u32 ctrl;
482 u32 status;
483 s32 ret_val;
484
485 ctrl = er32(CTRL);
486 status = er32(STATUS);
487 rxcw = er32(RXCW);
488
Bruce Allane921eb12012-11-28 09:28:37 +0000489 /* If we don't have link (auto-negotiation failed or link partner
Auke Kokbc7f75f2007-09-17 12:30:59 -0700490 * cannot auto-negotiate), the cable is plugged in (we have signal),
491 * and our link partner is not trying to auto-negotiate with us (we
492 * are receiving idles or data), we need to force link up. We also
493 * need to give auto-negotiation time to complete, in case the cable
494 * was just plugged in. The autoneg_failed flag does this.
495 */
496 /* (ctrl & E1000_CTRL_SWDPIN1) == 1 == have signal */
Bruce Allan668018d2012-01-31 07:02:56 +0000497 if ((ctrl & E1000_CTRL_SWDPIN1) && !(status & E1000_STATUS_LU) &&
498 !(rxcw & E1000_RXCW_C)) {
Bruce Allan07914ee2012-01-31 07:03:02 +0000499 if (!mac->autoneg_failed) {
500 mac->autoneg_failed = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700501 return 0;
502 }
Bruce Allanaf667a22010-12-31 06:10:01 +0000503 e_dbg("NOT Rx'ing /C/, disable AutoNeg and force link.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700504
505 /* Disable auto-negotiation in the TXCW register */
506 ew32(TXCW, (mac->txcw & ~E1000_TXCW_ANE));
507
508 /* Force link-up and also force full-duplex. */
509 ctrl = er32(CTRL);
510 ctrl |= (E1000_CTRL_SLU | E1000_CTRL_FD);
511 ew32(CTRL, ctrl);
512
513 /* Configure Flow Control after forcing link up. */
514 ret_val = e1000e_config_fc_after_link_up(hw);
515 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000516 e_dbg("Error configuring flow control\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517 return ret_val;
518 }
519 } else if ((ctrl & E1000_CTRL_SLU) && (rxcw & E1000_RXCW_C)) {
Bruce Allane921eb12012-11-28 09:28:37 +0000520 /* If we are forcing link and we are receiving /C/ ordered
Auke Kokbc7f75f2007-09-17 12:30:59 -0700521 * sets, re-enable auto-negotiation in the TXCW register
522 * and disable forced link in the Device Control register
523 * in an attempt to auto-negotiate with our link partner.
524 */
Bruce Allanaf667a22010-12-31 06:10:01 +0000525 e_dbg("Rx'ing /C/, enable AutoNeg and stop forcing link.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700526 ew32(TXCW, mac->txcw);
527 ew32(CTRL, (ctrl & ~E1000_CTRL_SLU));
528
Alex Chiang612e2442009-02-05 23:55:45 -0800529 mac->serdes_has_link = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700530 }
531
532 return 0;
533}
534
535/**
536 * e1000e_check_for_serdes_link - Check for link (Serdes)
537 * @hw: pointer to the HW structure
538 *
539 * Checks for link up on the hardware. If link is not up and we have
540 * a signal, then we need to force link up.
541 **/
542s32 e1000e_check_for_serdes_link(struct e1000_hw *hw)
543{
544 struct e1000_mac_info *mac = &hw->mac;
545 u32 rxcw;
546 u32 ctrl;
547 u32 status;
548 s32 ret_val;
549
550 ctrl = er32(CTRL);
551 status = er32(STATUS);
552 rxcw = er32(RXCW);
553
Bruce Allane921eb12012-11-28 09:28:37 +0000554 /* If we don't have link (auto-negotiation failed or link partner
Auke Kokbc7f75f2007-09-17 12:30:59 -0700555 * cannot auto-negotiate), and our link partner is not trying to
556 * auto-negotiate with us (we are receiving idles or data),
557 * we need to force link up. We also need to give auto-negotiation
558 * time to complete.
559 */
560 /* (ctrl & E1000_CTRL_SWDPIN1) == 1 == have signal */
Bruce Allan668018d2012-01-31 07:02:56 +0000561 if (!(status & E1000_STATUS_LU) && !(rxcw & E1000_RXCW_C)) {
Bruce Allan07914ee2012-01-31 07:03:02 +0000562 if (!mac->autoneg_failed) {
563 mac->autoneg_failed = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564 return 0;
565 }
Bruce Allanaf667a22010-12-31 06:10:01 +0000566 e_dbg("NOT Rx'ing /C/, disable AutoNeg and force link.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700567
568 /* Disable auto-negotiation in the TXCW register */
569 ew32(TXCW, (mac->txcw & ~E1000_TXCW_ANE));
570
571 /* Force link-up and also force full-duplex. */
572 ctrl = er32(CTRL);
573 ctrl |= (E1000_CTRL_SLU | E1000_CTRL_FD);
574 ew32(CTRL, ctrl);
575
576 /* Configure Flow Control after forcing link up. */
577 ret_val = e1000e_config_fc_after_link_up(hw);
578 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000579 e_dbg("Error configuring flow control\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700580 return ret_val;
581 }
582 } else if ((ctrl & E1000_CTRL_SLU) && (rxcw & E1000_RXCW_C)) {
Bruce Allane921eb12012-11-28 09:28:37 +0000583 /* If we are forcing link and we are receiving /C/ ordered
Auke Kokbc7f75f2007-09-17 12:30:59 -0700584 * sets, re-enable auto-negotiation in the TXCW register
585 * and disable forced link in the Device Control register
586 * in an attempt to auto-negotiate with our link partner.
587 */
Bruce Allanaf667a22010-12-31 06:10:01 +0000588 e_dbg("Rx'ing /C/, enable AutoNeg and stop forcing link.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700589 ew32(TXCW, mac->txcw);
590 ew32(CTRL, (ctrl & ~E1000_CTRL_SLU));
591
Alex Chiang612e2442009-02-05 23:55:45 -0800592 mac->serdes_has_link = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700593 } else if (!(E1000_TXCW_ANE & er32(TXCW))) {
Bruce Allane921eb12012-11-28 09:28:37 +0000594 /* If we force link for non-auto-negotiation switch, check
Auke Kokbc7f75f2007-09-17 12:30:59 -0700595 * link status based on MAC synchronization for internal
596 * serdes media type.
597 */
598 /* SYNCH bit and IV bit are sticky. */
599 udelay(10);
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800600 rxcw = er32(RXCW);
601 if (rxcw & E1000_RXCW_SYNCH) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700602 if (!(rxcw & E1000_RXCW_IV)) {
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800603 mac->serdes_has_link = true;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000604 e_dbg("SERDES: Link up - forced.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605 }
606 } else {
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800607 mac->serdes_has_link = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000608 e_dbg("SERDES: Link down - force failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700609 }
610 }
611
612 if (E1000_TXCW_ANE & er32(TXCW)) {
613 status = er32(STATUS);
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800614 if (status & E1000_STATUS_LU) {
Bruce Allan3d3a1672012-02-23 03:13:18 +0000615 /* SYNCH bit and IV bit are sticky, so reread rxcw. */
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800616 udelay(10);
617 rxcw = er32(RXCW);
618 if (rxcw & E1000_RXCW_SYNCH) {
619 if (!(rxcw & E1000_RXCW_IV)) {
620 mac->serdes_has_link = true;
Bruce Allan434f1392011-12-16 00:46:54 +0000621 e_dbg("SERDES: Link up - autoneg completed successfully.\n");
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800622 } else {
623 mac->serdes_has_link = false;
Bruce Allan434f1392011-12-16 00:46:54 +0000624 e_dbg("SERDES: Link down - invalid codewords detected in autoneg.\n");
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800625 }
626 } else {
627 mac->serdes_has_link = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000628 e_dbg("SERDES: Link down - no sync.\n");
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800629 }
630 } else {
631 mac->serdes_has_link = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000632 e_dbg("SERDES: Link down - autoneg failed\n");
Bruce Allan63dcf3d2008-11-21 16:50:34 -0800633 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700634 }
635
636 return 0;
637}
638
639/**
640 * e1000_set_default_fc_generic - Set flow control default values
641 * @hw: pointer to the HW structure
642 *
643 * Read the EEPROM for the default values for flow control and store the
644 * values.
645 **/
646static s32 e1000_set_default_fc_generic(struct e1000_hw *hw)
647{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700648 s32 ret_val;
649 u16 nvm_data;
650
Bruce Allane921eb12012-11-28 09:28:37 +0000651 /* Read and store word 0x0F of the EEPROM. This word contains bits
Auke Kokbc7f75f2007-09-17 12:30:59 -0700652 * that determine the hardware's default PAUSE (flow control) mode,
653 * a bit that determines whether the HW defaults to enabling or
654 * disabling auto-negotiation, and the direction of the
655 * SW defined pins. If there is no SW over-ride of the flow
656 * control setting, then the variable hw->fc will
657 * be initialized based on a value in the EEPROM.
658 */
659 ret_val = e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &nvm_data);
660
661 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000662 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700663 return ret_val;
664 }
665
Bruce Allan04499ec2012-04-13 00:08:31 +0000666 if (!(nvm_data & NVM_WORD0F_PAUSE_MASK))
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800667 hw->fc.requested_mode = e1000_fc_none;
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000668 else if ((nvm_data & NVM_WORD0F_PAUSE_MASK) == NVM_WORD0F_ASM_DIR)
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800669 hw->fc.requested_mode = e1000_fc_tx_pause;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700670 else
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800671 hw->fc.requested_mode = e1000_fc_full;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700672
673 return 0;
674}
675
676/**
Bruce Allan1a46b402012-02-22 09:02:26 +0000677 * e1000e_setup_link_generic - Setup flow control and link settings
Auke Kokbc7f75f2007-09-17 12:30:59 -0700678 * @hw: pointer to the HW structure
679 *
680 * Determines which flow control settings to use, then configures flow
681 * control. Calls the appropriate media-specific link configuration
682 * function. Assuming the adapter has a valid link partner, a valid link
683 * should be established. Assumes the hardware has previously been reset
684 * and the transmitter and receiver are not enabled.
685 **/
Bruce Allan1a46b402012-02-22 09:02:26 +0000686s32 e1000e_setup_link_generic(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700687{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700688 s32 ret_val;
689
Bruce Allane921eb12012-11-28 09:28:37 +0000690 /* In the case of the phy reset being blocked, we already have a link.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700691 * We do not need to set it up again.
692 */
Bruce Allan470a5422012-05-26 06:08:48 +0000693 if (hw->phy.ops.check_reset_block && hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700694 return 0;
695
Bruce Allane921eb12012-11-28 09:28:37 +0000696 /* If requested flow control is set to default, set flow control
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800697 * based on the EEPROM flow control settings.
Auke Kok309af402007-10-05 15:22:02 -0700698 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800699 if (hw->fc.requested_mode == e1000_fc_default) {
Auke Kok309af402007-10-05 15:22:02 -0700700 ret_val = e1000_set_default_fc_generic(hw);
701 if (ret_val)
702 return ret_val;
703 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700704
Bruce Allane921eb12012-11-28 09:28:37 +0000705 /* Save off the requested flow control mode for use later. Depending
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800706 * on the link partner's capabilities, we may or may not use this mode.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700707 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800708 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700709
Bruce Allanfe2ddfb2011-12-21 09:47:10 +0000710 e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700711
712 /* Call the necessary media_type subroutine to configure the link. */
Bruce Allan0d376782012-02-22 09:03:09 +0000713 ret_val = hw->mac.ops.setup_physical_interface(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700714 if (ret_val)
715 return ret_val;
716
Bruce Allane921eb12012-11-28 09:28:37 +0000717 /* Initialize the flow control address, type, and PAUSE timer
Auke Kokbc7f75f2007-09-17 12:30:59 -0700718 * registers to their default values. This is done even if flow
719 * control is disabled, because it does not hurt anything to
720 * initialize these registers.
721 */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000722 e_dbg("Initializing the Flow Control address, type and timer regs\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700723 ew32(FCT, FLOW_CONTROL_TYPE);
724 ew32(FCAH, FLOW_CONTROL_ADDRESS_HIGH);
725 ew32(FCAL, FLOW_CONTROL_ADDRESS_LOW);
726
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700727 ew32(FCTTV, hw->fc.pause_time);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700728
729 return e1000e_set_fc_watermarks(hw);
730}
731
732/**
733 * e1000_commit_fc_settings_generic - Configure flow control
734 * @hw: pointer to the HW structure
735 *
736 * Write the flow control settings to the Transmit Config Word Register (TXCW)
737 * base on the flow control settings in e1000_mac_info.
738 **/
739static s32 e1000_commit_fc_settings_generic(struct e1000_hw *hw)
740{
741 struct e1000_mac_info *mac = &hw->mac;
742 u32 txcw;
743
Bruce Allane921eb12012-11-28 09:28:37 +0000744 /* Check for a software override of the flow control settings, and
Auke Kokbc7f75f2007-09-17 12:30:59 -0700745 * setup the device accordingly. If auto-negotiation is enabled, then
746 * software will have to set the "PAUSE" bits to the correct value in
747 * the Transmit Config Word Register (TXCW) and re-start auto-
748 * negotiation. However, if auto-negotiation is disabled, then
749 * software will have to manually configure the two flow control enable
750 * bits in the CTRL register.
751 *
752 * The possible values of the "fc" parameter are:
753 * 0: Flow control is completely disabled
754 * 1: Rx flow control is enabled (we can receive pause frames,
Bruce Allanaf667a22010-12-31 06:10:01 +0000755 * but not send pause frames).
Auke Kokbc7f75f2007-09-17 12:30:59 -0700756 * 2: Tx flow control is enabled (we can send pause frames but we
Bruce Allanaf667a22010-12-31 06:10:01 +0000757 * do not support receiving pause frames).
Bruce Allanad680762008-03-28 09:15:03 -0700758 * 3: Both Rx and Tx flow control (symmetric) are enabled.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700759 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800760 switch (hw->fc.current_mode) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700761 case e1000_fc_none:
762 /* Flow control completely disabled by a software over-ride. */
763 txcw = (E1000_TXCW_ANE | E1000_TXCW_FD);
764 break;
765 case e1000_fc_rx_pause:
Bruce Allane921eb12012-11-28 09:28:37 +0000766 /* Rx Flow control is enabled and Tx Flow control is disabled
Auke Kokbc7f75f2007-09-17 12:30:59 -0700767 * by a software over-ride. Since there really isn't a way to
Bruce Allanad680762008-03-28 09:15:03 -0700768 * advertise that we are capable of Rx Pause ONLY, we will
769 * advertise that we support both symmetric and asymmetric Rx
Auke Kokbc7f75f2007-09-17 12:30:59 -0700770 * PAUSE. Later, we will disable the adapter's ability to send
771 * PAUSE frames.
772 */
773 txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_PAUSE_MASK);
774 break;
775 case e1000_fc_tx_pause:
Bruce Allane921eb12012-11-28 09:28:37 +0000776 /* Tx Flow control is enabled, and Rx Flow control is disabled,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700777 * by a software over-ride.
778 */
779 txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_ASM_DIR);
780 break;
781 case e1000_fc_full:
Bruce Allane921eb12012-11-28 09:28:37 +0000782 /* Flow control (both Rx and Tx) is enabled by a software
Auke Kokbc7f75f2007-09-17 12:30:59 -0700783 * over-ride.
784 */
785 txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_PAUSE_MASK);
786 break;
787 default:
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000788 e_dbg("Flow control param set incorrectly\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700789 return -E1000_ERR_CONFIG;
790 break;
791 }
792
793 ew32(TXCW, txcw);
794 mac->txcw = txcw;
795
796 return 0;
797}
798
799/**
800 * e1000_poll_fiber_serdes_link_generic - Poll for link up
801 * @hw: pointer to the HW structure
802 *
803 * Polls for link up by reading the status register, if link fails to come
804 * up with auto-negotiation, then the link is forced if a signal is detected.
805 **/
806static s32 e1000_poll_fiber_serdes_link_generic(struct e1000_hw *hw)
807{
808 struct e1000_mac_info *mac = &hw->mac;
809 u32 i, status;
810 s32 ret_val;
811
Bruce Allane921eb12012-11-28 09:28:37 +0000812 /* If we have a signal (the cable is plugged in, or assumed true for
Auke Kokbc7f75f2007-09-17 12:30:59 -0700813 * serdes media) then poll for a "Link-Up" indication in the Device
814 * Status Register. Time-out if a link isn't seen in 500 milliseconds
815 * seconds (Auto-negotiation should complete in less than 500
816 * milliseconds even if the other end is doing it in SW).
817 */
818 for (i = 0; i < FIBER_LINK_UP_LIMIT; i++) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000819 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700820 status = er32(STATUS);
821 if (status & E1000_STATUS_LU)
822 break;
823 }
824 if (i == FIBER_LINK_UP_LIMIT) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000825 e_dbg("Never got a valid link from auto-neg!!!\n");
Bruce Allan07914ee2012-01-31 07:03:02 +0000826 mac->autoneg_failed = true;
Bruce Allane921eb12012-11-28 09:28:37 +0000827 /* AutoNeg failed to achieve a link, so we'll call
Auke Kokbc7f75f2007-09-17 12:30:59 -0700828 * mac->check_for_link. This routine will force the
829 * link up if we detect a signal. This will allow us to
830 * communicate with non-autonegotiating link partners.
831 */
832 ret_val = mac->ops.check_for_link(hw);
833 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000834 e_dbg("Error while checking for link\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700835 return ret_val;
836 }
Bruce Allan07914ee2012-01-31 07:03:02 +0000837 mac->autoneg_failed = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700838 } else {
Bruce Allan07914ee2012-01-31 07:03:02 +0000839 mac->autoneg_failed = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000840 e_dbg("Valid Link Found\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700841 }
842
843 return 0;
844}
845
846/**
847 * e1000e_setup_fiber_serdes_link - Setup link for fiber/serdes
848 * @hw: pointer to the HW structure
849 *
850 * Configures collision distance and flow control for fiber and serdes
851 * links. Upon successful setup, poll for link.
852 **/
853s32 e1000e_setup_fiber_serdes_link(struct e1000_hw *hw)
854{
855 u32 ctrl;
856 s32 ret_val;
857
858 ctrl = er32(CTRL);
859
860 /* Take the link out of reset */
861 ctrl &= ~E1000_CTRL_LRST;
862
Bruce Allan57cde762012-02-22 09:02:58 +0000863 hw->mac.ops.config_collision_dist(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700864
865 ret_val = e1000_commit_fc_settings_generic(hw);
866 if (ret_val)
867 return ret_val;
868
Bruce Allane921eb12012-11-28 09:28:37 +0000869 /* Since auto-negotiation is enabled, take the link out of reset (the
Auke Kokbc7f75f2007-09-17 12:30:59 -0700870 * link will be in reset, because we previously reset the chip). This
871 * will restart auto-negotiation. If auto-negotiation is successful
872 * then the link-up status bit will be set and the flow control enable
873 * bits (RFCE and TFCE) will be set according to their negotiated value.
874 */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000875 e_dbg("Auto-negotiation enabled\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700876
877 ew32(CTRL, ctrl);
878 e1e_flush();
Bruce Allan1bba4382011-03-19 00:27:20 +0000879 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700880
Bruce Allane921eb12012-11-28 09:28:37 +0000881 /* For these adapters, the SW definable pin 1 is set when the optics
Auke Kokbc7f75f2007-09-17 12:30:59 -0700882 * detect a signal. If we have a signal, then poll for a "Link-Up"
883 * indication.
884 */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700885 if (hw->phy.media_type == e1000_media_type_internal_serdes ||
Auke Kokbc7f75f2007-09-17 12:30:59 -0700886 (er32(CTRL) & E1000_CTRL_SWDPIN1)) {
887 ret_val = e1000_poll_fiber_serdes_link_generic(hw);
888 } else {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000889 e_dbg("No signal detected\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700890 }
891
Bruce Allan2a31b372012-02-08 02:55:51 +0000892 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700893}
894
895/**
Bruce Allan57cde762012-02-22 09:02:58 +0000896 * e1000e_config_collision_dist_generic - Configure collision distance
Auke Kokbc7f75f2007-09-17 12:30:59 -0700897 * @hw: pointer to the HW structure
898 *
899 * Configures the collision distance to the default value and is used
Bruce Allan57cde762012-02-22 09:02:58 +0000900 * during link setup.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700901 **/
Bruce Allan57cde762012-02-22 09:02:58 +0000902void e1000e_config_collision_dist_generic(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700903{
904 u32 tctl;
905
906 tctl = er32(TCTL);
907
908 tctl &= ~E1000_TCTL_COLD;
909 tctl |= E1000_COLLISION_DISTANCE << E1000_COLD_SHIFT;
910
911 ew32(TCTL, tctl);
912 e1e_flush();
913}
914
915/**
916 * e1000e_set_fc_watermarks - Set flow control high/low watermarks
917 * @hw: pointer to the HW structure
918 *
919 * Sets the flow control high/low threshold (watermark) registers. If
920 * flow control XON frame transmission is enabled, then set XON frame
Bruce Allanad680762008-03-28 09:15:03 -0700921 * transmission as well.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700922 **/
923s32 e1000e_set_fc_watermarks(struct e1000_hw *hw)
924{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700925 u32 fcrtl = 0, fcrth = 0;
926
Bruce Allane921eb12012-11-28 09:28:37 +0000927 /* Set the flow control receive threshold registers. Normally,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700928 * these registers will be set to a default threshold that may be
929 * adjusted later by the driver's runtime code. However, if the
930 * ability to transmit pause frames is not enabled, then these
931 * registers will be set to 0.
932 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800933 if (hw->fc.current_mode & e1000_fc_tx_pause) {
Bruce Allane921eb12012-11-28 09:28:37 +0000934 /* We need to set up the Receive Threshold high and low water
Auke Kokbc7f75f2007-09-17 12:30:59 -0700935 * marks as well as (optionally) enabling the transmission of
936 * XON frames.
937 */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700938 fcrtl = hw->fc.low_water;
Bruce Allanb20caa82012-02-22 09:03:03 +0000939 if (hw->fc.send_xon)
940 fcrtl |= E1000_FCRTL_XONE;
941
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700942 fcrth = hw->fc.high_water;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700943 }
944 ew32(FCRTL, fcrtl);
945 ew32(FCRTH, fcrth);
946
947 return 0;
948}
949
950/**
951 * e1000e_force_mac_fc - Force the MAC's flow control settings
952 * @hw: pointer to the HW structure
953 *
954 * Force the MAC's flow control settings. Sets the TFCE and RFCE bits in the
955 * device control register to reflect the adapter settings. TFCE and RFCE
956 * need to be explicitly set by software when a copper PHY is used because
957 * autonegotiation is managed by the PHY rather than the MAC. Software must
958 * also configure these bits when link is forced on a fiber connection.
959 **/
960s32 e1000e_force_mac_fc(struct e1000_hw *hw)
961{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700962 u32 ctrl;
963
964 ctrl = er32(CTRL);
965
Bruce Allane921eb12012-11-28 09:28:37 +0000966 /* Because we didn't get link via the internal auto-negotiation
Auke Kokbc7f75f2007-09-17 12:30:59 -0700967 * mechanism (we either forced link or we got link via PHY
968 * auto-neg), we have to manually enable/disable transmit an
969 * receive flow control.
970 *
971 * The "Case" statement below enables/disable flow control
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800972 * according to the "hw->fc.current_mode" parameter.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700973 *
974 * The possible values of the "fc" parameter are:
975 * 0: Flow control is completely disabled
976 * 1: Rx flow control is enabled (we can receive pause
Bruce Allanaf667a22010-12-31 06:10:01 +0000977 * frames but not send pause frames).
Auke Kokbc7f75f2007-09-17 12:30:59 -0700978 * 2: Tx flow control is enabled (we can send pause frames
Bruce Allanaf667a22010-12-31 06:10:01 +0000979 * frames but we do not receive pause frames).
Bruce Allanad680762008-03-28 09:15:03 -0700980 * 3: Both Rx and Tx flow control (symmetric) is enabled.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700981 * other: No other values should be possible at this point.
982 */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000983 e_dbg("hw->fc.current_mode = %u\n", hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700984
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800985 switch (hw->fc.current_mode) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700986 case e1000_fc_none:
987 ctrl &= (~(E1000_CTRL_TFCE | E1000_CTRL_RFCE));
988 break;
989 case e1000_fc_rx_pause:
990 ctrl &= (~E1000_CTRL_TFCE);
991 ctrl |= E1000_CTRL_RFCE;
992 break;
993 case e1000_fc_tx_pause:
994 ctrl &= (~E1000_CTRL_RFCE);
995 ctrl |= E1000_CTRL_TFCE;
996 break;
997 case e1000_fc_full:
998 ctrl |= (E1000_CTRL_TFCE | E1000_CTRL_RFCE);
999 break;
1000 default:
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001001 e_dbg("Flow control param set incorrectly\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001002 return -E1000_ERR_CONFIG;
1003 }
1004
1005 ew32(CTRL, ctrl);
1006
1007 return 0;
1008}
1009
1010/**
1011 * e1000e_config_fc_after_link_up - Configures flow control after link
1012 * @hw: pointer to the HW structure
1013 *
1014 * Checks the status of auto-negotiation after link up to ensure that the
1015 * speed and duplex were not forced. If the link needed to be forced, then
1016 * flow control needs to be forced also. If auto-negotiation is enabled
1017 * and did not fail, then we configure flow control based on our link
1018 * partner.
1019 **/
1020s32 e1000e_config_fc_after_link_up(struct e1000_hw *hw)
1021{
1022 struct e1000_mac_info *mac = &hw->mac;
1023 s32 ret_val = 0;
Bruce Allan1241f292012-12-05 06:25:42 +00001024 u32 pcs_status_reg, pcs_adv_reg, pcs_lp_ability_reg, pcs_ctrl_reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001025 u16 mii_status_reg, mii_nway_adv_reg, mii_nway_lp_ability_reg;
1026 u16 speed, duplex;
1027
Bruce Allane921eb12012-11-28 09:28:37 +00001028 /* Check for the case where we have fiber media and auto-neg failed
Auke Kokbc7f75f2007-09-17 12:30:59 -07001029 * so we had to force link. In this case, we need to force the
1030 * configuration of the MAC to match the "fc" parameter.
1031 */
1032 if (mac->autoneg_failed) {
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001033 if (hw->phy.media_type == e1000_media_type_fiber ||
1034 hw->phy.media_type == e1000_media_type_internal_serdes)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001035 ret_val = e1000e_force_mac_fc(hw);
1036 } else {
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001037 if (hw->phy.media_type == e1000_media_type_copper)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001038 ret_val = e1000e_force_mac_fc(hw);
1039 }
1040
1041 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001042 e_dbg("Error forcing flow control settings\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001043 return ret_val;
1044 }
1045
Bruce Allane921eb12012-11-28 09:28:37 +00001046 /* Check for the case where we have copper media and auto-neg is
Auke Kokbc7f75f2007-09-17 12:30:59 -07001047 * enabled. In this case, we need to check and see if Auto-Neg
1048 * has completed, and if so, how the PHY and link partner has
1049 * flow control configured.
1050 */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001051 if ((hw->phy.media_type == e1000_media_type_copper) && mac->autoneg) {
Bruce Allane921eb12012-11-28 09:28:37 +00001052 /* Read the MII Status Register and check to see if AutoNeg
Auke Kokbc7f75f2007-09-17 12:30:59 -07001053 * has completed. We read this twice because this reg has
1054 * some "sticky" (latched) bits.
1055 */
1056 ret_val = e1e_rphy(hw, PHY_STATUS, &mii_status_reg);
1057 if (ret_val)
1058 return ret_val;
1059 ret_val = e1e_rphy(hw, PHY_STATUS, &mii_status_reg);
1060 if (ret_val)
1061 return ret_val;
1062
1063 if (!(mii_status_reg & MII_SR_AUTONEG_COMPLETE)) {
Bruce Allan434f1392011-12-16 00:46:54 +00001064 e_dbg("Copper PHY and Auto Neg has not completed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001065 return ret_val;
1066 }
1067
Bruce Allane921eb12012-11-28 09:28:37 +00001068 /* The AutoNeg process has completed, so we now need to
Auke Kokbc7f75f2007-09-17 12:30:59 -07001069 * read both the Auto Negotiation Advertisement
1070 * Register (Address 4) and the Auto_Negotiation Base
1071 * Page Ability Register (Address 5) to determine how
1072 * flow control was negotiated.
1073 */
1074 ret_val = e1e_rphy(hw, PHY_AUTONEG_ADV, &mii_nway_adv_reg);
1075 if (ret_val)
1076 return ret_val;
Bruce Allan482fed82011-01-06 14:29:49 +00001077 ret_val =
1078 e1e_rphy(hw, PHY_LP_ABILITY, &mii_nway_lp_ability_reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001079 if (ret_val)
1080 return ret_val;
1081
Bruce Allane921eb12012-11-28 09:28:37 +00001082 /* Two bits in the Auto Negotiation Advertisement Register
Auke Kokbc7f75f2007-09-17 12:30:59 -07001083 * (Address 4) and two bits in the Auto Negotiation Base
1084 * Page Ability Register (Address 5) determine flow control
1085 * for both the PHY and the link partner. The following
1086 * table, taken out of the IEEE 802.3ab/D6.0 dated March 25,
1087 * 1999, describes these PAUSE resolution bits and how flow
1088 * control is determined based upon these settings.
1089 * NOTE: DC = Don't Care
1090 *
1091 * LOCAL DEVICE | LINK PARTNER
1092 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | NIC Resolution
1093 *-------|---------|-------|---------|--------------------
1094 * 0 | 0 | DC | DC | e1000_fc_none
1095 * 0 | 1 | 0 | DC | e1000_fc_none
1096 * 0 | 1 | 1 | 0 | e1000_fc_none
1097 * 0 | 1 | 1 | 1 | e1000_fc_tx_pause
1098 * 1 | 0 | 0 | DC | e1000_fc_none
1099 * 1 | DC | 1 | DC | e1000_fc_full
1100 * 1 | 1 | 0 | 0 | e1000_fc_none
1101 * 1 | 1 | 0 | 1 | e1000_fc_rx_pause
1102 *
Bruce Allanad680762008-03-28 09:15:03 -07001103 * Are both PAUSE bits set to 1? If so, this implies
Auke Kokbc7f75f2007-09-17 12:30:59 -07001104 * Symmetric Flow Control is enabled at both ends. The
1105 * ASM_DIR bits are irrelevant per the spec.
1106 *
1107 * For Symmetric Flow Control:
1108 *
1109 * LOCAL DEVICE | LINK PARTNER
1110 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result
1111 *-------|---------|-------|---------|--------------------
1112 * 1 | DC | 1 | DC | E1000_fc_full
1113 *
1114 */
1115 if ((mii_nway_adv_reg & NWAY_AR_PAUSE) &&
1116 (mii_nway_lp_ability_reg & NWAY_LPAR_PAUSE)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001117 /* Now we need to check if the user selected Rx ONLY
Auke Kokbc7f75f2007-09-17 12:30:59 -07001118 * of pause frames. In this case, we had to advertise
Bruce Allanad680762008-03-28 09:15:03 -07001119 * FULL flow control because we could not advertise Rx
Auke Kokbc7f75f2007-09-17 12:30:59 -07001120 * ONLY. Hence, we must now check to see if we need to
Bruce Alland64a6f42011-05-13 07:19:58 +00001121 * turn OFF the TRANSMISSION of PAUSE frames.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001122 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001123 if (hw->fc.requested_mode == e1000_fc_full) {
1124 hw->fc.current_mode = e1000_fc_full;
Bruce Allan434f1392011-12-16 00:46:54 +00001125 e_dbg("Flow Control = FULL.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001126 } else {
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001127 hw->fc.current_mode = e1000_fc_rx_pause;
Bruce Allan434f1392011-12-16 00:46:54 +00001128 e_dbg("Flow Control = Rx PAUSE frames only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001129 }
1130 }
Bruce Allane921eb12012-11-28 09:28:37 +00001131 /* For receiving PAUSE frames ONLY.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001132 *
1133 * LOCAL DEVICE | LINK PARTNER
1134 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result
1135 *-------|---------|-------|---------|--------------------
1136 * 0 | 1 | 1 | 1 | e1000_fc_tx_pause
Auke Kokbc7f75f2007-09-17 12:30:59 -07001137 */
1138 else if (!(mii_nway_adv_reg & NWAY_AR_PAUSE) &&
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001139 (mii_nway_adv_reg & NWAY_AR_ASM_DIR) &&
1140 (mii_nway_lp_ability_reg & NWAY_LPAR_PAUSE) &&
1141 (mii_nway_lp_ability_reg & NWAY_LPAR_ASM_DIR)) {
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001142 hw->fc.current_mode = e1000_fc_tx_pause;
Bruce Allan434f1392011-12-16 00:46:54 +00001143 e_dbg("Flow Control = Tx PAUSE frames only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001144 }
Bruce Allane921eb12012-11-28 09:28:37 +00001145 /* For transmitting PAUSE frames ONLY.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001146 *
1147 * LOCAL DEVICE | LINK PARTNER
1148 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result
1149 *-------|---------|-------|---------|--------------------
1150 * 1 | 1 | 0 | 1 | e1000_fc_rx_pause
Auke Kokbc7f75f2007-09-17 12:30:59 -07001151 */
1152 else if ((mii_nway_adv_reg & NWAY_AR_PAUSE) &&
1153 (mii_nway_adv_reg & NWAY_AR_ASM_DIR) &&
1154 !(mii_nway_lp_ability_reg & NWAY_LPAR_PAUSE) &&
1155 (mii_nway_lp_ability_reg & NWAY_LPAR_ASM_DIR)) {
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001156 hw->fc.current_mode = e1000_fc_rx_pause;
Bruce Allan434f1392011-12-16 00:46:54 +00001157 e_dbg("Flow Control = Rx PAUSE frames only.\n");
Jesse Brandeburgde92d842008-02-21 15:11:02 -08001158 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00001159 /* Per the IEEE spec, at this point flow control
Jesse Brandeburgde92d842008-02-21 15:11:02 -08001160 * should be disabled.
1161 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001162 hw->fc.current_mode = e1000_fc_none;
Bruce Allan434f1392011-12-16 00:46:54 +00001163 e_dbg("Flow Control = NONE.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001164 }
1165
Bruce Allane921eb12012-11-28 09:28:37 +00001166 /* Now we need to do one last check... If we auto-
Auke Kokbc7f75f2007-09-17 12:30:59 -07001167 * negotiated to HALF DUPLEX, flow control should not be
1168 * enabled per IEEE 802.3 spec.
1169 */
1170 ret_val = mac->ops.get_link_up_info(hw, &speed, &duplex);
1171 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001172 e_dbg("Error getting link speed and duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001173 return ret_val;
1174 }
1175
1176 if (duplex == HALF_DUPLEX)
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001177 hw->fc.current_mode = e1000_fc_none;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001178
Bruce Allane921eb12012-11-28 09:28:37 +00001179 /* Now we call a subroutine to actually force the MAC
Auke Kokbc7f75f2007-09-17 12:30:59 -07001180 * controller to use the correct flow control settings.
1181 */
1182 ret_val = e1000e_force_mac_fc(hw);
1183 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001184 e_dbg("Error forcing flow control settings\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001185 return ret_val;
1186 }
1187 }
1188
Bruce Allan1241f292012-12-05 06:25:42 +00001189 /* Check for the case where we have SerDes media and auto-neg is
1190 * enabled. In this case, we need to check and see if Auto-Neg
1191 * has completed, and if so, how the PHY and link partner has
1192 * flow control configured.
1193 */
1194 if ((hw->phy.media_type == e1000_media_type_internal_serdes) &&
1195 mac->autoneg) {
1196 /* Read the PCS_LSTS and check to see if AutoNeg
1197 * has completed.
1198 */
1199 pcs_status_reg = er32(PCS_LSTAT);
1200
1201 if (!(pcs_status_reg & E1000_PCS_LSTS_AN_COMPLETE)) {
1202 e_dbg("PCS Auto Neg has not completed.\n");
1203 return ret_val;
1204 }
1205
1206 /* The AutoNeg process has completed, so we now need to
1207 * read both the Auto Negotiation Advertisement
1208 * Register (PCS_ANADV) and the Auto_Negotiation Base
1209 * Page Ability Register (PCS_LPAB) to determine how
1210 * flow control was negotiated.
1211 */
1212 pcs_adv_reg = er32(PCS_ANADV);
1213 pcs_lp_ability_reg = er32(PCS_LPAB);
1214
1215 /* Two bits in the Auto Negotiation Advertisement Register
1216 * (PCS_ANADV) and two bits in the Auto Negotiation Base
1217 * Page Ability Register (PCS_LPAB) determine flow control
1218 * for both the PHY and the link partner. The following
1219 * table, taken out of the IEEE 802.3ab/D6.0 dated March 25,
1220 * 1999, describes these PAUSE resolution bits and how flow
1221 * control is determined based upon these settings.
1222 * NOTE: DC = Don't Care
1223 *
1224 * LOCAL DEVICE | LINK PARTNER
1225 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | NIC Resolution
1226 *-------|---------|-------|---------|--------------------
1227 * 0 | 0 | DC | DC | e1000_fc_none
1228 * 0 | 1 | 0 | DC | e1000_fc_none
1229 * 0 | 1 | 1 | 0 | e1000_fc_none
1230 * 0 | 1 | 1 | 1 | e1000_fc_tx_pause
1231 * 1 | 0 | 0 | DC | e1000_fc_none
1232 * 1 | DC | 1 | DC | e1000_fc_full
1233 * 1 | 1 | 0 | 0 | e1000_fc_none
1234 * 1 | 1 | 0 | 1 | e1000_fc_rx_pause
1235 *
1236 * Are both PAUSE bits set to 1? If so, this implies
1237 * Symmetric Flow Control is enabled at both ends. The
1238 * ASM_DIR bits are irrelevant per the spec.
1239 *
1240 * For Symmetric Flow Control:
1241 *
1242 * LOCAL DEVICE | LINK PARTNER
1243 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result
1244 *-------|---------|-------|---------|--------------------
1245 * 1 | DC | 1 | DC | e1000_fc_full
1246 *
1247 */
1248 if ((pcs_adv_reg & E1000_TXCW_PAUSE) &&
1249 (pcs_lp_ability_reg & E1000_TXCW_PAUSE)) {
1250 /* Now we need to check if the user selected Rx ONLY
1251 * of pause frames. In this case, we had to advertise
1252 * FULL flow control because we could not advertise Rx
1253 * ONLY. Hence, we must now check to see if we need to
1254 * turn OFF the TRANSMISSION of PAUSE frames.
1255 */
1256 if (hw->fc.requested_mode == e1000_fc_full) {
1257 hw->fc.current_mode = e1000_fc_full;
1258 e_dbg("Flow Control = FULL.\n");
1259 } else {
1260 hw->fc.current_mode = e1000_fc_rx_pause;
1261 e_dbg("Flow Control = Rx PAUSE frames only.\n");
1262 }
1263 }
1264 /* For receiving PAUSE frames ONLY.
1265 *
1266 * LOCAL DEVICE | LINK PARTNER
1267 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result
1268 *-------|---------|-------|---------|--------------------
1269 * 0 | 1 | 1 | 1 | e1000_fc_tx_pause
1270 */
1271 else if (!(pcs_adv_reg & E1000_TXCW_PAUSE) &&
1272 (pcs_adv_reg & E1000_TXCW_ASM_DIR) &&
1273 (pcs_lp_ability_reg & E1000_TXCW_PAUSE) &&
1274 (pcs_lp_ability_reg & E1000_TXCW_ASM_DIR)) {
1275 hw->fc.current_mode = e1000_fc_tx_pause;
1276 e_dbg("Flow Control = Tx PAUSE frames only.\n");
1277 }
1278 /* For transmitting PAUSE frames ONLY.
1279 *
1280 * LOCAL DEVICE | LINK PARTNER
1281 * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result
1282 *-------|---------|-------|---------|--------------------
1283 * 1 | 1 | 0 | 1 | e1000_fc_rx_pause
1284 */
1285 else if ((pcs_adv_reg & E1000_TXCW_PAUSE) &&
1286 (pcs_adv_reg & E1000_TXCW_ASM_DIR) &&
1287 !(pcs_lp_ability_reg & E1000_TXCW_PAUSE) &&
1288 (pcs_lp_ability_reg & E1000_TXCW_ASM_DIR)) {
1289 hw->fc.current_mode = e1000_fc_rx_pause;
1290 e_dbg("Flow Control = Rx PAUSE frames only.\n");
1291 } else {
1292 /* Per the IEEE spec, at this point flow control
1293 * should be disabled.
1294 */
1295 hw->fc.current_mode = e1000_fc_none;
1296 e_dbg("Flow Control = NONE.\n");
1297 }
1298
1299 /* Now we call a subroutine to actually force the MAC
1300 * controller to use the correct flow control settings.
1301 */
1302 pcs_ctrl_reg = er32(PCS_LCTL);
1303 pcs_ctrl_reg |= E1000_PCS_LCTL_FORCE_FCTRL;
1304 ew32(PCS_LCTL, pcs_ctrl_reg);
1305
1306 ret_val = e1000e_force_mac_fc(hw);
1307 if (ret_val) {
1308 e_dbg("Error forcing flow control settings\n");
1309 return ret_val;
1310 }
1311 }
1312
Auke Kokbc7f75f2007-09-17 12:30:59 -07001313 return 0;
1314}
1315
1316/**
Auke Kok489815c2008-02-21 15:11:07 -08001317 * e1000e_get_speed_and_duplex_copper - Retrieve current speed/duplex
Auke Kokbc7f75f2007-09-17 12:30:59 -07001318 * @hw: pointer to the HW structure
1319 * @speed: stores the current speed
1320 * @duplex: stores the current duplex
1321 *
1322 * Read the status register for the current speed/duplex and store the current
1323 * speed and duplex for copper connections.
1324 **/
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001325s32 e1000e_get_speed_and_duplex_copper(struct e1000_hw *hw, u16 *speed,
1326 u16 *duplex)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001327{
1328 u32 status;
1329
1330 status = er32(STATUS);
Joe Perches2c73e1f2010-03-26 20:16:59 +00001331 if (status & E1000_STATUS_SPEED_1000)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001332 *speed = SPEED_1000;
Joe Perches2c73e1f2010-03-26 20:16:59 +00001333 else if (status & E1000_STATUS_SPEED_100)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001334 *speed = SPEED_100;
Joe Perches2c73e1f2010-03-26 20:16:59 +00001335 else
Auke Kokbc7f75f2007-09-17 12:30:59 -07001336 *speed = SPEED_10;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001337
Joe Perches2c73e1f2010-03-26 20:16:59 +00001338 if (status & E1000_STATUS_FD)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001339 *duplex = FULL_DUPLEX;
Joe Perches2c73e1f2010-03-26 20:16:59 +00001340 else
Auke Kokbc7f75f2007-09-17 12:30:59 -07001341 *duplex = HALF_DUPLEX;
Joe Perches2c73e1f2010-03-26 20:16:59 +00001342
1343 e_dbg("%u Mbps, %s Duplex\n",
1344 *speed == SPEED_1000 ? 1000 : *speed == SPEED_100 ? 100 : 10,
1345 *duplex == FULL_DUPLEX ? "Full" : "Half");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001346
1347 return 0;
1348}
1349
1350/**
Auke Kok489815c2008-02-21 15:11:07 -08001351 * e1000e_get_speed_and_duplex_fiber_serdes - Retrieve current speed/duplex
Auke Kokbc7f75f2007-09-17 12:30:59 -07001352 * @hw: pointer to the HW structure
1353 * @speed: stores the current speed
1354 * @duplex: stores the current duplex
1355 *
1356 * Sets the speed and duplex to gigabit full duplex (the only possible option)
1357 * for fiber/serdes links.
1358 **/
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001359s32 e1000e_get_speed_and_duplex_fiber_serdes(struct e1000_hw *hw, u16 *speed,
1360 u16 *duplex)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001361{
1362 *speed = SPEED_1000;
1363 *duplex = FULL_DUPLEX;
1364
1365 return 0;
1366}
1367
1368/**
1369 * e1000e_get_hw_semaphore - Acquire hardware semaphore
1370 * @hw: pointer to the HW structure
1371 *
1372 * Acquire the HW semaphore to access the PHY or NVM
1373 **/
1374s32 e1000e_get_hw_semaphore(struct e1000_hw *hw)
1375{
1376 u32 swsm;
1377 s32 timeout = hw->nvm.word_size + 1;
1378 s32 i = 0;
1379
1380 /* Get the SW semaphore */
1381 while (i < timeout) {
1382 swsm = er32(SWSM);
1383 if (!(swsm & E1000_SWSM_SMBI))
1384 break;
1385
1386 udelay(50);
1387 i++;
1388 }
1389
1390 if (i == timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001391 e_dbg("Driver can't access device - SMBI bit is set.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001392 return -E1000_ERR_NVM;
1393 }
1394
1395 /* Get the FW semaphore. */
1396 for (i = 0; i < timeout; i++) {
1397 swsm = er32(SWSM);
1398 ew32(SWSM, swsm | E1000_SWSM_SWESMBI);
1399
1400 /* Semaphore acquired if bit latched */
1401 if (er32(SWSM) & E1000_SWSM_SWESMBI)
1402 break;
1403
1404 udelay(50);
1405 }
1406
1407 if (i == timeout) {
1408 /* Release semaphores */
1409 e1000e_put_hw_semaphore(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001410 e_dbg("Driver can't access the NVM\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001411 return -E1000_ERR_NVM;
1412 }
1413
1414 return 0;
1415}
1416
1417/**
1418 * e1000e_put_hw_semaphore - Release hardware semaphore
1419 * @hw: pointer to the HW structure
1420 *
1421 * Release hardware semaphore used to access the PHY or NVM
1422 **/
1423void e1000e_put_hw_semaphore(struct e1000_hw *hw)
1424{
1425 u32 swsm;
1426
1427 swsm = er32(SWSM);
1428 swsm &= ~(E1000_SWSM_SMBI | E1000_SWSM_SWESMBI);
1429 ew32(SWSM, swsm);
1430}
1431
1432/**
1433 * e1000e_get_auto_rd_done - Check for auto read completion
1434 * @hw: pointer to the HW structure
1435 *
1436 * Check EEPROM for Auto Read done bit.
1437 **/
1438s32 e1000e_get_auto_rd_done(struct e1000_hw *hw)
1439{
1440 s32 i = 0;
1441
1442 while (i < AUTO_READ_DONE_TIMEOUT) {
1443 if (er32(EECD) & E1000_EECD_AUTO_RD)
1444 break;
Bruce Allan1bba4382011-03-19 00:27:20 +00001445 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001446 i++;
1447 }
1448
1449 if (i == AUTO_READ_DONE_TIMEOUT) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001450 e_dbg("Auto read by HW from NVM has not completed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001451 return -E1000_ERR_RESET;
1452 }
1453
1454 return 0;
1455}
1456
1457/**
1458 * e1000e_valid_led_default - Verify a valid default LED config
1459 * @hw: pointer to the HW structure
1460 * @data: pointer to the NVM (EEPROM)
1461 *
1462 * Read the EEPROM for the current default LED configuration. If the
1463 * LED configuration is not valid, set to a valid LED configuration.
1464 **/
1465s32 e1000e_valid_led_default(struct e1000_hw *hw, u16 *data)
1466{
1467 s32 ret_val;
1468
1469 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
1470 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001471 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001472 return ret_val;
1473 }
1474
1475 if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
1476 *data = ID_LED_DEFAULT;
1477
1478 return 0;
1479}
1480
1481/**
Bruce Alland1964eb2012-02-22 09:02:21 +00001482 * e1000e_id_led_init_generic -
Auke Kokbc7f75f2007-09-17 12:30:59 -07001483 * @hw: pointer to the HW structure
1484 *
1485 **/
Bruce Alland1964eb2012-02-22 09:02:21 +00001486s32 e1000e_id_led_init_generic(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001487{
1488 struct e1000_mac_info *mac = &hw->mac;
1489 s32 ret_val;
1490 const u32 ledctl_mask = 0x000000FF;
1491 const u32 ledctl_on = E1000_LEDCTL_MODE_LED_ON;
1492 const u32 ledctl_off = E1000_LEDCTL_MODE_LED_OFF;
1493 u16 data, i, temp;
1494 const u16 led_mask = 0x0F;
1495
1496 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
1497 if (ret_val)
1498 return ret_val;
1499
1500 mac->ledctl_default = er32(LEDCTL);
1501 mac->ledctl_mode1 = mac->ledctl_default;
1502 mac->ledctl_mode2 = mac->ledctl_default;
1503
1504 for (i = 0; i < 4; i++) {
1505 temp = (data >> (i << 2)) & led_mask;
1506 switch (temp) {
1507 case ID_LED_ON1_DEF2:
1508 case ID_LED_ON1_ON2:
1509 case ID_LED_ON1_OFF2:
1510 mac->ledctl_mode1 &= ~(ledctl_mask << (i << 3));
1511 mac->ledctl_mode1 |= ledctl_on << (i << 3);
1512 break;
1513 case ID_LED_OFF1_DEF2:
1514 case ID_LED_OFF1_ON2:
1515 case ID_LED_OFF1_OFF2:
1516 mac->ledctl_mode1 &= ~(ledctl_mask << (i << 3));
1517 mac->ledctl_mode1 |= ledctl_off << (i << 3);
1518 break;
1519 default:
1520 /* Do nothing */
1521 break;
1522 }
1523 switch (temp) {
1524 case ID_LED_DEF1_ON2:
1525 case ID_LED_ON1_ON2:
1526 case ID_LED_OFF1_ON2:
1527 mac->ledctl_mode2 &= ~(ledctl_mask << (i << 3));
1528 mac->ledctl_mode2 |= ledctl_on << (i << 3);
1529 break;
1530 case ID_LED_DEF1_OFF2:
1531 case ID_LED_ON1_OFF2:
1532 case ID_LED_OFF1_OFF2:
1533 mac->ledctl_mode2 &= ~(ledctl_mask << (i << 3));
1534 mac->ledctl_mode2 |= ledctl_off << (i << 3);
1535 break;
1536 default:
1537 /* Do nothing */
1538 break;
1539 }
1540 }
1541
1542 return 0;
1543}
1544
1545/**
Bruce Allana4f58f52009-06-02 11:29:18 +00001546 * e1000e_setup_led_generic - Configures SW controllable LED
1547 * @hw: pointer to the HW structure
1548 *
1549 * This prepares the SW controllable LED for use and saves the current state
1550 * of the LED so it can be later restored.
1551 **/
1552s32 e1000e_setup_led_generic(struct e1000_hw *hw)
1553{
1554 u32 ledctl;
1555
Bruce Allanb1cdfea2010-12-11 05:53:47 +00001556 if (hw->mac.ops.setup_led != e1000e_setup_led_generic)
Bruce Allana4f58f52009-06-02 11:29:18 +00001557 return -E1000_ERR_CONFIG;
Bruce Allana4f58f52009-06-02 11:29:18 +00001558
1559 if (hw->phy.media_type == e1000_media_type_fiber) {
1560 ledctl = er32(LEDCTL);
1561 hw->mac.ledctl_default = ledctl;
1562 /* Turn off LED0 */
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001563 ledctl &= ~(E1000_LEDCTL_LED0_IVRT | E1000_LEDCTL_LED0_BLINK |
1564 E1000_LEDCTL_LED0_MODE_MASK);
Bruce Allana4f58f52009-06-02 11:29:18 +00001565 ledctl |= (E1000_LEDCTL_MODE_LED_OFF <<
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001566 E1000_LEDCTL_LED0_MODE_SHIFT);
Bruce Allana4f58f52009-06-02 11:29:18 +00001567 ew32(LEDCTL, ledctl);
1568 } else if (hw->phy.media_type == e1000_media_type_copper) {
1569 ew32(LEDCTL, hw->mac.ledctl_mode1);
1570 }
1571
1572 return 0;
1573}
1574
1575/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001576 * e1000e_cleanup_led_generic - Set LED config to default operation
1577 * @hw: pointer to the HW structure
1578 *
1579 * Remove the current LED configuration and set the LED configuration
1580 * to the default value, saved from the EEPROM.
1581 **/
1582s32 e1000e_cleanup_led_generic(struct e1000_hw *hw)
1583{
1584 ew32(LEDCTL, hw->mac.ledctl_default);
1585 return 0;
1586}
1587
1588/**
Bruce Allandbf80dc2011-04-16 00:34:40 +00001589 * e1000e_blink_led_generic - Blink LED
Auke Kokbc7f75f2007-09-17 12:30:59 -07001590 * @hw: pointer to the HW structure
1591 *
Auke Kok489815c2008-02-21 15:11:07 -08001592 * Blink the LEDs which are set to be on.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001593 **/
Bruce Allandbf80dc2011-04-16 00:34:40 +00001594s32 e1000e_blink_led_generic(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001595{
1596 u32 ledctl_blink = 0;
1597 u32 i;
1598
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001599 if (hw->phy.media_type == e1000_media_type_fiber) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001600 /* always blink LED0 for PCI-E fiber */
1601 ledctl_blink = E1000_LEDCTL_LED0_BLINK |
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001602 (E1000_LEDCTL_MODE_LED_ON << E1000_LEDCTL_LED0_MODE_SHIFT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001603 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00001604 /* set the blink bit for each LED that's "on" (0x0E)
Bruce Allanad680762008-03-28 09:15:03 -07001605 * in ledctl_mode2
1606 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001607 ledctl_blink = hw->mac.ledctl_mode2;
1608 for (i = 0; i < 4; i++)
1609 if (((hw->mac.ledctl_mode2 >> (i * 8)) & 0xFF) ==
1610 E1000_LEDCTL_MODE_LED_ON)
1611 ledctl_blink |= (E1000_LEDCTL_LED0_BLINK <<
1612 (i * 8));
1613 }
1614
1615 ew32(LEDCTL, ledctl_blink);
1616
1617 return 0;
1618}
1619
1620/**
1621 * e1000e_led_on_generic - Turn LED on
1622 * @hw: pointer to the HW structure
1623 *
1624 * Turn LED on.
1625 **/
1626s32 e1000e_led_on_generic(struct e1000_hw *hw)
1627{
1628 u32 ctrl;
1629
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001630 switch (hw->phy.media_type) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001631 case e1000_media_type_fiber:
1632 ctrl = er32(CTRL);
1633 ctrl &= ~E1000_CTRL_SWDPIN0;
1634 ctrl |= E1000_CTRL_SWDPIO0;
1635 ew32(CTRL, ctrl);
1636 break;
1637 case e1000_media_type_copper:
1638 ew32(LEDCTL, hw->mac.ledctl_mode2);
1639 break;
1640 default:
1641 break;
1642 }
1643
1644 return 0;
1645}
1646
1647/**
1648 * e1000e_led_off_generic - Turn LED off
1649 * @hw: pointer to the HW structure
1650 *
1651 * Turn LED off.
1652 **/
1653s32 e1000e_led_off_generic(struct e1000_hw *hw)
1654{
1655 u32 ctrl;
1656
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001657 switch (hw->phy.media_type) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001658 case e1000_media_type_fiber:
1659 ctrl = er32(CTRL);
1660 ctrl |= E1000_CTRL_SWDPIN0;
1661 ctrl |= E1000_CTRL_SWDPIO0;
1662 ew32(CTRL, ctrl);
1663 break;
1664 case e1000_media_type_copper:
1665 ew32(LEDCTL, hw->mac.ledctl_mode1);
1666 break;
1667 default:
1668 break;
1669 }
1670
1671 return 0;
1672}
1673
1674/**
1675 * e1000e_set_pcie_no_snoop - Set PCI-express capabilities
1676 * @hw: pointer to the HW structure
1677 * @no_snoop: bitmap of snoop events
1678 *
1679 * Set the PCI-express register to snoop for events enabled in 'no_snoop'.
1680 **/
1681void e1000e_set_pcie_no_snoop(struct e1000_hw *hw, u32 no_snoop)
1682{
1683 u32 gcr;
1684
1685 if (no_snoop) {
1686 gcr = er32(GCR);
1687 gcr &= ~(PCIE_NO_SNOOP_ALL);
1688 gcr |= no_snoop;
1689 ew32(GCR, gcr);
1690 }
1691}
1692
1693/**
1694 * e1000e_disable_pcie_master - Disables PCI-express master access
1695 * @hw: pointer to the HW structure
1696 *
1697 * Returns 0 if successful, else returns -10
Auke Kok489815c2008-02-21 15:11:07 -08001698 * (-E1000_ERR_MASTER_REQUESTS_PENDING) if master disable bit has not caused
Auke Kokbc7f75f2007-09-17 12:30:59 -07001699 * the master requests to be disabled.
1700 *
1701 * Disables PCI-Express master access and verifies there are no pending
1702 * requests.
1703 **/
1704s32 e1000e_disable_pcie_master(struct e1000_hw *hw)
1705{
1706 u32 ctrl;
1707 s32 timeout = MASTER_DISABLE_TIMEOUT;
1708
1709 ctrl = er32(CTRL);
1710 ctrl |= E1000_CTRL_GIO_MASTER_DISABLE;
1711 ew32(CTRL, ctrl);
1712
1713 while (timeout) {
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001714 if (!(er32(STATUS) & E1000_STATUS_GIO_MASTER_ENABLE))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001715 break;
1716 udelay(100);
1717 timeout--;
1718 }
1719
1720 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001721 e_dbg("Master requests are pending.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001722 return -E1000_ERR_MASTER_REQUESTS_PENDING;
1723 }
1724
1725 return 0;
1726}
1727
1728/**
1729 * e1000e_reset_adaptive - Reset Adaptive Interframe Spacing
1730 * @hw: pointer to the HW structure
1731 *
1732 * Reset the Adaptive Interframe Spacing throttle to default values.
1733 **/
1734void e1000e_reset_adaptive(struct e1000_hw *hw)
1735{
1736 struct e1000_mac_info *mac = &hw->mac;
1737
Bruce Allanf464ba82010-01-07 16:31:35 +00001738 if (!mac->adaptive_ifs) {
1739 e_dbg("Not in Adaptive IFS mode!\n");
Bruce Allanfe1e9802012-01-31 06:37:54 +00001740 return;
Bruce Allanf464ba82010-01-07 16:31:35 +00001741 }
1742
Auke Kokbc7f75f2007-09-17 12:30:59 -07001743 mac->current_ifs_val = 0;
1744 mac->ifs_min_val = IFS_MIN;
1745 mac->ifs_max_val = IFS_MAX;
1746 mac->ifs_step_size = IFS_STEP;
1747 mac->ifs_ratio = IFS_RATIO;
1748
Bruce Allan564ea9b2009-11-20 23:26:44 +00001749 mac->in_ifs_mode = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001750 ew32(AIT, 0);
1751}
1752
1753/**
1754 * e1000e_update_adaptive - Update Adaptive Interframe Spacing
1755 * @hw: pointer to the HW structure
1756 *
1757 * Update the Adaptive Interframe Spacing Throttle value based on the
1758 * time between transmitted packets and time between collisions.
1759 **/
1760void e1000e_update_adaptive(struct e1000_hw *hw)
1761{
1762 struct e1000_mac_info *mac = &hw->mac;
1763
Bruce Allanf464ba82010-01-07 16:31:35 +00001764 if (!mac->adaptive_ifs) {
1765 e_dbg("Not in Adaptive IFS mode!\n");
Bruce Allanfe1e9802012-01-31 06:37:54 +00001766 return;
Bruce Allanf464ba82010-01-07 16:31:35 +00001767 }
1768
Auke Kokbc7f75f2007-09-17 12:30:59 -07001769 if ((mac->collision_delta * mac->ifs_ratio) > mac->tx_packet_delta) {
1770 if (mac->tx_packet_delta > MIN_NUM_XMITS) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00001771 mac->in_ifs_mode = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001772 if (mac->current_ifs_val < mac->ifs_max_val) {
1773 if (!mac->current_ifs_val)
1774 mac->current_ifs_val = mac->ifs_min_val;
1775 else
1776 mac->current_ifs_val +=
Bruce Allanfe2ddfb2011-12-21 09:47:10 +00001777 mac->ifs_step_size;
Bruce Allanad680762008-03-28 09:15:03 -07001778 ew32(AIT, mac->current_ifs_val);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001779 }
1780 }
1781 } else {
1782 if (mac->in_ifs_mode &&
1783 (mac->tx_packet_delta <= MIN_NUM_XMITS)) {
1784 mac->current_ifs_val = 0;
Bruce Allan564ea9b2009-11-20 23:26:44 +00001785 mac->in_ifs_mode = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001786 ew32(AIT, 0);
1787 }
1788 }
1789}