blob: 073a2c5569f02c16969d95ce72451fa072692055 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/clock.h
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ARCH_ARM_OMAP_CLOCK_H
14#define __ARCH_ARM_OMAP_CLOCK_H
15
16struct module;
17struct clk;
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030018struct clockdomain;
Russell Kinga09e64f2008-08-05 16:14:15 +010019
Russell King548d8492008-11-04 14:02:46 +000020struct clkops {
21 int (*enable)(struct clk *);
22 void (*disable)(struct clk *);
23};
24
Russell Kinga09e64f2008-08-05 16:14:15 +010025#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
26
27struct clksel_rate {
Russell Kinga09e64f2008-08-05 16:14:15 +010028 u32 val;
Russell Kingebb8dca2008-11-04 21:50:46 +000029 u8 div;
Russell Kinga09e64f2008-08-05 16:14:15 +010030 u8 flags;
31};
32
33struct clksel {
34 struct clk *parent;
35 const struct clksel_rate *rates;
36};
37
38struct dpll_data {
39 void __iomem *mult_div1_reg;
40 u32 mult_mask;
41 u32 div1_mask;
Russell Kingc0bf3132009-02-19 13:29:22 +000042 struct clk *clk_bypass;
43 struct clk *clk_ref;
44 void __iomem *control_reg;
45 u32 enable_mask;
Russell Kingebb8dca2008-11-04 21:50:46 +000046 unsigned int rate_tolerance;
47 unsigned long last_rounded_rate;
Russell Kinga09e64f2008-08-05 16:14:15 +010048 u16 last_rounded_m;
49 u8 last_rounded_n;
Paul Walmsley95f538a2009-01-28 12:08:44 -070050 u8 min_divider;
Russell Kinga09e64f2008-08-05 16:14:15 +010051 u8 max_divider;
52 u32 max_tolerance;
Russell Kingebb8dca2008-11-04 21:50:46 +000053 u16 max_multiplier;
Russell Kinga09e64f2008-08-05 16:14:15 +010054# if defined(CONFIG_ARCH_OMAP3)
55 u8 modes;
Russell Kingebb8dca2008-11-04 21:50:46 +000056 void __iomem *autoidle_reg;
57 void __iomem *idlest_reg;
Russell Kingebb8dca2008-11-04 21:50:46 +000058 u32 autoidle_mask;
Paul Walmsley16c90f02009-01-27 19:12:47 -070059 u32 freqsel_mask;
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -070060 u32 idlest_mask;
Russell Kinga09e64f2008-08-05 16:14:15 +010061 u8 auto_recal_bit;
62 u8 recal_en_bit;
63 u8 recal_st_bit;
Russell Kinga09e64f2008-08-05 16:14:15 +010064# endif
65};
66
67#endif
68
69struct clk {
70 struct list_head node;
Russell King548d8492008-11-04 14:02:46 +000071 const struct clkops *ops;
Russell Kinga09e64f2008-08-05 16:14:15 +010072 const char *name;
73 int id;
74 struct clk *parent;
Russell King3f0a8202009-01-31 10:05:51 +000075 struct list_head children;
76 struct list_head sibling; /* node for children */
Russell Kinga09e64f2008-08-05 16:14:15 +010077 unsigned long rate;
78 __u32 flags;
79 void __iomem *enable_reg;
Russell King8b9dbc12009-02-12 10:12:59 +000080 unsigned long (*recalc)(struct clk *);
Russell Kinga09e64f2008-08-05 16:14:15 +010081 int (*set_rate)(struct clk *, unsigned long);
82 long (*round_rate)(struct clk *, unsigned long);
83 void (*init)(struct clk *);
Russell Kingebb8dca2008-11-04 21:50:46 +000084 __u8 enable_bit;
85 __s8 usecount;
Russell Kinga09e64f2008-08-05 16:14:15 +010086#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
87 u8 fixed_div;
88 void __iomem *clksel_reg;
89 u32 clksel_mask;
90 const struct clksel *clksel;
91 struct dpll_data *dpll_data;
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030092 const char *clkdm_name;
93 struct clockdomain *clkdm;
Russell Kinga09e64f2008-08-05 16:14:15 +010094#else
95 __u8 rate_offset;
96 __u8 src_offset;
97#endif
98#if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
99 struct dentry *dent; /* For visible tree hierarchy */
100#endif
101};
102
103struct cpufreq_frequency_table;
104
105struct clk_functions {
106 int (*clk_enable)(struct clk *clk);
107 void (*clk_disable)(struct clk *clk);
108 long (*clk_round_rate)(struct clk *clk, unsigned long rate);
109 int (*clk_set_rate)(struct clk *clk, unsigned long rate);
110 int (*clk_set_parent)(struct clk *clk, struct clk *parent);
Russell Kinga09e64f2008-08-05 16:14:15 +0100111 void (*clk_allow_idle)(struct clk *clk);
112 void (*clk_deny_idle)(struct clk *clk);
113 void (*clk_disable_unused)(struct clk *clk);
114#ifdef CONFIG_CPU_FREQ
115 void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
116#endif
117};
118
119extern unsigned int mpurate;
120
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700121extern int clk_init(struct clk_functions *custom_clocks);
Russell King3f0a8202009-01-31 10:05:51 +0000122extern void clk_init_one(struct clk *clk);
Russell Kinga09e64f2008-08-05 16:14:15 +0100123extern int clk_register(struct clk *clk);
Russell King3f0a8202009-01-31 10:05:51 +0000124extern void clk_reparent(struct clk *child, struct clk *parent);
Russell Kinga09e64f2008-08-05 16:14:15 +0100125extern void clk_unregister(struct clk *clk);
126extern void propagate_rate(struct clk *clk);
127extern void recalculate_root_clocks(void);
Russell King8b9dbc12009-02-12 10:12:59 +0000128extern unsigned long followparent_recalc(struct clk *clk);
Russell Kinga09e64f2008-08-05 16:14:15 +0100129extern void clk_enable_init_clocks(void);
Kevin Hilmanaeec2992009-01-27 19:13:38 -0700130#ifdef CONFIG_CPU_FREQ
131extern void clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
132#endif
Russell Kinga09e64f2008-08-05 16:14:15 +0100133
Russell King897dcde2008-11-04 16:35:03 +0000134extern const struct clkops clkops_null;
135
Russell Kinga09e64f2008-08-05 16:14:15 +0100136/* Clock flags */
Russell Kingd5e60722009-02-08 16:07:46 +0000137/* bit 0 is free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100138#define RATE_FIXED (1 << 1) /* Fixed clock rate */
Russell King3f0a8202009-01-31 10:05:51 +0000139/* bits 2-4 are free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100140#define ENABLE_REG_32BIT (1 << 5) /* Use 32-bit access */
Russell Kinga09e64f2008-08-05 16:14:15 +0100141#define CLOCK_IDLE_CONTROL (1 << 7)
142#define CLOCK_NO_IDLE_PARENT (1 << 8)
143#define DELAYED_APP (1 << 9) /* Delay application of clock */
144#define CONFIG_PARTICIPANT (1 << 10) /* Fundamental clock */
145#define ENABLE_ON_INIT (1 << 11) /* Enable upon framework init */
146#define INVERT_ENABLE (1 << 12) /* 0 enables, 1 disables */
Russell King44dc9d02009-01-19 15:51:11 +0000147/* bits 13-31 are currently free */
Russell Kinga09e64f2008-08-05 16:14:15 +0100148
149/* Clksel_rate flags */
150#define DEFAULT_RATE (1 << 0)
151#define RATE_IN_242X (1 << 1)
152#define RATE_IN_243X (1 << 2)
153#define RATE_IN_343X (1 << 3) /* rates common to all 343X */
154#define RATE_IN_3430ES2 (1 << 4) /* 3430ES2 rates only */
155
156#define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
157
158
Russell Kinga09e64f2008-08-05 16:14:15 +0100159#endif