blob: 6bf16d95e7e431f2943227a86a4414241a23564d [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
55
Alex Deucherb80d8472015-08-16 22:55:02 -040056#include "gpu_scheduler.h"
57
Alex Deucher97b2e202015-04-20 16:51:00 -040058/*
59 * Modules parameters.
60 */
61extern int amdgpu_modeset;
62extern int amdgpu_vram_limit;
63extern int amdgpu_gart_size;
64extern int amdgpu_benchmarking;
65extern int amdgpu_testing;
66extern int amdgpu_audio;
67extern int amdgpu_disp_priority;
68extern int amdgpu_hw_i2c;
69extern int amdgpu_pcie_gen2;
70extern int amdgpu_msi;
71extern int amdgpu_lockup_timeout;
72extern int amdgpu_dpm;
73extern int amdgpu_smc_load_fw;
74extern int amdgpu_aspm;
75extern int amdgpu_runtime_pm;
76extern int amdgpu_hard_reset;
77extern unsigned amdgpu_ip_block_mask;
78extern int amdgpu_bapm;
79extern int amdgpu_deep_color;
80extern int amdgpu_vm_size;
81extern int amdgpu_vm_block_size;
Alex Deucherb80d8472015-08-16 22:55:02 -040082extern int amdgpu_enable_scheduler;
Alex Deucher97b2e202015-04-20 16:51:00 -040083
84#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
85#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
86/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
87#define AMDGPU_IB_POOL_SIZE 16
88#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
89#define AMDGPUFB_CONN_LIMIT 4
90#define AMDGPU_BIOS_NUM_SCRATCH 8
91
Alex Deucher97b2e202015-04-20 16:51:00 -040092/* max number of rings */
93#define AMDGPU_MAX_RINGS 16
94#define AMDGPU_MAX_GFX_RINGS 1
95#define AMDGPU_MAX_COMPUTE_RINGS 8
96#define AMDGPU_MAX_VCE_RINGS 2
97
98/* number of hw syncs before falling back on blocking */
99#define AMDGPU_NUM_SYNCS 4
100
101/* hardcode that limit for now */
102#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
103
104/* hard reset data */
105#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
106
107/* reset flags */
108#define AMDGPU_RESET_GFX (1 << 0)
109#define AMDGPU_RESET_COMPUTE (1 << 1)
110#define AMDGPU_RESET_DMA (1 << 2)
111#define AMDGPU_RESET_CP (1 << 3)
112#define AMDGPU_RESET_GRBM (1 << 4)
113#define AMDGPU_RESET_DMA1 (1 << 5)
114#define AMDGPU_RESET_RLC (1 << 6)
115#define AMDGPU_RESET_SEM (1 << 7)
116#define AMDGPU_RESET_IH (1 << 8)
117#define AMDGPU_RESET_VMC (1 << 9)
118#define AMDGPU_RESET_MC (1 << 10)
119#define AMDGPU_RESET_DISPLAY (1 << 11)
120#define AMDGPU_RESET_UVD (1 << 12)
121#define AMDGPU_RESET_VCE (1 << 13)
122#define AMDGPU_RESET_VCE1 (1 << 14)
123
124/* CG block flags */
125#define AMDGPU_CG_BLOCK_GFX (1 << 0)
126#define AMDGPU_CG_BLOCK_MC (1 << 1)
127#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
128#define AMDGPU_CG_BLOCK_UVD (1 << 3)
129#define AMDGPU_CG_BLOCK_VCE (1 << 4)
130#define AMDGPU_CG_BLOCK_HDP (1 << 5)
131#define AMDGPU_CG_BLOCK_BIF (1 << 6)
132
133/* CG flags */
134#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
135#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
136#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
137#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
138#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
139#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
140#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
141#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
142#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
143#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
144#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
145#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
146#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
147#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
148#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
149#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
150#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
151
152/* PG flags */
153#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
154#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
155#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
156#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
157#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
158#define AMDGPU_PG_SUPPORT_CP (1 << 5)
159#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
160#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
161#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
162#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
163#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
164
165/* GFX current status */
166#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
167#define AMDGPU_GFX_SAFE_MODE 0x00000001L
168#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
169#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
170#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
171
172/* max cursor sizes (in pixels) */
173#define CIK_CURSOR_WIDTH 128
174#define CIK_CURSOR_HEIGHT 128
175
176struct amdgpu_device;
177struct amdgpu_fence;
178struct amdgpu_ib;
179struct amdgpu_vm;
180struct amdgpu_ring;
181struct amdgpu_semaphore;
182struct amdgpu_cs_parser;
183struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400184struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400185
186enum amdgpu_cp_irq {
187 AMDGPU_CP_IRQ_GFX_EOP = 0,
188 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
190 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
191 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
192 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
194 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
196
197 AMDGPU_CP_IRQ_LAST
198};
199
200enum amdgpu_sdma_irq {
201 AMDGPU_SDMA_IRQ_TRAP0 = 0,
202 AMDGPU_SDMA_IRQ_TRAP1,
203
204 AMDGPU_SDMA_IRQ_LAST
205};
206
207enum amdgpu_thermal_irq {
208 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
209 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
210
211 AMDGPU_THERMAL_IRQ_LAST
212};
213
Alex Deucher97b2e202015-04-20 16:51:00 -0400214int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400215 enum amd_ip_block_type block_type,
216 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400217int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400218 enum amd_ip_block_type block_type,
219 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400220
221struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400222 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400223 u32 major;
224 u32 minor;
225 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400226 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400227};
228
229int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400230 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400231 u32 major, u32 minor);
232
233const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
234 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400235 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400236
237/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
238struct amdgpu_buffer_funcs {
239 /* maximum bytes in a single operation */
240 uint32_t copy_max_bytes;
241
242 /* number of dw to reserve per operation */
243 unsigned copy_num_dw;
244
245 /* used for buffer migration */
246 void (*emit_copy_buffer)(struct amdgpu_ring *ring,
247 /* src addr in bytes */
248 uint64_t src_offset,
249 /* dst addr in bytes */
250 uint64_t dst_offset,
251 /* number of byte to transfer */
252 uint32_t byte_count);
253
254 /* maximum bytes in a single operation */
255 uint32_t fill_max_bytes;
256
257 /* number of dw to reserve per operation */
258 unsigned fill_num_dw;
259
260 /* used for buffer clearing */
261 void (*emit_fill_buffer)(struct amdgpu_ring *ring,
262 /* value to write to memory */
263 uint32_t src_data,
264 /* dst addr in bytes */
265 uint64_t dst_offset,
266 /* number of byte to fill */
267 uint32_t byte_count);
268};
269
270/* provided by hw blocks that can write ptes, e.g., sdma */
271struct amdgpu_vm_pte_funcs {
272 /* copy pte entries from GART */
273 void (*copy_pte)(struct amdgpu_ib *ib,
274 uint64_t pe, uint64_t src,
275 unsigned count);
276 /* write pte one entry at a time with addr mapping */
277 void (*write_pte)(struct amdgpu_ib *ib,
278 uint64_t pe,
279 uint64_t addr, unsigned count,
280 uint32_t incr, uint32_t flags);
281 /* for linear pte/pde updates without addr mapping */
282 void (*set_pte_pde)(struct amdgpu_ib *ib,
283 uint64_t pe,
284 uint64_t addr, unsigned count,
285 uint32_t incr, uint32_t flags);
286 /* pad the indirect buffer to the necessary number of dw */
287 void (*pad_ib)(struct amdgpu_ib *ib);
288};
289
290/* provided by the gmc block */
291struct amdgpu_gart_funcs {
292 /* flush the vm tlb via mmio */
293 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
294 uint32_t vmid);
295 /* write pte/pde updates using the cpu */
296 int (*set_pte_pde)(struct amdgpu_device *adev,
297 void *cpu_pt_addr, /* cpu addr of page table */
298 uint32_t gpu_page_idx, /* pte/pde to update */
299 uint64_t addr, /* addr to write into pte/pde */
300 uint32_t flags); /* access flags */
301};
302
303/* provided by the ih block */
304struct amdgpu_ih_funcs {
305 /* ring read/write ptr handling, called from interrupt context */
306 u32 (*get_wptr)(struct amdgpu_device *adev);
307 void (*decode_iv)(struct amdgpu_device *adev,
308 struct amdgpu_iv_entry *entry);
309 void (*set_rptr)(struct amdgpu_device *adev);
310};
311
312/* provided by hw blocks that expose a ring buffer for commands */
313struct amdgpu_ring_funcs {
314 /* ring read/write ptr handling */
315 u32 (*get_rptr)(struct amdgpu_ring *ring);
316 u32 (*get_wptr)(struct amdgpu_ring *ring);
317 void (*set_wptr)(struct amdgpu_ring *ring);
318 /* validating and patching of IBs */
319 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
320 /* command emit functions */
321 void (*emit_ib)(struct amdgpu_ring *ring,
322 struct amdgpu_ib *ib);
323 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800324 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400325 bool (*emit_semaphore)(struct amdgpu_ring *ring,
326 struct amdgpu_semaphore *semaphore,
327 bool emit_wait);
328 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
329 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200330 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400331 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
332 uint32_t gds_base, uint32_t gds_size,
333 uint32_t gws_base, uint32_t gws_size,
334 uint32_t oa_base, uint32_t oa_size);
335 /* testing functions */
336 int (*test_ring)(struct amdgpu_ring *ring);
337 int (*test_ib)(struct amdgpu_ring *ring);
338 bool (*is_lockup)(struct amdgpu_ring *ring);
339};
340
341/*
342 * BIOS.
343 */
344bool amdgpu_get_bios(struct amdgpu_device *adev);
345bool amdgpu_read_bios(struct amdgpu_device *adev);
346
347/*
348 * Dummy page
349 */
350struct amdgpu_dummy_page {
351 struct page *page;
352 dma_addr_t addr;
353};
354int amdgpu_dummy_page_init(struct amdgpu_device *adev);
355void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
356
357
358/*
359 * Clocks
360 */
361
362#define AMDGPU_MAX_PPLL 3
363
364struct amdgpu_clock {
365 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
366 struct amdgpu_pll spll;
367 struct amdgpu_pll mpll;
368 /* 10 Khz units */
369 uint32_t default_mclk;
370 uint32_t default_sclk;
371 uint32_t default_dispclk;
372 uint32_t current_dispclk;
373 uint32_t dp_extclk;
374 uint32_t max_pixel_clock;
375};
376
377/*
378 * Fences.
379 */
380struct amdgpu_fence_driver {
381 struct amdgpu_ring *ring;
382 uint64_t gpu_addr;
383 volatile uint32_t *cpu_addr;
384 /* sync_seq is protected by ring emission lock */
385 uint64_t sync_seq[AMDGPU_MAX_RINGS];
386 atomic64_t last_seq;
387 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400388 struct amdgpu_irq_src *irq_src;
389 unsigned irq_type;
390 struct delayed_work lockup_work;
391};
392
393/* some special values for the owner field */
394#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
395#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
396#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
397
Chunming Zhou890ee232015-06-01 14:35:03 +0800398#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
399#define AMDGPU_FENCE_FLAG_INT (1 << 1)
400
Alex Deucher97b2e202015-04-20 16:51:00 -0400401struct amdgpu_fence {
402 struct fence base;
403
404 /* RB, DMA, etc. */
405 struct amdgpu_ring *ring;
406 uint64_t seq;
407
408 /* filp or special value for fence creator */
409 void *owner;
410
411 wait_queue_t fence_wake;
412};
413
414struct amdgpu_user_fence {
415 /* write-back bo */
416 struct amdgpu_bo *bo;
417 /* write-back address offset to bo start */
418 uint32_t offset;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800419 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400420};
421
422int amdgpu_fence_driver_init(struct amdgpu_device *adev);
423void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
424void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
425
426void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
427int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
428 struct amdgpu_irq_src *irq_src,
429 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400430void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
431void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400432int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
433 struct amdgpu_fence **fence);
434void amdgpu_fence_process(struct amdgpu_ring *ring);
435int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
436int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
437unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
438
439bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
440int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
441int amdgpu_fence_wait_any(struct amdgpu_device *adev,
442 struct amdgpu_fence **fences,
443 bool intr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400444struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
445void amdgpu_fence_unref(struct amdgpu_fence **fence);
446
447bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
448 struct amdgpu_ring *ring);
449void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
450 struct amdgpu_ring *ring);
451
452static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
453 struct amdgpu_fence *b)
454{
455 if (!a) {
456 return b;
457 }
458
459 if (!b) {
460 return a;
461 }
462
463 BUG_ON(a->ring != b->ring);
464
465 if (a->seq > b->seq) {
466 return a;
467 } else {
468 return b;
469 }
470}
471
472static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
473 struct amdgpu_fence *b)
474{
475 if (!a) {
476 return false;
477 }
478
479 if (!b) {
480 return true;
481 }
482
483 BUG_ON(a->ring != b->ring);
484
485 return a->seq < b->seq;
486}
487
488int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
489 void *owner, struct amdgpu_fence **fence);
490
491/*
492 * TTM.
493 */
494struct amdgpu_mman {
495 struct ttm_bo_global_ref bo_global_ref;
496 struct drm_global_reference mem_global_ref;
497 struct ttm_bo_device bdev;
498 bool mem_global_referenced;
499 bool initialized;
500
501#if defined(CONFIG_DEBUG_FS)
502 struct dentry *vram;
503 struct dentry *gtt;
504#endif
505
506 /* buffer handling */
507 const struct amdgpu_buffer_funcs *buffer_funcs;
508 struct amdgpu_ring *buffer_funcs_ring;
509};
510
511int amdgpu_copy_buffer(struct amdgpu_ring *ring,
512 uint64_t src_offset,
513 uint64_t dst_offset,
514 uint32_t byte_count,
515 struct reservation_object *resv,
516 struct amdgpu_fence **fence);
517int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
518
519struct amdgpu_bo_list_entry {
520 struct amdgpu_bo *robj;
521 struct ttm_validate_buffer tv;
522 struct amdgpu_bo_va *bo_va;
523 unsigned prefered_domains;
524 unsigned allowed_domains;
525 uint32_t priority;
526};
527
528struct amdgpu_bo_va_mapping {
529 struct list_head list;
530 struct interval_tree_node it;
531 uint64_t offset;
532 uint32_t flags;
533};
534
535/* bo virtual addresses in a specific vm */
536struct amdgpu_bo_va {
537 /* protected by bo being reserved */
538 struct list_head bo_list;
539 uint64_t addr;
540 struct amdgpu_fence *last_pt_update;
541 unsigned ref_count;
542
543 /* protected by vm mutex */
544 struct list_head mappings;
545 struct list_head vm_status;
546
547 /* constant after initialization */
548 struct amdgpu_vm *vm;
549 struct amdgpu_bo *bo;
550};
551
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800552#define AMDGPU_GEM_DOMAIN_MAX 0x3
553
Alex Deucher97b2e202015-04-20 16:51:00 -0400554struct amdgpu_bo {
555 /* Protected by gem.mutex */
556 struct list_head list;
557 /* Protected by tbo.reserved */
558 u32 initial_domain;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800559 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400560 struct ttm_placement placement;
561 struct ttm_buffer_object tbo;
562 struct ttm_bo_kmap_obj kmap;
563 u64 flags;
564 unsigned pin_count;
565 void *kptr;
566 u64 tiling_flags;
567 u64 metadata_flags;
568 void *metadata;
569 u32 metadata_size;
570 /* list of all virtual address to which this bo
571 * is associated to
572 */
573 struct list_head va;
574 /* Constant after initialization */
575 struct amdgpu_device *adev;
576 struct drm_gem_object gem_base;
577
578 struct ttm_bo_kmap_obj dma_buf_vmap;
579 pid_t pid;
580 struct amdgpu_mn *mn;
581 struct list_head mn_list;
582};
583#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
584
585void amdgpu_gem_object_free(struct drm_gem_object *obj);
586int amdgpu_gem_object_open(struct drm_gem_object *obj,
587 struct drm_file *file_priv);
588void amdgpu_gem_object_close(struct drm_gem_object *obj,
589 struct drm_file *file_priv);
590unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
591struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
592struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
593 struct dma_buf_attachment *attach,
594 struct sg_table *sg);
595struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
596 struct drm_gem_object *gobj,
597 int flags);
598int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
599void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
600struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
601void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
602void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
603int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
604
605/* sub-allocation manager, it has to be protected by another lock.
606 * By conception this is an helper for other part of the driver
607 * like the indirect buffer or semaphore, which both have their
608 * locking.
609 *
610 * Principe is simple, we keep a list of sub allocation in offset
611 * order (first entry has offset == 0, last entry has the highest
612 * offset).
613 *
614 * When allocating new object we first check if there is room at
615 * the end total_size - (last_object_offset + last_object_size) >=
616 * alloc_size. If so we allocate new object there.
617 *
618 * When there is not enough room at the end, we start waiting for
619 * each sub object until we reach object_offset+object_size >=
620 * alloc_size, this object then become the sub object we return.
621 *
622 * Alignment can't be bigger than page size.
623 *
624 * Hole are not considered for allocation to keep things simple.
625 * Assumption is that there won't be hole (all object on same
626 * alignment).
627 */
628struct amdgpu_sa_manager {
629 wait_queue_head_t wq;
630 struct amdgpu_bo *bo;
631 struct list_head *hole;
632 struct list_head flist[AMDGPU_MAX_RINGS];
633 struct list_head olist;
634 unsigned size;
635 uint64_t gpu_addr;
636 void *cpu_ptr;
637 uint32_t domain;
638 uint32_t align;
639};
640
641struct amdgpu_sa_bo;
642
643/* sub-allocation buffer */
644struct amdgpu_sa_bo {
645 struct list_head olist;
646 struct list_head flist;
647 struct amdgpu_sa_manager *manager;
648 unsigned soffset;
649 unsigned eoffset;
650 struct amdgpu_fence *fence;
651};
652
653/*
654 * GEM objects.
655 */
656struct amdgpu_gem {
657 struct mutex mutex;
658 struct list_head objects;
659};
660
661int amdgpu_gem_init(struct amdgpu_device *adev);
662void amdgpu_gem_fini(struct amdgpu_device *adev);
663int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
664 int alignment, u32 initial_domain,
665 u64 flags, bool kernel,
666 struct drm_gem_object **obj);
667
668int amdgpu_mode_dumb_create(struct drm_file *file_priv,
669 struct drm_device *dev,
670 struct drm_mode_create_dumb *args);
671int amdgpu_mode_dumb_mmap(struct drm_file *filp,
672 struct drm_device *dev,
673 uint32_t handle, uint64_t *offset_p);
674
675/*
676 * Semaphores.
677 */
678struct amdgpu_semaphore {
679 struct amdgpu_sa_bo *sa_bo;
680 signed waiters;
681 uint64_t gpu_addr;
682};
683
684int amdgpu_semaphore_create(struct amdgpu_device *adev,
685 struct amdgpu_semaphore **semaphore);
686bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
687 struct amdgpu_semaphore *semaphore);
688bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
689 struct amdgpu_semaphore *semaphore);
690void amdgpu_semaphore_free(struct amdgpu_device *adev,
691 struct amdgpu_semaphore **semaphore,
692 struct amdgpu_fence *fence);
693
694/*
695 * Synchronization
696 */
697struct amdgpu_sync {
698 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
699 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
700 struct amdgpu_fence *last_vm_update;
701};
702
703void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200704int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
705 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400706int amdgpu_sync_resv(struct amdgpu_device *adev,
707 struct amdgpu_sync *sync,
708 struct reservation_object *resv,
709 void *owner);
710int amdgpu_sync_rings(struct amdgpu_sync *sync,
711 struct amdgpu_ring *ring);
712void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
713 struct amdgpu_fence *fence);
714
715/*
716 * GART structures, functions & helpers
717 */
718struct amdgpu_mc;
719
720#define AMDGPU_GPU_PAGE_SIZE 4096
721#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
722#define AMDGPU_GPU_PAGE_SHIFT 12
723#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
724
725struct amdgpu_gart {
726 dma_addr_t table_addr;
727 struct amdgpu_bo *robj;
728 void *ptr;
729 unsigned num_gpu_pages;
730 unsigned num_cpu_pages;
731 unsigned table_size;
732 struct page **pages;
733 dma_addr_t *pages_addr;
734 bool ready;
735 const struct amdgpu_gart_funcs *gart_funcs;
736};
737
738int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
739void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
740int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
741void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
742int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
743void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
744int amdgpu_gart_init(struct amdgpu_device *adev);
745void amdgpu_gart_fini(struct amdgpu_device *adev);
746void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
747 int pages);
748int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
749 int pages, struct page **pagelist,
750 dma_addr_t *dma_addr, uint32_t flags);
751
752/*
753 * GPU MC structures, functions & helpers
754 */
755struct amdgpu_mc {
756 resource_size_t aper_size;
757 resource_size_t aper_base;
758 resource_size_t agp_base;
759 /* for some chips with <= 32MB we need to lie
760 * about vram size near mc fb location */
761 u64 mc_vram_size;
762 u64 visible_vram_size;
763 u64 gtt_size;
764 u64 gtt_start;
765 u64 gtt_end;
766 u64 vram_start;
767 u64 vram_end;
768 unsigned vram_width;
769 u64 real_vram_size;
770 int vram_mtrr;
771 u64 gtt_base_align;
772 u64 mc_mask;
773 const struct firmware *fw; /* MC firmware */
774 uint32_t fw_version;
775 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800776 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400777};
778
779/*
780 * GPU doorbell structures, functions & helpers
781 */
782typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
783{
784 AMDGPU_DOORBELL_KIQ = 0x000,
785 AMDGPU_DOORBELL_HIQ = 0x001,
786 AMDGPU_DOORBELL_DIQ = 0x002,
787 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
788 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
789 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
790 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
791 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
792 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
793 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
794 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
795 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
796 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
797 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
798 AMDGPU_DOORBELL_IH = 0x1E8,
799 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
800 AMDGPU_DOORBELL_INVALID = 0xFFFF
801} AMDGPU_DOORBELL_ASSIGNMENT;
802
803struct amdgpu_doorbell {
804 /* doorbell mmio */
805 resource_size_t base;
806 resource_size_t size;
807 u32 __iomem *ptr;
808 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
809};
810
811void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
812 phys_addr_t *aperture_base,
813 size_t *aperture_size,
814 size_t *start_offset);
815
816/*
817 * IRQS.
818 */
819
820struct amdgpu_flip_work {
821 struct work_struct flip_work;
822 struct work_struct unpin_work;
823 struct amdgpu_device *adev;
824 int crtc_id;
825 uint64_t base;
826 struct drm_pending_vblank_event *event;
827 struct amdgpu_bo *old_rbo;
828 struct fence *fence;
829};
830
831
832/*
833 * CP & rings.
834 */
835
836struct amdgpu_ib {
837 struct amdgpu_sa_bo *sa_bo;
838 uint32_t length_dw;
839 uint64_t gpu_addr;
840 uint32_t *ptr;
841 struct amdgpu_ring *ring;
842 struct amdgpu_fence *fence;
843 struct amdgpu_user_fence *user;
844 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200845 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400846 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400847 uint32_t gds_base, gds_size;
848 uint32_t gws_base, gws_size;
849 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800850 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200851 /* resulting sequence number */
852 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400853};
854
855enum amdgpu_ring_type {
856 AMDGPU_RING_TYPE_GFX,
857 AMDGPU_RING_TYPE_COMPUTE,
858 AMDGPU_RING_TYPE_SDMA,
859 AMDGPU_RING_TYPE_UVD,
860 AMDGPU_RING_TYPE_VCE
861};
862
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800863extern struct amd_sched_backend_ops amdgpu_sched_ops;
864
Alex Deucher97b2e202015-04-20 16:51:00 -0400865struct amdgpu_ring {
866 struct amdgpu_device *adev;
867 const struct amdgpu_ring_funcs *funcs;
868 struct amdgpu_fence_driver fence_drv;
Alex Deucherb80d8472015-08-16 22:55:02 -0400869 struct amd_gpu_scheduler *scheduler;
Alex Deucher97b2e202015-04-20 16:51:00 -0400870
871 struct mutex *ring_lock;
872 struct amdgpu_bo *ring_obj;
873 volatile uint32_t *ring;
874 unsigned rptr_offs;
875 u64 next_rptr_gpu_addr;
876 volatile u32 *next_rptr_cpu_addr;
877 unsigned wptr;
878 unsigned wptr_old;
879 unsigned ring_size;
880 unsigned ring_free_dw;
881 int count_dw;
882 atomic_t last_rptr;
883 atomic64_t last_activity;
884 uint64_t gpu_addr;
885 uint32_t align_mask;
886 uint32_t ptr_mask;
887 bool ready;
888 u32 nop;
889 u32 idx;
890 u64 last_semaphore_signal_addr;
891 u64 last_semaphore_wait_addr;
892 u32 me;
893 u32 pipe;
894 u32 queue;
895 struct amdgpu_bo *mqd_obj;
896 u32 doorbell_index;
897 bool use_doorbell;
898 unsigned wptr_offs;
899 unsigned next_rptr_offs;
900 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200901 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400902 enum amdgpu_ring_type type;
903 char name[16];
904};
905
906/*
907 * VM
908 */
909
910/* maximum number of VMIDs */
911#define AMDGPU_NUM_VM 16
912
913/* number of entries in page table */
914#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
915
916/* PTBs (Page Table Blocks) need to be aligned to 32K */
917#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
918#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
919#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
920
921#define AMDGPU_PTE_VALID (1 << 0)
922#define AMDGPU_PTE_SYSTEM (1 << 1)
923#define AMDGPU_PTE_SNOOPED (1 << 2)
924
925/* VI only */
926#define AMDGPU_PTE_EXECUTABLE (1 << 4)
927
928#define AMDGPU_PTE_READABLE (1 << 5)
929#define AMDGPU_PTE_WRITEABLE (1 << 6)
930
931/* PTE (Page Table Entry) fragment field for different page sizes */
932#define AMDGPU_PTE_FRAG_4KB (0 << 7)
933#define AMDGPU_PTE_FRAG_64KB (4 << 7)
934#define AMDGPU_LOG2_PAGES_PER_FRAG 4
935
936struct amdgpu_vm_pt {
937 struct amdgpu_bo *bo;
938 uint64_t addr;
939};
940
941struct amdgpu_vm_id {
942 unsigned id;
943 uint64_t pd_gpu_addr;
944 /* last flushed PD/PT update */
945 struct amdgpu_fence *flushed_updates;
946 /* last use of vmid */
947 struct amdgpu_fence *last_id_use;
948};
949
950struct amdgpu_vm {
951 struct mutex mutex;
952
953 struct rb_root va;
954
955 /* protecting invalidated and freed */
956 spinlock_t status_lock;
957
958 /* BOs moved, but not yet updated in the PT */
959 struct list_head invalidated;
960
961 /* BOs freed, but not yet updated in the PT */
962 struct list_head freed;
963
964 /* contains the page directory */
965 struct amdgpu_bo *page_directory;
966 unsigned max_pde_used;
967
968 /* array of page tables, one for each page directory entry */
969 struct amdgpu_vm_pt *page_tables;
970
971 /* for id and flush management per ring */
972 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
973};
974
975struct amdgpu_vm_manager {
976 struct amdgpu_fence *active[AMDGPU_NUM_VM];
977 uint32_t max_pfn;
978 /* number of VMIDs */
979 unsigned nvm;
980 /* vram base address for page table entry */
981 u64 vram_base_offset;
982 /* is vm enabled? */
983 bool enabled;
984 /* for hw to save the PD addr on suspend/resume */
985 uint32_t saved_table_addr[AMDGPU_NUM_VM];
986 /* vm pte handling */
987 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
988 struct amdgpu_ring *vm_pte_funcs_ring;
989};
990
991/*
992 * context related structures
993 */
994
Christian König21c16bf2015-07-07 17:24:49 +0200995#define AMDGPU_CTX_MAX_CS_PENDING 16
996
997struct amdgpu_ctx_ring {
998 uint64_t sequence;
999 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001000 struct amd_context_entity c_entity;
Christian König21c16bf2015-07-07 17:24:49 +02001001};
1002
Alex Deucher97b2e202015-04-20 16:51:00 -04001003struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001004 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001005 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001006 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001007 spinlock_t ring_lock;
1008 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001009};
1010
1011struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001012 struct amdgpu_device *adev;
1013 struct mutex lock;
1014 /* protected by lock */
1015 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001016};
1017
Alex Deucher0b492a42015-08-16 22:48:26 -04001018int amdgpu_ctx_alloc(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
1019 uint32_t *id);
1020int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
1021 uint32_t id);
1022
1023void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
1024
1025struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1026int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1027
Christian König21c16bf2015-07-07 17:24:49 +02001028uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
1029 struct fence *fence);
1030struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1031 struct amdgpu_ring *ring, uint64_t seq);
1032
Alex Deucher0b492a42015-08-16 22:48:26 -04001033int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1034 struct drm_file *filp);
1035
1036
Alex Deucher97b2e202015-04-20 16:51:00 -04001037/*
1038 * file private structure
1039 */
1040
1041struct amdgpu_fpriv {
1042 struct amdgpu_vm vm;
1043 struct mutex bo_list_lock;
1044 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001045 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001046};
1047
1048/*
1049 * residency list
1050 */
1051
1052struct amdgpu_bo_list {
1053 struct mutex lock;
1054 struct amdgpu_bo *gds_obj;
1055 struct amdgpu_bo *gws_obj;
1056 struct amdgpu_bo *oa_obj;
1057 bool has_userptr;
1058 unsigned num_entries;
1059 struct amdgpu_bo_list_entry *array;
1060};
1061
1062struct amdgpu_bo_list *
1063amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1064void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1065void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1066
1067/*
1068 * GFX stuff
1069 */
1070#include "clearstate_defs.h"
1071
1072struct amdgpu_rlc {
1073 /* for power gating */
1074 struct amdgpu_bo *save_restore_obj;
1075 uint64_t save_restore_gpu_addr;
1076 volatile uint32_t *sr_ptr;
1077 const u32 *reg_list;
1078 u32 reg_list_size;
1079 /* for clear state */
1080 struct amdgpu_bo *clear_state_obj;
1081 uint64_t clear_state_gpu_addr;
1082 volatile uint32_t *cs_ptr;
1083 const struct cs_section_def *cs_data;
1084 u32 clear_state_size;
1085 /* for cp tables */
1086 struct amdgpu_bo *cp_table_obj;
1087 uint64_t cp_table_gpu_addr;
1088 volatile uint32_t *cp_table_ptr;
1089 u32 cp_table_size;
1090};
1091
1092struct amdgpu_mec {
1093 struct amdgpu_bo *hpd_eop_obj;
1094 u64 hpd_eop_gpu_addr;
1095 u32 num_pipe;
1096 u32 num_mec;
1097 u32 num_queue;
1098};
1099
1100/*
1101 * GPU scratch registers structures, functions & helpers
1102 */
1103struct amdgpu_scratch {
1104 unsigned num_reg;
1105 uint32_t reg_base;
1106 bool free[32];
1107 uint32_t reg[32];
1108};
1109
1110/*
1111 * GFX configurations
1112 */
1113struct amdgpu_gca_config {
1114 unsigned max_shader_engines;
1115 unsigned max_tile_pipes;
1116 unsigned max_cu_per_sh;
1117 unsigned max_sh_per_se;
1118 unsigned max_backends_per_se;
1119 unsigned max_texture_channel_caches;
1120 unsigned max_gprs;
1121 unsigned max_gs_threads;
1122 unsigned max_hw_contexts;
1123 unsigned sc_prim_fifo_size_frontend;
1124 unsigned sc_prim_fifo_size_backend;
1125 unsigned sc_hiz_tile_fifo_size;
1126 unsigned sc_earlyz_tile_fifo_size;
1127
1128 unsigned num_tile_pipes;
1129 unsigned backend_enable_mask;
1130 unsigned mem_max_burst_length_bytes;
1131 unsigned mem_row_size_in_kb;
1132 unsigned shader_engine_tile_size;
1133 unsigned num_gpus;
1134 unsigned multi_gpu_tile_size;
1135 unsigned mc_arb_ramcfg;
1136 unsigned gb_addr_config;
1137
1138 uint32_t tile_mode_array[32];
1139 uint32_t macrotile_mode_array[16];
1140};
1141
1142struct amdgpu_gfx {
1143 struct mutex gpu_clock_mutex;
1144 struct amdgpu_gca_config config;
1145 struct amdgpu_rlc rlc;
1146 struct amdgpu_mec mec;
1147 struct amdgpu_scratch scratch;
1148 const struct firmware *me_fw; /* ME firmware */
1149 uint32_t me_fw_version;
1150 const struct firmware *pfp_fw; /* PFP firmware */
1151 uint32_t pfp_fw_version;
1152 const struct firmware *ce_fw; /* CE firmware */
1153 uint32_t ce_fw_version;
1154 const struct firmware *rlc_fw; /* RLC firmware */
1155 uint32_t rlc_fw_version;
1156 const struct firmware *mec_fw; /* MEC firmware */
1157 uint32_t mec_fw_version;
1158 const struct firmware *mec2_fw; /* MEC2 firmware */
1159 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001160 uint32_t me_feature_version;
1161 uint32_t ce_feature_version;
1162 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001163 uint32_t rlc_feature_version;
1164 uint32_t mec_feature_version;
1165 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001166 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1167 unsigned num_gfx_rings;
1168 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1169 unsigned num_compute_rings;
1170 struct amdgpu_irq_src eop_irq;
1171 struct amdgpu_irq_src priv_reg_irq;
1172 struct amdgpu_irq_src priv_inst_irq;
1173 /* gfx status */
1174 uint32_t gfx_current_status;
1175 /* sync signal for const engine */
1176 unsigned ce_sync_offs;
Ken Wanga101a892015-06-03 17:47:54 +08001177 /* ce ram size*/
1178 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001179};
1180
1181int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1182 unsigned size, struct amdgpu_ib *ib);
1183void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1184int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1185 struct amdgpu_ib *ib, void *owner);
1186int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1187void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1188int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1189/* Ring access between begin & end cannot sleep */
1190void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1191int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1192int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1193void amdgpu_ring_commit(struct amdgpu_ring *ring);
1194void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1195void amdgpu_ring_undo(struct amdgpu_ring *ring);
1196void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1197void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1198bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1199unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1200 uint32_t **data);
1201int amdgpu_ring_restore(struct amdgpu_ring *ring,
1202 unsigned size, uint32_t *data);
1203int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1204 unsigned ring_size, u32 nop, u32 align_mask,
1205 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1206 enum amdgpu_ring_type ring_type);
1207void amdgpu_ring_fini(struct amdgpu_ring *ring);
1208
1209/*
1210 * CS.
1211 */
1212struct amdgpu_cs_chunk {
1213 uint32_t chunk_id;
1214 uint32_t length_dw;
1215 uint32_t *kdata;
1216 void __user *user_ptr;
1217};
1218
1219struct amdgpu_cs_parser {
1220 struct amdgpu_device *adev;
1221 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001222 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001223 struct amdgpu_bo_list *bo_list;
1224 /* chunks */
1225 unsigned nchunks;
1226 struct amdgpu_cs_chunk *chunks;
1227 /* relocations */
1228 struct amdgpu_bo_list_entry *vm_bos;
Alex Deucher97b2e202015-04-20 16:51:00 -04001229 struct list_head validated;
1230
1231 struct amdgpu_ib *ibs;
1232 uint32_t num_ibs;
1233
1234 struct ww_acquire_ctx ticket;
1235
1236 /* user fence */
1237 struct amdgpu_user_fence uf;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +08001238
1239 struct mutex job_lock;
1240 struct work_struct job_work;
1241 int (*prepare_job)(struct amdgpu_cs_parser *sched_job);
1242 int (*run_job)(struct amdgpu_cs_parser *sched_job);
Alex Deucher97b2e202015-04-20 16:51:00 -04001243};
1244
1245static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1246{
1247 return p->ibs[ib_idx].ptr[idx];
1248}
1249
1250/*
1251 * Writeback
1252 */
1253#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1254
1255struct amdgpu_wb {
1256 struct amdgpu_bo *wb_obj;
1257 volatile uint32_t *wb;
1258 uint64_t gpu_addr;
1259 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1260 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1261};
1262
1263int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1264void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1265
1266/**
1267 * struct amdgpu_pm - power management datas
1268 * It keeps track of various data needed to take powermanagement decision.
1269 */
1270
1271enum amdgpu_pm_state_type {
1272 /* not used for dpm */
1273 POWER_STATE_TYPE_DEFAULT,
1274 POWER_STATE_TYPE_POWERSAVE,
1275 /* user selectable states */
1276 POWER_STATE_TYPE_BATTERY,
1277 POWER_STATE_TYPE_BALANCED,
1278 POWER_STATE_TYPE_PERFORMANCE,
1279 /* internal states */
1280 POWER_STATE_TYPE_INTERNAL_UVD,
1281 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1282 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1283 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1284 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1285 POWER_STATE_TYPE_INTERNAL_BOOT,
1286 POWER_STATE_TYPE_INTERNAL_THERMAL,
1287 POWER_STATE_TYPE_INTERNAL_ACPI,
1288 POWER_STATE_TYPE_INTERNAL_ULV,
1289 POWER_STATE_TYPE_INTERNAL_3DPERF,
1290};
1291
1292enum amdgpu_int_thermal_type {
1293 THERMAL_TYPE_NONE,
1294 THERMAL_TYPE_EXTERNAL,
1295 THERMAL_TYPE_EXTERNAL_GPIO,
1296 THERMAL_TYPE_RV6XX,
1297 THERMAL_TYPE_RV770,
1298 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1299 THERMAL_TYPE_EVERGREEN,
1300 THERMAL_TYPE_SUMO,
1301 THERMAL_TYPE_NI,
1302 THERMAL_TYPE_SI,
1303 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1304 THERMAL_TYPE_CI,
1305 THERMAL_TYPE_KV,
1306};
1307
1308enum amdgpu_dpm_auto_throttle_src {
1309 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1310 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1311};
1312
1313enum amdgpu_dpm_event_src {
1314 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1315 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1316 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1317 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1318 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1319};
1320
1321#define AMDGPU_MAX_VCE_LEVELS 6
1322
1323enum amdgpu_vce_level {
1324 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1325 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1326 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1327 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1328 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1329 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1330};
1331
1332struct amdgpu_ps {
1333 u32 caps; /* vbios flags */
1334 u32 class; /* vbios flags */
1335 u32 class2; /* vbios flags */
1336 /* UVD clocks */
1337 u32 vclk;
1338 u32 dclk;
1339 /* VCE clocks */
1340 u32 evclk;
1341 u32 ecclk;
1342 bool vce_active;
1343 enum amdgpu_vce_level vce_level;
1344 /* asic priv */
1345 void *ps_priv;
1346};
1347
1348struct amdgpu_dpm_thermal {
1349 /* thermal interrupt work */
1350 struct work_struct work;
1351 /* low temperature threshold */
1352 int min_temp;
1353 /* high temperature threshold */
1354 int max_temp;
1355 /* was last interrupt low to high or high to low */
1356 bool high_to_low;
1357 /* interrupt source */
1358 struct amdgpu_irq_src irq;
1359};
1360
1361enum amdgpu_clk_action
1362{
1363 AMDGPU_SCLK_UP = 1,
1364 AMDGPU_SCLK_DOWN
1365};
1366
1367struct amdgpu_blacklist_clocks
1368{
1369 u32 sclk;
1370 u32 mclk;
1371 enum amdgpu_clk_action action;
1372};
1373
1374struct amdgpu_clock_and_voltage_limits {
1375 u32 sclk;
1376 u32 mclk;
1377 u16 vddc;
1378 u16 vddci;
1379};
1380
1381struct amdgpu_clock_array {
1382 u32 count;
1383 u32 *values;
1384};
1385
1386struct amdgpu_clock_voltage_dependency_entry {
1387 u32 clk;
1388 u16 v;
1389};
1390
1391struct amdgpu_clock_voltage_dependency_table {
1392 u32 count;
1393 struct amdgpu_clock_voltage_dependency_entry *entries;
1394};
1395
1396union amdgpu_cac_leakage_entry {
1397 struct {
1398 u16 vddc;
1399 u32 leakage;
1400 };
1401 struct {
1402 u16 vddc1;
1403 u16 vddc2;
1404 u16 vddc3;
1405 };
1406};
1407
1408struct amdgpu_cac_leakage_table {
1409 u32 count;
1410 union amdgpu_cac_leakage_entry *entries;
1411};
1412
1413struct amdgpu_phase_shedding_limits_entry {
1414 u16 voltage;
1415 u32 sclk;
1416 u32 mclk;
1417};
1418
1419struct amdgpu_phase_shedding_limits_table {
1420 u32 count;
1421 struct amdgpu_phase_shedding_limits_entry *entries;
1422};
1423
1424struct amdgpu_uvd_clock_voltage_dependency_entry {
1425 u32 vclk;
1426 u32 dclk;
1427 u16 v;
1428};
1429
1430struct amdgpu_uvd_clock_voltage_dependency_table {
1431 u8 count;
1432 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1433};
1434
1435struct amdgpu_vce_clock_voltage_dependency_entry {
1436 u32 ecclk;
1437 u32 evclk;
1438 u16 v;
1439};
1440
1441struct amdgpu_vce_clock_voltage_dependency_table {
1442 u8 count;
1443 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1444};
1445
1446struct amdgpu_ppm_table {
1447 u8 ppm_design;
1448 u16 cpu_core_number;
1449 u32 platform_tdp;
1450 u32 small_ac_platform_tdp;
1451 u32 platform_tdc;
1452 u32 small_ac_platform_tdc;
1453 u32 apu_tdp;
1454 u32 dgpu_tdp;
1455 u32 dgpu_ulv_power;
1456 u32 tj_max;
1457};
1458
1459struct amdgpu_cac_tdp_table {
1460 u16 tdp;
1461 u16 configurable_tdp;
1462 u16 tdc;
1463 u16 battery_power_limit;
1464 u16 small_power_limit;
1465 u16 low_cac_leakage;
1466 u16 high_cac_leakage;
1467 u16 maximum_power_delivery_limit;
1468};
1469
1470struct amdgpu_dpm_dynamic_state {
1471 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1472 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1473 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1474 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1475 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1476 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1477 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1478 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1479 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1480 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1481 struct amdgpu_clock_array valid_sclk_values;
1482 struct amdgpu_clock_array valid_mclk_values;
1483 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1484 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1485 u32 mclk_sclk_ratio;
1486 u32 sclk_mclk_delta;
1487 u16 vddc_vddci_delta;
1488 u16 min_vddc_for_pcie_gen2;
1489 struct amdgpu_cac_leakage_table cac_leakage_table;
1490 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1491 struct amdgpu_ppm_table *ppm_table;
1492 struct amdgpu_cac_tdp_table *cac_tdp_table;
1493};
1494
1495struct amdgpu_dpm_fan {
1496 u16 t_min;
1497 u16 t_med;
1498 u16 t_high;
1499 u16 pwm_min;
1500 u16 pwm_med;
1501 u16 pwm_high;
1502 u8 t_hyst;
1503 u32 cycle_delay;
1504 u16 t_max;
1505 u8 control_mode;
1506 u16 default_max_fan_pwm;
1507 u16 default_fan_output_sensitivity;
1508 u16 fan_output_sensitivity;
1509 bool ucode_fan_control;
1510};
1511
1512enum amdgpu_pcie_gen {
1513 AMDGPU_PCIE_GEN1 = 0,
1514 AMDGPU_PCIE_GEN2 = 1,
1515 AMDGPU_PCIE_GEN3 = 2,
1516 AMDGPU_PCIE_GEN_INVALID = 0xffff
1517};
1518
1519enum amdgpu_dpm_forced_level {
1520 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1521 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1522 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1523};
1524
1525struct amdgpu_vce_state {
1526 /* vce clocks */
1527 u32 evclk;
1528 u32 ecclk;
1529 /* gpu clocks */
1530 u32 sclk;
1531 u32 mclk;
1532 u8 clk_idx;
1533 u8 pstate;
1534};
1535
1536struct amdgpu_dpm_funcs {
1537 int (*get_temperature)(struct amdgpu_device *adev);
1538 int (*pre_set_power_state)(struct amdgpu_device *adev);
1539 int (*set_power_state)(struct amdgpu_device *adev);
1540 void (*post_set_power_state)(struct amdgpu_device *adev);
1541 void (*display_configuration_changed)(struct amdgpu_device *adev);
1542 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1543 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1544 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1545 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1546 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1547 bool (*vblank_too_short)(struct amdgpu_device *adev);
1548 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001549 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001550 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1551 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1552 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1553 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1554 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1555};
1556
1557struct amdgpu_dpm {
1558 struct amdgpu_ps *ps;
1559 /* number of valid power states */
1560 int num_ps;
1561 /* current power state that is active */
1562 struct amdgpu_ps *current_ps;
1563 /* requested power state */
1564 struct amdgpu_ps *requested_ps;
1565 /* boot up power state */
1566 struct amdgpu_ps *boot_ps;
1567 /* default uvd power state */
1568 struct amdgpu_ps *uvd_ps;
1569 /* vce requirements */
1570 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1571 enum amdgpu_vce_level vce_level;
1572 enum amdgpu_pm_state_type state;
1573 enum amdgpu_pm_state_type user_state;
1574 u32 platform_caps;
1575 u32 voltage_response_time;
1576 u32 backbias_response_time;
1577 void *priv;
1578 u32 new_active_crtcs;
1579 int new_active_crtc_count;
1580 u32 current_active_crtcs;
1581 int current_active_crtc_count;
1582 struct amdgpu_dpm_dynamic_state dyn_state;
1583 struct amdgpu_dpm_fan fan;
1584 u32 tdp_limit;
1585 u32 near_tdp_limit;
1586 u32 near_tdp_limit_adjusted;
1587 u32 sq_ramping_threshold;
1588 u32 cac_leakage;
1589 u16 tdp_od_limit;
1590 u32 tdp_adjustment;
1591 u16 load_line_slope;
1592 bool power_control;
1593 bool ac_power;
1594 /* special states active */
1595 bool thermal_active;
1596 bool uvd_active;
1597 bool vce_active;
1598 /* thermal handling */
1599 struct amdgpu_dpm_thermal thermal;
1600 /* forced levels */
1601 enum amdgpu_dpm_forced_level forced_level;
1602};
1603
1604struct amdgpu_pm {
1605 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001606 u32 current_sclk;
1607 u32 current_mclk;
1608 u32 default_sclk;
1609 u32 default_mclk;
1610 struct amdgpu_i2c_chan *i2c_bus;
1611 /* internal thermal controller on rv6xx+ */
1612 enum amdgpu_int_thermal_type int_thermal_type;
1613 struct device *int_hwmon_dev;
1614 /* fan control parameters */
1615 bool no_fan;
1616 u8 fan_pulses_per_revolution;
1617 u8 fan_min_rpm;
1618 u8 fan_max_rpm;
1619 /* dpm */
1620 bool dpm_enabled;
1621 struct amdgpu_dpm dpm;
1622 const struct firmware *fw; /* SMC firmware */
1623 uint32_t fw_version;
1624 const struct amdgpu_dpm_funcs *funcs;
1625};
1626
1627/*
1628 * UVD
1629 */
1630#define AMDGPU_MAX_UVD_HANDLES 10
1631#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1632#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1633#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1634
1635struct amdgpu_uvd {
1636 struct amdgpu_bo *vcpu_bo;
1637 void *cpu_addr;
1638 uint64_t gpu_addr;
1639 void *saved_bo;
1640 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1641 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1642 struct delayed_work idle_work;
1643 const struct firmware *fw; /* UVD firmware */
1644 struct amdgpu_ring ring;
1645 struct amdgpu_irq_src irq;
1646 bool address_64_bit;
1647};
1648
1649/*
1650 * VCE
1651 */
1652#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001653#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1654
Alex Deucher6a585772015-07-10 14:16:24 -04001655#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1656#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1657
Alex Deucher97b2e202015-04-20 16:51:00 -04001658struct amdgpu_vce {
1659 struct amdgpu_bo *vcpu_bo;
1660 uint64_t gpu_addr;
1661 unsigned fw_version;
1662 unsigned fb_version;
1663 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1664 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001665 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001666 struct delayed_work idle_work;
1667 const struct firmware *fw; /* VCE firmware */
1668 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1669 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001670 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001671};
1672
1673/*
1674 * SDMA
1675 */
1676struct amdgpu_sdma {
1677 /* SDMA firmware */
1678 const struct firmware *fw;
1679 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001680 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001681
1682 struct amdgpu_ring ring;
1683};
1684
1685/*
1686 * Firmware
1687 */
1688struct amdgpu_firmware {
1689 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1690 bool smu_load;
1691 struct amdgpu_bo *fw_buf;
1692 unsigned int fw_size;
1693};
1694
1695/*
1696 * Benchmarking
1697 */
1698void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1699
1700
1701/*
1702 * Testing
1703 */
1704void amdgpu_test_moves(struct amdgpu_device *adev);
1705void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1706 struct amdgpu_ring *cpA,
1707 struct amdgpu_ring *cpB);
1708void amdgpu_test_syncing(struct amdgpu_device *adev);
1709
1710/*
1711 * MMU Notifier
1712 */
1713#if defined(CONFIG_MMU_NOTIFIER)
1714int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1715void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1716#else
1717static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1718{
1719 return -ENODEV;
1720}
1721static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1722#endif
1723
1724/*
1725 * Debugfs
1726 */
1727struct amdgpu_debugfs {
1728 struct drm_info_list *files;
1729 unsigned num_files;
1730};
1731
1732int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1733 struct drm_info_list *files,
1734 unsigned nfiles);
1735int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1736
1737#if defined(CONFIG_DEBUG_FS)
1738int amdgpu_debugfs_init(struct drm_minor *minor);
1739void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1740#endif
1741
1742/*
1743 * amdgpu smumgr functions
1744 */
1745struct amdgpu_smumgr_funcs {
1746 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1747 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1748 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1749};
1750
1751/*
1752 * amdgpu smumgr
1753 */
1754struct amdgpu_smumgr {
1755 struct amdgpu_bo *toc_buf;
1756 struct amdgpu_bo *smu_buf;
1757 /* asic priv smu data */
1758 void *priv;
1759 spinlock_t smu_lock;
1760 /* smumgr functions */
1761 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1762 /* ucode loading complete flag */
1763 uint32_t fw_flags;
1764};
1765
1766/*
1767 * ASIC specific register table accessible by UMD
1768 */
1769struct amdgpu_allowed_register_entry {
1770 uint32_t reg_offset;
1771 bool untouched;
1772 bool grbm_indexed;
1773};
1774
1775struct amdgpu_cu_info {
1776 uint32_t number; /* total active CU number */
1777 uint32_t ao_cu_mask;
1778 uint32_t bitmap[4][4];
1779};
1780
1781
1782/*
1783 * ASIC specific functions.
1784 */
1785struct amdgpu_asic_funcs {
1786 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1787 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1788 u32 sh_num, u32 reg_offset, u32 *value);
1789 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1790 int (*reset)(struct amdgpu_device *adev);
1791 /* wait for mc_idle */
1792 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1793 /* get the reference clock */
1794 u32 (*get_xclk)(struct amdgpu_device *adev);
1795 /* get the gpu clock counter */
1796 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1797 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1798 /* MM block clocks */
1799 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1800 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1801};
1802
1803/*
1804 * IOCTL.
1805 */
1806int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1807 struct drm_file *filp);
1808int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1809 struct drm_file *filp);
1810
1811int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1812 struct drm_file *filp);
1813int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *filp);
1815int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1816 struct drm_file *filp);
1817int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1818 struct drm_file *filp);
1819int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1820 struct drm_file *filp);
1821int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *filp);
1823int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1824int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1825
1826int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *filp);
1828
1829/* VRAM scratch page for HDP bug, default vram page */
1830struct amdgpu_vram_scratch {
1831 struct amdgpu_bo *robj;
1832 volatile uint32_t *ptr;
1833 u64 gpu_addr;
1834};
1835
1836/*
1837 * ACPI
1838 */
1839struct amdgpu_atif_notification_cfg {
1840 bool enabled;
1841 int command_code;
1842};
1843
1844struct amdgpu_atif_notifications {
1845 bool display_switch;
1846 bool expansion_mode_change;
1847 bool thermal_state;
1848 bool forced_power_state;
1849 bool system_power_state;
1850 bool display_conf_change;
1851 bool px_gfx_switch;
1852 bool brightness_change;
1853 bool dgpu_display_event;
1854};
1855
1856struct amdgpu_atif_functions {
1857 bool system_params;
1858 bool sbios_requests;
1859 bool select_active_disp;
1860 bool lid_state;
1861 bool get_tv_standard;
1862 bool set_tv_standard;
1863 bool get_panel_expansion_mode;
1864 bool set_panel_expansion_mode;
1865 bool temperature_change;
1866 bool graphics_device_types;
1867};
1868
1869struct amdgpu_atif {
1870 struct amdgpu_atif_notifications notifications;
1871 struct amdgpu_atif_functions functions;
1872 struct amdgpu_atif_notification_cfg notification_cfg;
1873 struct amdgpu_encoder *encoder_for_bl;
1874};
1875
1876struct amdgpu_atcs_functions {
1877 bool get_ext_state;
1878 bool pcie_perf_req;
1879 bool pcie_dev_rdy;
1880 bool pcie_bus_width;
1881};
1882
1883struct amdgpu_atcs {
1884 struct amdgpu_atcs_functions functions;
1885};
1886
Alex Deucher97b2e202015-04-20 16:51:00 -04001887/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001888 * CGS
1889 */
1890void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1891void amdgpu_cgs_destroy_device(void *cgs_device);
1892
1893
1894/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001895 * Core structure, functions and helpers.
1896 */
1897typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1898typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1899
1900typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1901typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1902
Alex Deucher8faf0e02015-07-28 11:50:31 -04001903struct amdgpu_ip_block_status {
1904 bool valid;
1905 bool sw;
1906 bool hw;
1907};
1908
Alex Deucher97b2e202015-04-20 16:51:00 -04001909struct amdgpu_device {
1910 struct device *dev;
1911 struct drm_device *ddev;
1912 struct pci_dev *pdev;
1913 struct rw_semaphore exclusive_lock;
1914
1915 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001916 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001917 uint32_t family;
1918 uint32_t rev_id;
1919 uint32_t external_rev_id;
1920 unsigned long flags;
1921 int usec_timeout;
1922 const struct amdgpu_asic_funcs *asic_funcs;
1923 bool shutdown;
1924 bool suspend;
1925 bool need_dma32;
1926 bool accel_working;
1927 bool needs_reset;
1928 struct work_struct reset_work;
1929 struct notifier_block acpi_nb;
1930 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1931 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1932 unsigned debugfs_count;
1933#if defined(CONFIG_DEBUG_FS)
1934 struct dentry *debugfs_regs;
1935#endif
1936 struct amdgpu_atif atif;
1937 struct amdgpu_atcs atcs;
1938 struct mutex srbm_mutex;
1939 /* GRBM index mutex. Protects concurrent access to GRBM index */
1940 struct mutex grbm_idx_mutex;
1941 struct dev_pm_domain vga_pm_domain;
1942 bool have_disp_power_ref;
1943
1944 /* BIOS */
1945 uint8_t *bios;
1946 bool is_atom_bios;
1947 uint16_t bios_header_start;
1948 struct amdgpu_bo *stollen_vga_memory;
1949 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1950
1951 /* Register/doorbell mmio */
1952 resource_size_t rmmio_base;
1953 resource_size_t rmmio_size;
1954 void __iomem *rmmio;
1955 /* protects concurrent MM_INDEX/DATA based register access */
1956 spinlock_t mmio_idx_lock;
1957 /* protects concurrent SMC based register access */
1958 spinlock_t smc_idx_lock;
1959 amdgpu_rreg_t smc_rreg;
1960 amdgpu_wreg_t smc_wreg;
1961 /* protects concurrent PCIE register access */
1962 spinlock_t pcie_idx_lock;
1963 amdgpu_rreg_t pcie_rreg;
1964 amdgpu_wreg_t pcie_wreg;
1965 /* protects concurrent UVD register access */
1966 spinlock_t uvd_ctx_idx_lock;
1967 amdgpu_rreg_t uvd_ctx_rreg;
1968 amdgpu_wreg_t uvd_ctx_wreg;
1969 /* protects concurrent DIDT register access */
1970 spinlock_t didt_idx_lock;
1971 amdgpu_rreg_t didt_rreg;
1972 amdgpu_wreg_t didt_wreg;
1973 /* protects concurrent ENDPOINT (audio) register access */
1974 spinlock_t audio_endpt_idx_lock;
1975 amdgpu_block_rreg_t audio_endpt_rreg;
1976 amdgpu_block_wreg_t audio_endpt_wreg;
1977 void __iomem *rio_mem;
1978 resource_size_t rio_mem_size;
1979 struct amdgpu_doorbell doorbell;
1980
1981 /* clock/pll info */
1982 struct amdgpu_clock clock;
1983
1984 /* MC */
1985 struct amdgpu_mc mc;
1986 struct amdgpu_gart gart;
1987 struct amdgpu_dummy_page dummy_page;
1988 struct amdgpu_vm_manager vm_manager;
1989
1990 /* memory management */
1991 struct amdgpu_mman mman;
1992 struct amdgpu_gem gem;
1993 struct amdgpu_vram_scratch vram_scratch;
1994 struct amdgpu_wb wb;
1995 atomic64_t vram_usage;
1996 atomic64_t vram_vis_usage;
1997 atomic64_t gtt_usage;
1998 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02001999 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002000
2001 /* display */
2002 struct amdgpu_mode_info mode_info;
2003 struct work_struct hotplug_work;
2004 struct amdgpu_irq_src crtc_irq;
2005 struct amdgpu_irq_src pageflip_irq;
2006 struct amdgpu_irq_src hpd_irq;
2007
2008 /* rings */
2009 wait_queue_head_t fence_queue;
2010 unsigned fence_context;
2011 struct mutex ring_lock;
2012 unsigned num_rings;
2013 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2014 bool ib_pool_ready;
2015 struct amdgpu_sa_manager ring_tmp_bo;
2016
2017 /* interrupts */
2018 struct amdgpu_irq irq;
2019
2020 /* dpm */
2021 struct amdgpu_pm pm;
2022 u32 cg_flags;
2023 u32 pg_flags;
2024
2025 /* amdgpu smumgr */
2026 struct amdgpu_smumgr smu;
2027
2028 /* gfx */
2029 struct amdgpu_gfx gfx;
2030
2031 /* sdma */
2032 struct amdgpu_sdma sdma[2];
2033 struct amdgpu_irq_src sdma_trap_irq;
2034 struct amdgpu_irq_src sdma_illegal_inst_irq;
2035
2036 /* uvd */
2037 bool has_uvd;
2038 struct amdgpu_uvd uvd;
2039
2040 /* vce */
2041 struct amdgpu_vce vce;
2042
2043 /* firmwares */
2044 struct amdgpu_firmware firmware;
2045
2046 /* GDS */
2047 struct amdgpu_gds gds;
2048
2049 const struct amdgpu_ip_block_version *ip_blocks;
2050 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002051 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002052 struct mutex mn_lock;
2053 DECLARE_HASHTABLE(mn_hash, 7);
2054
2055 /* tracking pinned memory */
2056 u64 vram_pin_size;
2057 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002058
2059 /* amdkfd interface */
2060 struct kfd_dev *kfd;
Alex Deucher97b2e202015-04-20 16:51:00 -04002061};
2062
2063bool amdgpu_device_is_px(struct drm_device *dev);
2064int amdgpu_device_init(struct amdgpu_device *adev,
2065 struct drm_device *ddev,
2066 struct pci_dev *pdev,
2067 uint32_t flags);
2068void amdgpu_device_fini(struct amdgpu_device *adev);
2069int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2070
2071uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2072 bool always_indirect);
2073void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2074 bool always_indirect);
2075u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2076void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2077
2078u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2079void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2080
2081/*
2082 * Cast helper
2083 */
2084extern const struct fence_ops amdgpu_fence_ops;
2085static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2086{
2087 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2088
2089 if (__f->base.ops == &amdgpu_fence_ops)
2090 return __f;
2091
2092 return NULL;
2093}
2094
2095/*
2096 * Registers read & write functions.
2097 */
2098#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2099#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2100#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2101#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2102#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2103#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2104#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2105#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2106#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2107#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2108#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2109#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2110#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2111#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2112#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2113#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2114#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2115#define WREG32_P(reg, val, mask) \
2116 do { \
2117 uint32_t tmp_ = RREG32(reg); \
2118 tmp_ &= (mask); \
2119 tmp_ |= ((val) & ~(mask)); \
2120 WREG32(reg, tmp_); \
2121 } while (0)
2122#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2123#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2124#define WREG32_PLL_P(reg, val, mask) \
2125 do { \
2126 uint32_t tmp_ = RREG32_PLL(reg); \
2127 tmp_ &= (mask); \
2128 tmp_ |= ((val) & ~(mask)); \
2129 WREG32_PLL(reg, tmp_); \
2130 } while (0)
2131#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2132#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2133#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2134
2135#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2136#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2137
2138#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2139#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2140
2141#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2142 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2143 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2144
2145#define REG_GET_FIELD(value, reg, field) \
2146 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2147
2148/*
2149 * BIOS helpers.
2150 */
2151#define RBIOS8(i) (adev->bios[i])
2152#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2153#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2154
2155/*
2156 * RING helpers.
2157 */
2158static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2159{
2160 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002161 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002162 ring->ring[ring->wptr++] = v;
2163 ring->wptr &= ring->ptr_mask;
2164 ring->count_dw--;
2165 ring->ring_free_dw--;
2166}
2167
2168/*
2169 * ASICs macro.
2170 */
2171#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2172#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2173#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2174#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2175#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2176#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2177#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2178#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2179#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2180#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2181#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2182#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2183#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2184#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2185#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2186#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2187#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2188#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2189#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2190#define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2191#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2192#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2193#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2194#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2195#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002196#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002197#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2198#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002199#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002200#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2201#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2202#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2203#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2204#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2205#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2206#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2207#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2208#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2209#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2210#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2211#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2212#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2213#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2214#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2215#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2216#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2217#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2218#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2219#define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
2220#define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
2221#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2222#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2223#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2224#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2225#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2226#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2227#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2228#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2229#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2230#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2231#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2232#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
Sonny Jiangb7a07762015-05-28 15:47:53 -04002233#define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
Alex Deucher97b2e202015-04-20 16:51:00 -04002234#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2235#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2236#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2237#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2238#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2239
2240#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2241
2242/* Common functions */
2243int amdgpu_gpu_reset(struct amdgpu_device *adev);
2244void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2245bool amdgpu_card_posted(struct amdgpu_device *adev);
2246void amdgpu_update_display_priority(struct amdgpu_device *adev);
2247bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
2248int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2249int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2250 u32 ip_instance, u32 ring,
2251 struct amdgpu_ring **out_ring);
2252void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2253bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2254int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2255 uint32_t flags);
2256bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2257bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2258uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2259 struct ttm_mem_reg *mem);
2260void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2261void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2262void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2263void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2264 const u32 *registers,
2265 const u32 array_size);
2266
2267bool amdgpu_device_is_px(struct drm_device *dev);
2268/* atpx handler */
2269#if defined(CONFIG_VGA_SWITCHEROO)
2270void amdgpu_register_atpx_handler(void);
2271void amdgpu_unregister_atpx_handler(void);
2272#else
2273static inline void amdgpu_register_atpx_handler(void) {}
2274static inline void amdgpu_unregister_atpx_handler(void) {}
2275#endif
2276
2277/*
2278 * KMS
2279 */
2280extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2281extern int amdgpu_max_kms_ioctl;
2282
2283int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2284int amdgpu_driver_unload_kms(struct drm_device *dev);
2285void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2286int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2287void amdgpu_driver_postclose_kms(struct drm_device *dev,
2288 struct drm_file *file_priv);
2289void amdgpu_driver_preclose_kms(struct drm_device *dev,
2290 struct drm_file *file_priv);
2291int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2292int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2293u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2294int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2295void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2296int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2297 int *max_error,
2298 struct timeval *vblank_time,
2299 unsigned flags);
2300long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2301 unsigned long arg);
2302
2303/*
2304 * vm
2305 */
2306int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2307void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2308struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2309 struct amdgpu_vm *vm,
2310 struct list_head *head);
Christian König7f8a5292015-07-20 16:09:40 +02002311int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
2312 struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002313void amdgpu_vm_flush(struct amdgpu_ring *ring,
2314 struct amdgpu_vm *vm,
2315 struct amdgpu_fence *updates);
2316void amdgpu_vm_fence(struct amdgpu_device *adev,
2317 struct amdgpu_vm *vm,
2318 struct amdgpu_fence *fence);
2319uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2320int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2321 struct amdgpu_vm *vm);
2322int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2323 struct amdgpu_vm *vm);
2324int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08002325 struct amdgpu_vm *vm, struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002326int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2327 struct amdgpu_bo_va *bo_va,
2328 struct ttm_mem_reg *mem);
2329void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2330 struct amdgpu_bo *bo);
2331struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2332 struct amdgpu_bo *bo);
2333struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2334 struct amdgpu_vm *vm,
2335 struct amdgpu_bo *bo);
2336int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2337 struct amdgpu_bo_va *bo_va,
2338 uint64_t addr, uint64_t offset,
2339 uint64_t size, uint32_t flags);
2340int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2341 struct amdgpu_bo_va *bo_va,
2342 uint64_t addr);
2343void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2344 struct amdgpu_bo_va *bo_va);
2345
2346/*
2347 * functions used by amdgpu_encoder.c
2348 */
2349struct amdgpu_afmt_acr {
2350 u32 clock;
2351
2352 int n_32khz;
2353 int cts_32khz;
2354
2355 int n_44_1khz;
2356 int cts_44_1khz;
2357
2358 int n_48khz;
2359 int cts_48khz;
2360
2361};
2362
2363struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2364
2365/* amdgpu_acpi.c */
2366#if defined(CONFIG_ACPI)
2367int amdgpu_acpi_init(struct amdgpu_device *adev);
2368void amdgpu_acpi_fini(struct amdgpu_device *adev);
2369bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2370int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2371 u8 perf_req, bool advertise);
2372int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2373#else
2374static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2375static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2376#endif
2377
2378struct amdgpu_bo_va_mapping *
2379amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2380 uint64_t addr, struct amdgpu_bo **bo);
2381
2382#include "amdgpu_object.h"
2383
2384#endif