blob: 2b8af75abc232eb7055abe4ba92bf26f30f0bbba [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Support for PCI bridges found on Power Macintoshes.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11004 * Copyright (C) 2003-2005 Benjamin Herrenschmuidt (benh@kernel.crashing.org)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10005 * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
13#include <linux/kernel.h>
14#include <linux/pci.h>
15#include <linux/delay.h>
16#include <linux/string.h>
17#include <linux/init.h>
18#include <linux/bootmem.h>
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -070019#include <linux/irq.h>
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100020#include <linux/of_pci.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021
22#include <asm/sections.h>
23#include <asm/io.h>
24#include <asm/prom.h>
25#include <asm/pci-bridge.h>
26#include <asm/machdep.h>
27#include <asm/pmac_feature.h>
Paul Mackerras830825d2005-10-26 17:16:38 +100028#include <asm/grackle.h>
Paul Mackerras3c3f42d2005-10-10 22:58:41 +100029#include <asm/ppc-pci.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030
31#undef DEBUG
32
33#ifdef DEBUG
34#define DBG(x...) printk(x)
35#else
36#define DBG(x...)
37#endif
38
Paul Mackerras14cf11a2005-09-26 16:04:21 +100039/* XXX Could be per-controller, but I don't think we risk anything by
40 * assuming we won't have both UniNorth and Bandit */
41static int has_uninorth;
Paul Mackerras35499c02005-10-22 16:02:39 +100042#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043static struct pci_controller *u3_agp;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +100044#else
45static int has_second_ohare;
Paul Mackerras35499c02005-10-22 16:02:39 +100046#endif /* CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048extern int pcibios_assign_bus_offset;
49
50struct device_node *k2_skiplist[2];
51
52/*
53 * Magic constants for enabling cache coherency in the bandit/PSX bridge.
54 */
55#define BANDIT_DEVID_2 8
56#define BANDIT_REVID 3
57
58#define BANDIT_DEVNUM 11
59#define BANDIT_MAGIC 0x50
60#define BANDIT_COHERENT 0x40
61
62static int __init fixup_one_level_bus_range(struct device_node *node, int higher)
63{
64 for (; node != 0;node = node->sibling) {
Jeremy Kerr018a3d12006-07-12 15:40:29 +100065 const int * bus_range;
66 const unsigned int *class_code;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100067 int len;
68
69 /* For PCI<->PCI bridges or CardBus bridges, we go down */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +100070 class_code = of_get_property(node, "class-code", NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100071 if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
72 (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
73 continue;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +100074 bus_range = of_get_property(node, "bus-range", &len);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100075 if (bus_range != NULL && len > 2 * sizeof(int)) {
76 if (bus_range[1] > higher)
77 higher = bus_range[1];
78 }
79 higher = fixup_one_level_bus_range(node->child, higher);
80 }
81 return higher;
82}
83
84/* This routine fixes the "bus-range" property of all bridges in the
85 * system since they tend to have their "last" member wrong on macs
86 *
87 * Note that the bus numbers manipulated here are OF bus numbers, they
88 * are not Linux bus numbers.
89 */
90static void __init fixup_bus_range(struct device_node *bridge)
91{
Jeremy Kerr018a3d12006-07-12 15:40:29 +100092 int *bus_range, len;
93 struct property *prop;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100094
95 /* Lookup the "bus-range" property for the hose */
Jeremy Kerr018a3d12006-07-12 15:40:29 +100096 prop = of_find_property(bridge, "bus-range", &len);
97 if (prop == NULL || prop->length < 2 * sizeof(int))
Paul Mackerras14cf11a2005-09-26 16:04:21 +100098 return;
Jeremy Kerr018a3d12006-07-12 15:40:29 +100099
Stephen Rothwell1a381472007-04-03 10:58:52 +1000100 bus_range = prop->value;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000101 bus_range[1] = fixup_one_level_bus_range(bridge->child, bus_range[1]);
102}
103
104/*
105 * Apple MacRISC (U3, UniNorth, Bandit, Chaos) PCI controllers.
106 *
107 * The "Bandit" version is present in all early PCI PowerMacs,
108 * and up to the first ones using Grackle. Some machines may
109 * have 2 bandit controllers (2 PCI busses).
110 *
111 * "Chaos" is used in some "Bandit"-type machines as a bridge
112 * for the separate display bus. It is accessed the same
113 * way as bandit, but cannot be probed for devices. It therefore
114 * has its own config access functions.
115 *
116 * The "UniNorth" version is present in all Core99 machines
117 * (iBook, G4, new IMacs, and all the recent Apple machines).
118 * It contains 3 controllers in one ASIC.
119 *
120 * The U3 is the bridge used on G5 machines. It contains an
121 * AGP bus which is dealt with the old UniNorth access routines
122 * and a HyperTransport bus which uses its own set of access
123 * functions.
124 */
125
126#define MACRISC_CFA0(devfn, off) \
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100127 ((1 << (unsigned int)PCI_SLOT(dev_fn)) \
128 | (((unsigned int)PCI_FUNC(dev_fn)) << 8) \
129 | (((unsigned int)(off)) & 0xFCUL))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000130
131#define MACRISC_CFA1(bus, devfn, off) \
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100132 ((((unsigned int)(bus)) << 16) \
133 |(((unsigned int)(devfn)) << 8) \
134 |(((unsigned int)(off)) & 0xFCUL) \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000135 |1UL)
136
Al Virode125bf2006-02-01 05:18:43 -0500137static volatile void __iomem *macrisc_cfg_access(struct pci_controller* hose,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000138 u8 bus, u8 dev_fn, u8 offset)
139{
140 unsigned int caddr;
141
142 if (bus == hose->first_busno) {
143 if (dev_fn < (11 << 3))
Al Virode125bf2006-02-01 05:18:43 -0500144 return NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000145 caddr = MACRISC_CFA0(dev_fn, offset);
146 } else
147 caddr = MACRISC_CFA1(bus, dev_fn, offset);
148
149 /* Uninorth will return garbage if we don't read back the value ! */
150 do {
151 out_le32(hose->cfg_addr, caddr);
152 } while (in_le32(hose->cfg_addr) != caddr);
153
154 offset &= has_uninorth ? 0x07 : 0x03;
Al Virode125bf2006-02-01 05:18:43 -0500155 return hose->cfg_data + offset;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000156}
157
158static int macrisc_read_config(struct pci_bus *bus, unsigned int devfn,
159 int offset, int len, u32 *val)
160{
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000161 struct pci_controller *hose;
Al Virode125bf2006-02-01 05:18:43 -0500162 volatile void __iomem *addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000164 hose = pci_bus_to_host(bus);
165 if (hose == NULL)
166 return PCIBIOS_DEVICE_NOT_FOUND;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100167 if (offset >= 0x100)
168 return PCIBIOS_BAD_REGISTER_NUMBER;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169 addr = macrisc_cfg_access(hose, bus->number, devfn, offset);
170 if (!addr)
171 return PCIBIOS_DEVICE_NOT_FOUND;
172 /*
173 * Note: the caller has already checked that offset is
174 * suitably aligned and that len is 1, 2 or 4.
175 */
176 switch (len) {
177 case 1:
Al Virode125bf2006-02-01 05:18:43 -0500178 *val = in_8(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000179 break;
180 case 2:
Al Virode125bf2006-02-01 05:18:43 -0500181 *val = in_le16(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182 break;
183 default:
Al Virode125bf2006-02-01 05:18:43 -0500184 *val = in_le32(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185 break;
186 }
187 return PCIBIOS_SUCCESSFUL;
188}
189
190static int macrisc_write_config(struct pci_bus *bus, unsigned int devfn,
191 int offset, int len, u32 val)
192{
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000193 struct pci_controller *hose;
Al Virode125bf2006-02-01 05:18:43 -0500194 volatile void __iomem *addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000195
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000196 hose = pci_bus_to_host(bus);
197 if (hose == NULL)
198 return PCIBIOS_DEVICE_NOT_FOUND;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100199 if (offset >= 0x100)
200 return PCIBIOS_BAD_REGISTER_NUMBER;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201 addr = macrisc_cfg_access(hose, bus->number, devfn, offset);
202 if (!addr)
203 return PCIBIOS_DEVICE_NOT_FOUND;
204 /*
205 * Note: the caller has already checked that offset is
206 * suitably aligned and that len is 1, 2 or 4.
207 */
208 switch (len) {
209 case 1:
Al Virode125bf2006-02-01 05:18:43 -0500210 out_8(addr, val);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000211 break;
212 case 2:
Al Virode125bf2006-02-01 05:18:43 -0500213 out_le16(addr, val);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214 break;
215 default:
Al Virode125bf2006-02-01 05:18:43 -0500216 out_le32(addr, val);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217 break;
218 }
219 return PCIBIOS_SUCCESSFUL;
220}
221
222static struct pci_ops macrisc_pci_ops =
223{
Nathan Lynch3fac10e2007-08-10 05:18:41 +1000224 .read = macrisc_read_config,
225 .write = macrisc_write_config,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226};
227
Paul Mackerras35499c02005-10-22 16:02:39 +1000228#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000229/*
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000230 * Verify that a specific (bus, dev_fn) exists on chaos
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000231 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100232static int chaos_validate_dev(struct pci_bus *bus, int devfn, int offset)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233{
234 struct device_node *np;
Jeremy Kerr018a3d12006-07-12 15:40:29 +1000235 const u32 *vendor, *device;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100237 if (offset >= 0x100)
238 return PCIBIOS_BAD_REGISTER_NUMBER;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000239 np = of_pci_find_child_device(bus->dev.of_node, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000240 if (np == NULL)
241 return PCIBIOS_DEVICE_NOT_FOUND;
242
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000243 vendor = of_get_property(np, "vendor-id", NULL);
244 device = of_get_property(np, "device-id", NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245 if (vendor == NULL || device == NULL)
246 return PCIBIOS_DEVICE_NOT_FOUND;
247
248 if ((*vendor == 0x106b) && (*device == 3) && (offset >= 0x10)
249 && (offset != 0x14) && (offset != 0x18) && (offset <= 0x24))
250 return PCIBIOS_BAD_REGISTER_NUMBER;
251
252 return PCIBIOS_SUCCESSFUL;
253}
254
255static int
256chaos_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
257 int len, u32 *val)
258{
259 int result = chaos_validate_dev(bus, devfn, offset);
260 if (result == PCIBIOS_BAD_REGISTER_NUMBER)
261 *val = ~0U;
262 if (result != PCIBIOS_SUCCESSFUL)
263 return result;
264 return macrisc_read_config(bus, devfn, offset, len, val);
265}
266
267static int
268chaos_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
269 int len, u32 val)
270{
271 int result = chaos_validate_dev(bus, devfn, offset);
272 if (result != PCIBIOS_SUCCESSFUL)
273 return result;
274 return macrisc_write_config(bus, devfn, offset, len, val);
275}
276
277static struct pci_ops chaos_pci_ops =
278{
Nathan Lynch3fac10e2007-08-10 05:18:41 +1000279 .read = chaos_read_config,
280 .write = chaos_write_config,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000281};
282
Paul Mackerras35499c02005-10-22 16:02:39 +1000283static void __init setup_chaos(struct pci_controller *hose,
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100284 struct resource *addr)
Paul Mackerras35499c02005-10-22 16:02:39 +1000285{
286 /* assume a `chaos' bridge */
287 hose->ops = &chaos_pci_ops;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100288 hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
289 hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
Paul Mackerras35499c02005-10-22 16:02:39 +1000290}
Paul Mackerras35499c02005-10-22 16:02:39 +1000291#endif /* CONFIG_PPC32 */
292
293#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294/*
295 * These versions of U3 HyperTransport config space access ops do not
296 * implement self-view of the HT host yet
297 */
298
299/*
300 * This function deals with some "special cases" devices.
301 *
302 * 0 -> No special case
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300303 * 1 -> Skip the device but act as if the access was successful
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000304 * (return 0xff's on reads, eventually, cache config space
305 * accesses in a later version)
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200306 * -1 -> Hide the device (unsuccessful access)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000307 */
308static int u3_ht_skip_device(struct pci_controller *hose,
309 struct pci_bus *bus, unsigned int devfn)
310{
311 struct device_node *busdn, *dn;
312 int i;
313
314 /* We only allow config cycles to devices that are in OF device-tree
315 * as we are apparently having some weird things going on with some
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100316 * revs of K2 on recent G5s, except for the host bridge itself, which
317 * is missing from the tree but we know we can probe.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318 */
319 if (bus->self)
320 busdn = pci_device_to_OF_node(bus->self);
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100321 else if (devfn == 0)
322 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000323 else
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100324 busdn = hose->dn;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325 for (dn = busdn->child; dn; dn = dn->sibling)
linase07102d2005-12-05 19:37:35 -0600326 if (PCI_DN(dn) && PCI_DN(dn)->devfn == devfn)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327 break;
328 if (dn == NULL)
329 return -1;
330
331 /*
332 * When a device in K2 is powered down, we die on config
333 * cycle accesses. Fix that here.
334 */
335 for (i=0; i<2; i++)
336 if (k2_skiplist[i] == dn)
337 return 1;
338
339 return 0;
340}
341
342#define U3_HT_CFA0(devfn, off) \
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100343 ((((unsigned int)devfn) << 8) | offset)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344#define U3_HT_CFA1(bus, devfn, off) \
345 (U3_HT_CFA0(devfn, off) \
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100346 + (((unsigned int)bus) << 16) \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000347 + 0x01000000UL)
348
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100349static void __iomem *u3_ht_cfg_access(struct pci_controller *hose, u8 bus,
350 u8 devfn, u8 offset, int *swap)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351{
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100352 *swap = 1;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000353 if (bus == hose->first_busno) {
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100354 if (devfn != 0)
355 return hose->cfg_data + U3_HT_CFA0(devfn, offset);
356 *swap = 0;
357 return ((void __iomem *)hose->cfg_addr) + (offset << 2);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000358 } else
Al Virode125bf2006-02-01 05:18:43 -0500359 return hose->cfg_data + U3_HT_CFA1(bus, devfn, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000360}
361
362static int u3_ht_read_config(struct pci_bus *bus, unsigned int devfn,
363 int offset, int len, u32 *val)
364{
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000365 struct pci_controller *hose;
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100366 void __iomem *addr;
367 int swap;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000369 hose = pci_bus_to_host(bus);
370 if (hose == NULL)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371 return PCIBIOS_DEVICE_NOT_FOUND;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100372 if (offset >= 0x100)
373 return PCIBIOS_BAD_REGISTER_NUMBER;
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100374 addr = u3_ht_cfg_access(hose, bus->number, devfn, offset, &swap);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375 if (!addr)
376 return PCIBIOS_DEVICE_NOT_FOUND;
377
378 switch (u3_ht_skip_device(hose, bus, devfn)) {
379 case 0:
380 break;
381 case 1:
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000382 switch (len) {
383 case 1:
384 *val = 0xff; break;
385 case 2:
386 *val = 0xffff; break;
387 default:
388 *val = 0xfffffffful; break;
389 }
390 return PCIBIOS_SUCCESSFUL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000391 default:
392 return PCIBIOS_DEVICE_NOT_FOUND;
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000393 }
394
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000395 /*
396 * Note: the caller has already checked that offset is
397 * suitably aligned and that len is 1, 2 or 4.
398 */
399 switch (len) {
400 case 1:
Al Virode125bf2006-02-01 05:18:43 -0500401 *val = in_8(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000402 break;
403 case 2:
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100404 *val = swap ? in_le16(addr) : in_be16(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000405 break;
406 default:
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100407 *val = swap ? in_le32(addr) : in_be32(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000408 break;
409 }
410 return PCIBIOS_SUCCESSFUL;
411}
412
413static int u3_ht_write_config(struct pci_bus *bus, unsigned int devfn,
414 int offset, int len, u32 val)
415{
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000416 struct pci_controller *hose;
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100417 void __iomem *addr;
418 int swap;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000419
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000420 hose = pci_bus_to_host(bus);
421 if (hose == NULL)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000422 return PCIBIOS_DEVICE_NOT_FOUND;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100423 if (offset >= 0x100)
424 return PCIBIOS_BAD_REGISTER_NUMBER;
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100425 addr = u3_ht_cfg_access(hose, bus->number, devfn, offset, &swap);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000426 if (!addr)
427 return PCIBIOS_DEVICE_NOT_FOUND;
428
429 switch (u3_ht_skip_device(hose, bus, devfn)) {
430 case 0:
431 break;
432 case 1:
433 return PCIBIOS_SUCCESSFUL;
434 default:
435 return PCIBIOS_DEVICE_NOT_FOUND;
436 }
437
438 /*
439 * Note: the caller has already checked that offset is
440 * suitably aligned and that len is 1, 2 or 4.
441 */
442 switch (len) {
443 case 1:
Al Virode125bf2006-02-01 05:18:43 -0500444 out_8(addr, val);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000445 break;
446 case 2:
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100447 swap ? out_le16(addr, val) : out_be16(addr, val);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000448 break;
449 default:
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100450 swap ? out_le32(addr, val) : out_be32(addr, val);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000451 break;
452 }
453 return PCIBIOS_SUCCESSFUL;
454}
455
456static struct pci_ops u3_ht_pci_ops =
457{
Nathan Lynch3fac10e2007-08-10 05:18:41 +1000458 .read = u3_ht_read_config,
459 .write = u3_ht_write_config,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460};
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100461
462#define U4_PCIE_CFA0(devfn, off) \
463 ((1 << ((unsigned int)PCI_SLOT(dev_fn))) \
464 | (((unsigned int)PCI_FUNC(dev_fn)) << 8) \
465 | ((((unsigned int)(off)) >> 8) << 28) \
466 | (((unsigned int)(off)) & 0xfcU))
467
468#define U4_PCIE_CFA1(bus, devfn, off) \
469 ((((unsigned int)(bus)) << 16) \
470 |(((unsigned int)(devfn)) << 8) \
471 | ((((unsigned int)(off)) >> 8) << 28) \
472 |(((unsigned int)(off)) & 0xfcU) \
473 |1UL)
474
Al Virode125bf2006-02-01 05:18:43 -0500475static volatile void __iomem *u4_pcie_cfg_access(struct pci_controller* hose,
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100476 u8 bus, u8 dev_fn, int offset)
477{
478 unsigned int caddr;
479
480 if (bus == hose->first_busno) {
481 caddr = U4_PCIE_CFA0(dev_fn, offset);
482 } else
483 caddr = U4_PCIE_CFA1(bus, dev_fn, offset);
484
485 /* Uninorth will return garbage if we don't read back the value ! */
486 do {
487 out_le32(hose->cfg_addr, caddr);
488 } while (in_le32(hose->cfg_addr) != caddr);
489
490 offset &= 0x03;
Al Virode125bf2006-02-01 05:18:43 -0500491 return hose->cfg_data + offset;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100492}
493
494static int u4_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
495 int offset, int len, u32 *val)
496{
497 struct pci_controller *hose;
Al Virode125bf2006-02-01 05:18:43 -0500498 volatile void __iomem *addr;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100499
500 hose = pci_bus_to_host(bus);
501 if (hose == NULL)
502 return PCIBIOS_DEVICE_NOT_FOUND;
503 if (offset >= 0x1000)
504 return PCIBIOS_BAD_REGISTER_NUMBER;
505 addr = u4_pcie_cfg_access(hose, bus->number, devfn, offset);
506 if (!addr)
507 return PCIBIOS_DEVICE_NOT_FOUND;
508 /*
509 * Note: the caller has already checked that offset is
510 * suitably aligned and that len is 1, 2 or 4.
511 */
512 switch (len) {
513 case 1:
Al Virode125bf2006-02-01 05:18:43 -0500514 *val = in_8(addr);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100515 break;
516 case 2:
Al Virode125bf2006-02-01 05:18:43 -0500517 *val = in_le16(addr);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100518 break;
519 default:
Al Virode125bf2006-02-01 05:18:43 -0500520 *val = in_le32(addr);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100521 break;
522 }
523 return PCIBIOS_SUCCESSFUL;
524}
525
526static int u4_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
527 int offset, int len, u32 val)
528{
529 struct pci_controller *hose;
Al Virode125bf2006-02-01 05:18:43 -0500530 volatile void __iomem *addr;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100531
532 hose = pci_bus_to_host(bus);
533 if (hose == NULL)
534 return PCIBIOS_DEVICE_NOT_FOUND;
535 if (offset >= 0x1000)
536 return PCIBIOS_BAD_REGISTER_NUMBER;
537 addr = u4_pcie_cfg_access(hose, bus->number, devfn, offset);
538 if (!addr)
539 return PCIBIOS_DEVICE_NOT_FOUND;
540 /*
541 * Note: the caller has already checked that offset is
542 * suitably aligned and that len is 1, 2 or 4.
543 */
544 switch (len) {
545 case 1:
Al Virode125bf2006-02-01 05:18:43 -0500546 out_8(addr, val);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100547 break;
548 case 2:
Al Virode125bf2006-02-01 05:18:43 -0500549 out_le16(addr, val);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100550 break;
551 default:
Al Virode125bf2006-02-01 05:18:43 -0500552 out_le32(addr, val);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100553 break;
554 }
555 return PCIBIOS_SUCCESSFUL;
556}
557
558static struct pci_ops u4_pcie_pci_ops =
559{
Nathan Lynch3fac10e2007-08-10 05:18:41 +1000560 .read = u4_pcie_read_config,
561 .write = u4_pcie_write_config,
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100562};
563
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800564static void pmac_pci_fixup_u4_of_node(struct pci_dev *dev)
Benjamin Herrenschmidt16fa42a2011-09-29 15:57:01 +1000565{
566 /* Apple's device-tree "hides" the root complex virtual P2P bridge
567 * on U4. However, Linux sees it, causing the PCI <-> OF matching
568 * code to fail to properly match devices below it. This works around
569 * it by setting the node of the bridge to point to the PHB node,
570 * which is not entirely correct but fixes the matching code and
571 * doesn't break anything else. It's also the simplest possible fix.
572 */
573 if (dev->dev.of_node == NULL)
574 dev->dev.of_node = pcibios_get_phb_of_node(dev->bus);
575}
576DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_APPLE, 0x5b, pmac_pci_fixup_u4_of_node);
577
Paul Mackerras35499c02005-10-22 16:02:39 +1000578#endif /* CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000579
Paul Mackerras35499c02005-10-22 16:02:39 +1000580#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581/*
582 * For a bandit bridge, turn on cache coherency if necessary.
583 * N.B. we could clean this up using the hose ops directly.
584 */
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000585static void __init init_bandit(struct pci_controller *bp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000586{
587 unsigned int vendev, magic;
588 int rev;
589
590 /* read the word at offset 0 in config space for device 11 */
591 out_le32(bp->cfg_addr, (1UL << BANDIT_DEVNUM) + PCI_VENDOR_ID);
592 udelay(2);
593 vendev = in_le32(bp->cfg_data);
594 if (vendev == (PCI_DEVICE_ID_APPLE_BANDIT << 16) +
595 PCI_VENDOR_ID_APPLE) {
596 /* read the revision id */
597 out_le32(bp->cfg_addr,
598 (1UL << BANDIT_DEVNUM) + PCI_REVISION_ID);
599 udelay(2);
600 rev = in_8(bp->cfg_data);
601 if (rev != BANDIT_REVID)
602 printk(KERN_WARNING
603 "Unknown revision %d for bandit\n", rev);
604 } else if (vendev != (BANDIT_DEVID_2 << 16) + PCI_VENDOR_ID_APPLE) {
605 printk(KERN_WARNING "bandit isn't? (%x)\n", vendev);
606 return;
607 }
608
609 /* read the word at offset 0x50 */
610 out_le32(bp->cfg_addr, (1UL << BANDIT_DEVNUM) + BANDIT_MAGIC);
611 udelay(2);
612 magic = in_le32(bp->cfg_data);
613 if ((magic & BANDIT_COHERENT) != 0)
614 return;
615 magic |= BANDIT_COHERENT;
616 udelay(2);
617 out_le32(bp->cfg_data, magic);
618 printk(KERN_INFO "Cache coherency enabled for bandit/PSX\n");
619}
620
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000621/*
622 * Tweak the PCI-PCI bridge chip on the blue & white G3s.
623 */
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000624static void __init init_p2pbridge(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000625{
626 struct device_node *p2pbridge;
627 struct pci_controller* hose;
628 u8 bus, devfn;
629 u16 val;
630
631 /* XXX it would be better here to identify the specific
632 PCI-PCI bridge chip we have. */
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000633 p2pbridge = of_find_node_by_name(NULL, "pci-bridge");
634 if (p2pbridge == NULL
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000635 || p2pbridge->parent == NULL
636 || strcmp(p2pbridge->parent->name, "pci") != 0)
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000637 goto done;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000638 if (pci_device_from_OF_node(p2pbridge, &bus, &devfn) < 0) {
639 DBG("Can't find PCI infos for PCI<->PCI bridge\n");
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000640 goto done;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000641 }
642 /* Warning: At this point, we have not yet renumbered all busses.
643 * So we must use OF walking to find out hose
644 */
645 hose = pci_find_hose_for_OF_device(p2pbridge);
646 if (!hose) {
647 DBG("Can't find hose for PCI<->PCI bridge\n");
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000648 goto done;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000649 }
650 if (early_read_config_word(hose, bus, devfn,
651 PCI_BRIDGE_CONTROL, &val) < 0) {
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100652 printk(KERN_ERR "init_p2pbridge: couldn't read bridge"
653 " control\n");
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000654 goto done;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000655 }
656 val &= ~PCI_BRIDGE_CTL_MASTER_ABORT;
657 early_write_config_word(hose, bus, devfn, PCI_BRIDGE_CONTROL, val);
Stephen Rothwell30686ba2007-04-24 13:53:04 +1000658done:
659 of_node_put(p2pbridge);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660}
661
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000662static void __init init_second_ohare(void)
663{
664 struct device_node *np = of_find_node_by_name(NULL, "pci106b,7");
665 unsigned char bus, devfn;
666 unsigned short cmd;
667
668 if (np == NULL)
669 return;
670
671 /* This must run before we initialize the PICs since the second
672 * ohare hosts a PIC that will be accessed there.
673 */
674 if (pci_device_from_OF_node(np, &bus, &devfn) == 0) {
675 struct pci_controller* hose =
676 pci_find_hose_for_OF_device(np);
677 if (!hose) {
678 printk(KERN_ERR "Can't find PCI hose for OHare2 !\n");
Nicolas Palixafcb0652008-12-03 00:25:03 +0000679 of_node_put(np);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000680 return;
681 }
682 early_read_config_word(hose, bus, devfn, PCI_COMMAND, &cmd);
683 cmd |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
684 cmd &= ~PCI_COMMAND_IO;
685 early_write_config_word(hose, bus, devfn, PCI_COMMAND, cmd);
686 }
687 has_second_ohare = 1;
Nicolas Palixafcb0652008-12-03 00:25:03 +0000688 of_node_put(np);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000689}
690
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000691/*
692 * Some Apple desktop machines have a NEC PD720100A USB2 controller
693 * on the motherboard. Open Firmware, on these, will disable the
694 * EHCI part of it so it behaves like a pair of OHCI's. This fixup
695 * code re-enables it ;)
696 */
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000697static void __init fixup_nec_usb2(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698{
699 struct device_node *nec;
700
701 for (nec = NULL; (nec = of_find_node_by_name(nec, "usb")) != NULL;) {
702 struct pci_controller *hose;
Jeremy Kerr018a3d12006-07-12 15:40:29 +1000703 u32 data;
704 const u32 *prop;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000705 u8 bus, devfn;
Paul Mackerras35499c02005-10-22 16:02:39 +1000706
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000707 prop = of_get_property(nec, "vendor-id", NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708 if (prop == NULL)
709 continue;
710 if (0x1033 != *prop)
711 continue;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000712 prop = of_get_property(nec, "device-id", NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713 if (prop == NULL)
714 continue;
715 if (0x0035 != *prop)
716 continue;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000717 prop = of_get_property(nec, "reg", NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718 if (prop == NULL)
719 continue;
720 devfn = (prop[0] >> 8) & 0xff;
721 bus = (prop[0] >> 16) & 0xff;
722 if (PCI_FUNC(devfn) != 0)
723 continue;
724 hose = pci_find_hose_for_OF_device(nec);
725 if (!hose)
726 continue;
727 early_read_config_dword(hose, bus, devfn, 0xe4, &data);
728 if (data & 1UL) {
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100729 printk("Found NEC PD720100A USB2 chip with disabled"
730 " EHCI, fixing up...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000731 data &= ~1UL;
732 early_write_config_dword(hose, bus, devfn, 0xe4, data);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000733 }
734 }
735}
736
Paul Mackerras35499c02005-10-22 16:02:39 +1000737static void __init setup_bandit(struct pci_controller *hose,
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100738 struct resource *addr)
Paul Mackerras35499c02005-10-22 16:02:39 +1000739{
740 hose->ops = &macrisc_pci_ops;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100741 hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
742 hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
Paul Mackerras35499c02005-10-22 16:02:39 +1000743 init_bandit(hose);
744}
745
746static int __init setup_uninorth(struct pci_controller *hose,
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100747 struct resource *addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000748{
Rob Herring0e47ff12011-07-12 09:25:51 -0500749 pci_add_flags(PCI_REASSIGN_ALL_BUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000750 has_uninorth = 1;
751 hose->ops = &macrisc_pci_ops;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100752 hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
753 hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000754 /* We "know" that the bridge at f2000000 has the PCI slots. */
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100755 return addr->start == 0xf2000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000756}
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100757#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000758
Paul Mackerras35499c02005-10-22 16:02:39 +1000759#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000760static void __init setup_u3_agp(struct pci_controller* hose)
761{
762 /* On G5, we move AGP up to high bus number so we don't need
763 * to reassign bus numbers for HT. If we ever have P2P bridges
Paul Mackerras35499c02005-10-22 16:02:39 +1000764 * on AGP, we'll have to move pci_assign_all_busses to the
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000765 * pci_controller structure so we enable it for AGP and not for
766 * HT childs.
767 * We hard code the address because of the different size of
768 * the reg address cell, we shall fix that by killing struct
769 * reg_property and using some accessor functions instead
770 */
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000771 hose->first_busno = 0xf0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000772 hose->last_busno = 0xff;
773 has_uninorth = 1;
774 hose->ops = &macrisc_pci_ops;
775 hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000);
776 hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777 u3_agp = hose;
778}
779
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100780static void __init setup_u4_pcie(struct pci_controller* hose)
781{
782 /* We currently only implement the "non-atomic" config space, to
783 * be optimised later.
784 */
785 hose->ops = &u4_pcie_pci_ops;
786 hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000);
787 hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000);
788
789 /* The bus contains a bridge from root -> device, we need to
790 * make it visible on bus 0 so that we pick the right type
791 * of config cycles. If we didn't, we would have to force all
792 * config cycles to be type 1. So we override the "bus-range"
793 * property here
794 */
795 hose->first_busno = 0x00;
796 hose->last_busno = 0xff;
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100797}
798
799static void __init parse_region_decode(struct pci_controller *hose,
800 u32 decode)
801{
802 unsigned long base, end, next = -1;
803 int i, cur = -1;
804
805 /* Iterate through all bits. We ignore the last bit as this region is
806 * reserved for the ROM among other niceties
807 */
808 for (i = 0; i < 31; i++) {
809 if ((decode & (0x80000000 >> i)) == 0)
810 continue;
811 if (i < 16) {
812 base = 0xf0000000 | (((u32)i) << 24);
813 end = base + 0x00ffffff;
814 } else {
815 base = ((u32)i-16) << 28;
816 end = base + 0x0fffffff;
817 }
818 if (base != next) {
819 if (++cur >= 3) {
820 printk(KERN_WARNING "PCI: Too many ranges !\n");
821 break;
822 }
823 hose->mem_resources[cur].flags = IORESOURCE_MEM;
824 hose->mem_resources[cur].name = hose->dn->full_name;
825 hose->mem_resources[cur].start = base;
826 hose->mem_resources[cur].end = end;
827 DBG(" %d: 0x%08lx-0x%08lx\n", cur, base, end);
828 } else {
829 DBG(" : -0x%08lx\n", end);
830 hose->mem_resources[cur].end = end;
831 }
832 next = end + 1;
833 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100834}
835
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000836static void __init setup_u3_ht(struct pci_controller* hose)
837{
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100838 struct device_node *np = hose->dn;
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100839 struct resource cfg_res, self_res;
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100840 u32 decode;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100841
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000842 hose->ops = &u3_ht_pci_ops;
843
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100844 /* Get base addresses from OF tree
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000845 */
Benjamin Herrenschmidt444532d2007-12-20 14:55:01 +1100846 if (of_address_to_resource(np, 0, &cfg_res) ||
847 of_address_to_resource(np, 1, &self_res)) {
848 printk(KERN_ERR "PCI: Failed to get U3/U4 HT resources !\n");
849 return;
850 }
851
852 /* Map external cfg space access into cfg_data and self registers
853 * into cfg_addr
854 */
855 hose->cfg_data = ioremap(cfg_res.start, 0x02000000);
Joe Perches28f65c112011-06-09 09:13:32 -0700856 hose->cfg_addr = ioremap(self_res.start, resource_size(&self_res));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000857
858 /*
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100859 * /ht node doesn't expose a "ranges" property, we read the register
860 * that controls the decoding logic and use that for memory regions.
861 * The IO region is hard coded since it is fixed in HW as well.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000862 */
863 hose->io_base_phys = 0xf4000000;
Paul Mackerras35499c02005-10-22 16:02:39 +1000864 hose->pci_io_size = 0x00400000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000865 hose->io_resource.name = np->full_name;
866 hose->io_resource.start = 0;
867 hose->io_resource.end = 0x003fffff;
868 hose->io_resource.flags = IORESOURCE_IO;
869 hose->pci_mem_offset = 0;
870 hose->first_busno = 0;
871 hose->last_busno = 0xef;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000872
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100873 /* Note: fix offset when cfg_addr becomes a void * */
874 decode = in_be32(hose->cfg_addr + 0x80);
Paul Mackerras35499c02005-10-22 16:02:39 +1000875
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100876 DBG("PCI: Apple HT bridge decode register: 0x%08x\n", decode);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100877
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100878 /* NOTE: The decode register setup is a bit weird... region
879 * 0xf8000000 for example is marked as enabled in there while it's
880 & actually the memory controller registers.
881 * That means that we are incorrectly attributing it to HT.
882 *
883 * In a similar vein, region 0xf4000000 is actually the HT IO space but
884 * also marked as enabled in here and 0xf9000000 is used by some other
885 * internal bits of the northbridge.
886 *
887 * Unfortunately, we can't just mask out those bit as we would end
888 * up with more regions than we can cope (linux can only cope with
889 * 3 memory regions for a PHB at this stage).
890 *
891 * So for now, we just do a little hack. We happen to -know- that
892 * Apple firmware doesn't assign things below 0xfa000000 for that
893 * bridge anyway so we mask out all bits we don't want.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000894 */
Benjamin Herrenschmidtd0264ce2007-12-20 14:55:02 +1100895 decode &= 0x003fffff;
896
897 /* Now parse the resulting bits and build resources */
898 parse_region_decode(hose, decode);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000899}
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100900#endif /* CONFIG_PPC64 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000901
902/*
903 * We assume that if we have a G3 powermac, we have one bridge called
904 * "pci" (a MPC106) and no bandit or chaos bridges, and contrariwise,
905 * if we have one or more bandit or chaos bridges, we don't have a MPC106.
906 */
Arnd Bergmann09b55f72007-06-18 01:06:54 +0200907static int __init pmac_add_bridge(struct device_node *dev)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000908{
909 int len;
910 struct pci_controller *hose;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100911 struct resource rsrc;
Paul Mackerras35499c02005-10-22 16:02:39 +1000912 char *disp_name;
Jeremy Kerr018a3d12006-07-12 15:40:29 +1000913 const int *bus_range;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100914 int primary = 1, has_address = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000915
916 DBG("Adding PCI host bridge %s\n", dev->full_name);
917
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100918 /* Fetch host bridge registers address */
919 has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
920
921 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000922 bus_range = of_get_property(dev, "bus-range", &len);
Paul Mackerras35499c02005-10-22 16:02:39 +1000923 if (bus_range == NULL || len < 2 * sizeof(int)) {
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100924 printk(KERN_WARNING "Can't get bus-range for %s, assume"
925 " bus 0\n", dev->full_name);
Paul Mackerras35499c02005-10-22 16:02:39 +1000926 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000927
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100928 hose = pcibios_alloc_controller(dev);
Paul Mackerras35499c02005-10-22 16:02:39 +1000929 if (!hose)
930 return -ENOMEM;
Paul Mackerras35499c02005-10-22 16:02:39 +1000931 hose->first_busno = bus_range ? bus_range[0] : 0;
932 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000933
934 disp_name = NULL;
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100935
936 /* 64 bits only bridges */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100937#ifdef CONFIG_PPC64
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000938 if (of_device_is_compatible(dev, "u3-agp")) {
Paul Mackerras35499c02005-10-22 16:02:39 +1000939 setup_u3_agp(hose);
940 disp_name = "U3-AGP";
941 primary = 0;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000942 } else if (of_device_is_compatible(dev, "u3-ht")) {
Paul Mackerras35499c02005-10-22 16:02:39 +1000943 setup_u3_ht(hose);
944 disp_name = "U3-HT";
945 primary = 1;
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000946 } else if (of_device_is_compatible(dev, "u4-pcie")) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100947 setup_u4_pcie(hose);
948 disp_name = "U4-PCIE";
949 primary = 0;
Paul Mackerras35499c02005-10-22 16:02:39 +1000950 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100951 printk(KERN_INFO "Found %s PCI host bridge. Firmware bus number:"
952 " %d->%d\n", disp_name, hose->first_busno, hose->last_busno);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100953#endif /* CONFIG_PPC64 */
954
955 /* 32 bits only bridges */
956#ifdef CONFIG_PPC32
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000957 if (of_device_is_compatible(dev, "uni-north")) {
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100958 primary = setup_uninorth(hose, &rsrc);
Paul Mackerras35499c02005-10-22 16:02:39 +1000959 disp_name = "UniNorth";
Paul Mackerras3c3f42d2005-10-10 22:58:41 +1000960 } else if (strcmp(dev->name, "pci") == 0) {
Paul Mackerras35499c02005-10-22 16:02:39 +1000961 /* XXX assume this is a mpc106 (grackle) */
962 setup_grackle(hose);
963 disp_name = "Grackle (MPC106)";
964 } else if (strcmp(dev->name, "bandit") == 0) {
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100965 setup_bandit(hose, &rsrc);
Paul Mackerras35499c02005-10-22 16:02:39 +1000966 disp_name = "Bandit";
967 } else if (strcmp(dev->name, "chaos") == 0) {
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100968 setup_chaos(hose, &rsrc);
Paul Mackerras35499c02005-10-22 16:02:39 +1000969 disp_name = "Chaos";
970 primary = 0;
971 }
Greg Kroah-Hartman685143ac2006-06-12 15:18:31 -0700972 printk(KERN_INFO "Found %s PCI host bridge at 0x%016llx. "
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100973 "Firmware bus number: %d->%d\n",
Greg Kroah-Hartman685143ac2006-06-12 15:18:31 -0700974 disp_name, (unsigned long long)rsrc.start, hose->first_busno,
975 hose->last_busno);
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +1100976#endif /* CONFIG_PPC32 */
977
Paul Mackerras35499c02005-10-22 16:02:39 +1000978 DBG(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
979 hose, hose->cfg_addr, hose->cfg_data);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000980
Paul Mackerras35499c02005-10-22 16:02:39 +1000981 /* Interpret the "ranges" property */
982 /* This also maps the I/O region and sets isa_io/mem_base */
983 pci_process_bridge_OF_ranges(hose, dev, primary);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000984
Paul Mackerras35499c02005-10-22 16:02:39 +1000985 /* Fixup "bus-range" OF property */
986 fixup_bus_range(dev);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000987
988 return 0;
989}
990
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800991void pmac_pci_irq_fixup(struct pci_dev *dev)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000992{
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700993#ifdef CONFIG_PPC32
Benjamin Herrenschmidtf90bb152006-11-11 17:24:51 +1100994 /* Fixup interrupt for the modem/ethernet combo controller.
995 * on machines with a second ohare chip.
996 * The number in the device tree (27) is bogus (correct for
997 * the ethernet-only board but not the combo ethernet/modem
998 * board). The real interrupt is 28 on the second controller
999 * -> 28+32 = 60.
1000 */
1001 if (has_second_ohare &&
1002 dev->vendor == PCI_VENDOR_ID_DEC &&
1003 dev->device == PCI_DEVICE_ID_DEC_TULIP_PLUS) {
1004 dev->irq = irq_create_mapping(NULL, 60);
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001005 irq_set_irq_type(dev->irq, IRQ_TYPE_LEVEL_LOW);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001006 }
Benjamin Herrenschmidtf90bb152006-11-11 17:24:51 +11001007#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001008}
1009
Paul Mackerras35499c02005-10-22 16:02:39 +10001010void __init pmac_pci_init(void)
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001011{
1012 struct device_node *np, *root;
1013 struct device_node *ht = NULL;
1014
Rob Herring0e47ff12011-07-12 09:25:51 -05001015 pci_set_flags(PCI_CAN_SKIP_ISA_ALIGN);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001016
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001017 root = of_find_node_by_path("/");
1018 if (root == NULL) {
Paul Mackerras35499c02005-10-22 16:02:39 +10001019 printk(KERN_CRIT "pmac_pci_init: can't find root "
1020 "of device tree\n");
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001021 return;
1022 }
1023 for (np = NULL; (np = of_get_next_child(root, np)) != NULL;) {
1024 if (np->name == NULL)
1025 continue;
1026 if (strcmp(np->name, "bandit") == 0
1027 || strcmp(np->name, "chaos") == 0
1028 || strcmp(np->name, "pci") == 0) {
Arnd Bergmann09b55f72007-06-18 01:06:54 +02001029 if (pmac_add_bridge(np) == 0)
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001030 of_node_get(np);
1031 }
1032 if (strcmp(np->name, "ht") == 0) {
1033 of_node_get(np);
1034 ht = np;
1035 }
1036 }
1037 of_node_put(root);
1038
Paul Mackerras35499c02005-10-22 16:02:39 +10001039#ifdef CONFIG_PPC64
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001040 /* Probe HT last as it relies on the agp resources to be already
1041 * setup
1042 */
Arnd Bergmann09b55f72007-06-18 01:06:54 +02001043 if (ht && pmac_add_bridge(ht) != 0)
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001044 of_node_put(ht);
1045
Paul Mackerras35499c02005-10-22 16:02:39 +10001046 /* Setup the linkage between OF nodes and PHBs */
1047 pci_devs_phb_init();
1048
1049 /* Fixup the PCI<->OF mapping for U3 AGP due to bus renumbering. We
1050 * assume there is no P2P bridge on the AGP bus, which should be a
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001051 * safe assumptions for now. We should do something better in the
1052 * future though
Paul Mackerras35499c02005-10-22 16:02:39 +10001053 */
1054 if (u3_agp) {
Stephen Rothwell44ef3392007-12-10 14:33:21 +11001055 struct device_node *np = u3_agp->dn;
Paul Mackerras35499c02005-10-22 16:02:39 +10001056 PCI_DN(np)->busno = 0xf0;
1057 for (np = np->child; np; np = np->sibling)
1058 PCI_DN(np)->busno = 0xf0;
1059 }
Paul Mackerras35499c02005-10-22 16:02:39 +10001060 /* pmac_check_ht_link(); */
1061
Paul Mackerras35499c02005-10-22 16:02:39 +10001062#else /* CONFIG_PPC64 */
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001063 init_p2pbridge();
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001064 init_second_ohare();
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001065 fixup_nec_usb2();
Paul Mackerras35499c02005-10-22 16:02:39 +10001066
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001067 /* We are still having some issues with the Xserve G4, enabling
1068 * some offset between bus number and domains for now when we
1069 * assign all busses should help for now
1070 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001071 if (pci_has_flag(PCI_REASSIGN_ALL_BUS))
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001072 pcibios_assign_bus_offset = 0x10;
Paul Mackerras35499c02005-10-22 16:02:39 +10001073#endif
Paul Mackerras3c3f42d2005-10-10 22:58:41 +10001074}
1075
Benjamin Herrenschmidtbc0826c2007-12-20 14:54:57 +11001076#ifdef CONFIG_PPC32
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001077int pmac_pci_enable_device_hook(struct pci_dev *dev)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001078{
1079 struct device_node* node;
1080 int updatecfg = 0;
1081 int uninorth_child;
1082
1083 node = pci_device_to_OF_node(dev);
1084
1085 /* We don't want to enable USB controllers absent from the OF tree
1086 * (iBook second controller)
1087 */
1088 if (dev->vendor == PCI_VENDOR_ID_APPLE
Jean Delvarec67808e2006-04-09 20:07:35 +02001089 && dev->class == PCI_CLASS_SERIAL_USB_OHCI
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001090 && !node) {
1091 printk(KERN_INFO "Apple USB OHCI %s disabled by firmware\n",
1092 pci_name(dev));
1093 return -EINVAL;
1094 }
1095
1096 if (!node)
1097 return 0;
1098
1099 uninorth_child = node->parent &&
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001100 of_device_is_compatible(node->parent, "uni-north");
Paul Mackerras35499c02005-10-22 16:02:39 +10001101
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001102 /* Firewire & GMAC were disabled after PCI probe, the driver is
1103 * claiming them, we must re-enable them now.
1104 */
1105 if (uninorth_child && !strcmp(node->name, "firewire") &&
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001106 (of_device_is_compatible(node, "pci106b,18") ||
1107 of_device_is_compatible(node, "pci106b,30") ||
1108 of_device_is_compatible(node, "pci11c1,5811"))) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001109 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, node, 0, 1);
1110 pmac_call_feature(PMAC_FTR_1394_ENABLE, node, 0, 1);
1111 updatecfg = 1;
1112 }
1113 if (uninorth_child && !strcmp(node->name, "ethernet") &&
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001114 of_device_is_compatible(node, "gmac")) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001115 pmac_call_feature(PMAC_FTR_GMAC_ENABLE, node, 0, 1);
1116 updatecfg = 1;
1117 }
1118
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001119 /*
1120 * Fixup various header fields on 32 bits. We don't do that on
1121 * 64 bits as some of these have strange values behind the HT
1122 * bridge and we must not, for example, enable MWI or set the
1123 * cache line size on them.
1124 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001125 if (updatecfg) {
1126 u16 cmd;
Paul Mackerras35499c02005-10-22 16:02:39 +10001127
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001128 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Paul Mackerras35499c02005-10-22 16:02:39 +10001129 cmd |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
1130 | PCI_COMMAND_INVALIDATE;
1131 pci_write_config_word(dev, PCI_COMMAND, cmd);
1132 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 16);
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001133
Paul Mackerras35499c02005-10-22 16:02:39 +10001134 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
1135 L1_CACHE_BYTES >> 2);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001136 }
1137
1138 return 0;
1139}
1140
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001141void pmac_pci_fixup_ohci(struct pci_dev *dev)
Benjamin Herrenschmidtbc0826c2007-12-20 14:54:57 +11001142{
1143 struct device_node *node = pci_device_to_OF_node(dev);
1144
1145 /* We don't want to assign resources to USB controllers
1146 * absent from the OF tree (iBook second controller)
1147 */
1148 if (dev->class == PCI_CLASS_SERIAL_USB_OHCI && !node)
1149 dev->resource[0].flags = 0;
1150}
1151DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_APPLE, PCI_ANY_ID, pmac_pci_fixup_ohci);
1152
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001153/* We power down some devices after they have been probed. They'll
1154 * be powered back on later on
1155 */
Paul Mackerras35499c02005-10-22 16:02:39 +10001156void __init pmac_pcibios_after_init(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001157{
1158 struct device_node* nd;
1159
Stephen Rothwell30686ba2007-04-24 13:53:04 +10001160 for_each_node_by_name(nd, "firewire") {
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001161 if (nd->parent && (of_device_is_compatible(nd, "pci106b,18") ||
1162 of_device_is_compatible(nd, "pci106b,30") ||
1163 of_device_is_compatible(nd, "pci11c1,5811"))
1164 && of_device_is_compatible(nd->parent, "uni-north")) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001165 pmac_call_feature(PMAC_FTR_1394_ENABLE, nd, 0, 0);
1166 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, nd, 0, 0);
1167 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001168 }
Stephen Rothwell30686ba2007-04-24 13:53:04 +10001169 for_each_node_by_name(nd, "ethernet") {
Stephen Rothwell55b61fe2007-05-03 17:26:52 +10001170 if (nd->parent && of_device_is_compatible(nd, "gmac")
1171 && of_device_is_compatible(nd->parent, "uni-north"))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001172 pmac_call_feature(PMAC_FTR_GMAC_ENABLE, nd, 0, 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001173 }
1174}
1175
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176void pmac_pci_fixup_cardbus(struct pci_dev* dev)
1177{
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001178 if (!machine_is(powermac))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001179 return;
1180 /*
1181 * Fix the interrupt routing on the various cardbus bridges
1182 * used on powerbooks
1183 */
1184 if (dev->vendor != PCI_VENDOR_ID_TI)
1185 return;
1186 if (dev->device == PCI_DEVICE_ID_TI_1130 ||
1187 dev->device == PCI_DEVICE_ID_TI_1131) {
1188 u8 val;
Paul Mackerras35499c02005-10-22 16:02:39 +10001189 /* Enable PCI interrupt */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001190 if (pci_read_config_byte(dev, 0x91, &val) == 0)
1191 pci_write_config_byte(dev, 0x91, val | 0x30);
1192 /* Disable ISA interrupt mode */
1193 if (pci_read_config_byte(dev, 0x92, &val) == 0)
1194 pci_write_config_byte(dev, 0x92, val & ~0x06);
1195 }
1196 if (dev->device == PCI_DEVICE_ID_TI_1210 ||
1197 dev->device == PCI_DEVICE_ID_TI_1211 ||
1198 dev->device == PCI_DEVICE_ID_TI_1410 ||
1199 dev->device == PCI_DEVICE_ID_TI_1510) {
1200 u8 val;
1201 /* 0x8c == TI122X_IRQMUX, 2 says to route the INTA
1202 signal out the MFUNC0 pin */
1203 if (pci_read_config_byte(dev, 0x8c, &val) == 0)
1204 pci_write_config_byte(dev, 0x8c, (val & ~0x0f) | 2);
1205 /* Disable ISA interrupt mode */
1206 if (pci_read_config_byte(dev, 0x92, &val) == 0)
1207 pci_write_config_byte(dev, 0x92, val & ~0x06);
1208 }
1209}
1210
1211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_ANY_ID, pmac_pci_fixup_cardbus);
1212
1213void pmac_pci_fixup_pciata(struct pci_dev* dev)
1214{
1215 u8 progif = 0;
1216
1217 /*
1218 * On PowerMacs, we try to switch any PCI ATA controller to
1219 * fully native mode
1220 */
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001221 if (!machine_is(powermac))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001222 return;
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001223
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001224 /* Some controllers don't have the class IDE */
1225 if (dev->vendor == PCI_VENDOR_ID_PROMISE)
1226 switch(dev->device) {
1227 case PCI_DEVICE_ID_PROMISE_20246:
1228 case PCI_DEVICE_ID_PROMISE_20262:
1229 case PCI_DEVICE_ID_PROMISE_20263:
1230 case PCI_DEVICE_ID_PROMISE_20265:
1231 case PCI_DEVICE_ID_PROMISE_20267:
1232 case PCI_DEVICE_ID_PROMISE_20268:
1233 case PCI_DEVICE_ID_PROMISE_20269:
1234 case PCI_DEVICE_ID_PROMISE_20270:
1235 case PCI_DEVICE_ID_PROMISE_20271:
1236 case PCI_DEVICE_ID_PROMISE_20275:
1237 case PCI_DEVICE_ID_PROMISE_20276:
1238 case PCI_DEVICE_ID_PROMISE_20277:
1239 goto good;
1240 }
1241 /* Others, check PCI class */
1242 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
1243 return;
1244 good:
1245 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1246 if ((progif & 5) != 5) {
Benjamin Herrenschmidt6d98bda2007-12-10 15:29:22 +11001247 printk(KERN_INFO "PCI: %s Forcing PCI IDE into native mode\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001248 pci_name(dev));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001249 (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
1250 if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
1251 (progif & 5) != 5)
1252 printk(KERN_ERR "Rewrite of PROGIF failed !\n");
Benjamin Herrenschmidt6d98bda2007-12-10 15:29:22 +11001253 else {
1254 /* Clear IO BARs, they will be reassigned */
1255 pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, 0);
1256 pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
1257 pci_write_config_dword(dev, PCI_BASE_ADDRESS_2, 0);
1258 pci_write_config_dword(dev, PCI_BASE_ADDRESS_3, 0);
1259 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260 }
1261}
Benjamin Herrenschmidt6d98bda2007-12-10 15:29:22 +11001262DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, pmac_pci_fixup_pciata);
Benjamin Herrenschmidtbc0826c2007-12-20 14:54:57 +11001263#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001264
1265/*
1266 * Disable second function on K2-SATA, it's broken
1267 * and disable IO BARs on first one
1268 */
1269static void fixup_k2_sata(struct pci_dev* dev)
1270{
1271 int i;
1272 u16 cmd;
1273
1274 if (PCI_FUNC(dev->devfn) > 0) {
1275 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1276 cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
1277 pci_write_config_word(dev, PCI_COMMAND, cmd);
1278 for (i = 0; i < 6; i++) {
1279 dev->resource[i].start = dev->resource[i].end = 0;
1280 dev->resource[i].flags = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001281 pci_write_config_dword(dev, PCI_BASE_ADDRESS_0 + 4 * i,
1282 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001283 }
1284 } else {
1285 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1286 cmd &= ~PCI_COMMAND_IO;
1287 pci_write_config_word(dev, PCI_COMMAND, cmd);
1288 for (i = 0; i < 5; i++) {
1289 dev->resource[i].start = dev->resource[i].end = 0;
1290 dev->resource[i].flags = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001291 pci_write_config_dword(dev, PCI_BASE_ADDRESS_0 + 4 * i,
1292 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001293 }
1294 }
1295}
1296DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, 0x0240, fixup_k2_sata);
1297
Benjamin Herrenschmidtcede3932009-08-31 21:34:36 +00001298/*
1299 * On U4 (aka CPC945) the PCIe root complex "P2P" bridge resource ranges aren't
1300 * configured by the firmware. The bridge itself seems to ignore them but it
1301 * causes problems with Linux which then re-assigns devices below the bridge,
1302 * thus changing addresses of those devices from what was in the device-tree,
1303 * which sucks when those are video cards using offb
1304 *
1305 * We could just mark it transparent but I prefer fixing up the resources to
1306 * properly show what's going on here, as I have some doubts about having them
1307 * badly configured potentially being an issue for DMA.
1308 *
1309 * We leave PIO alone, it seems to be fine
1310 *
1311 * Oh and there's another funny bug. The OF properties advertize the region
1312 * 0xf1000000..0xf1ffffff as being forwarded as memory space. But that's
1313 * actually not true, this region is the memory mapped config space. So we
1314 * also need to filter it out or we'll map things in the wrong place.
1315 */
1316static void fixup_u4_pcie(struct pci_dev* dev)
1317{
1318 struct pci_controller *host = pci_bus_to_host(dev->bus);
1319 struct resource *region = NULL;
1320 u32 reg;
1321 int i;
1322
1323 /* Only do that on PowerMac */
1324 if (!machine_is(powermac))
1325 return;
1326
1327 /* Find the largest MMIO region */
1328 for (i = 0; i < 3; i++) {
1329 struct resource *r = &host->mem_resources[i];
1330 if (!(r->flags & IORESOURCE_MEM))
1331 continue;
1332 /* Skip the 0xf0xxxxxx..f2xxxxxx regions, we know they
1333 * are reserved by HW for other things
1334 */
1335 if (r->start >= 0xf0000000 && r->start < 0xf3000000)
1336 continue;
Joe Perches28f65c112011-06-09 09:13:32 -07001337 if (!region || resource_size(r) > resource_size(region))
Benjamin Herrenschmidtcede3932009-08-31 21:34:36 +00001338 region = r;
1339 }
1340 /* Nothing found, bail */
1341 if (region == 0)
1342 return;
1343
1344 /* Print things out */
1345 printk(KERN_INFO "PCI: Fixup U4 PCIe bridge range: %pR\n", region);
1346
1347 /* Fixup bridge config space. We know it's a Mac, resource aren't
1348 * offset so let's just blast them as-is. We also know that they
1349 * fit in 32 bits
1350 */
1351 reg = ((region->start >> 16) & 0xfff0) | (region->end & 0xfff00000);
1352 pci_write_config_dword(dev, PCI_MEMORY_BASE, reg);
1353 pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0);
1354 pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
1355 pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0);
1356}
1357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_U4_PCIE, fixup_u4_pcie);