blob: 39562d48101dcfd4b02be892ea568ad20f87bf73 [file] [log] [blame]
Ben Skeggs0a0afd22013-02-18 23:17:53 -05001/*
2 * Copyright 2013 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include <subdev/bios.h>
26#include <subdev/bios/dcb.h>
27#include <subdev/bios/dp.h>
28#include <subdev/bios/init.h>
29#include <subdev/i2c.h>
30
31#include <engine/disp.h>
32
Ben Skeggs04e7e922014-05-15 22:20:40 +100033#include <core/class.h>
34
Ben Skeggs0a0afd22013-02-18 23:17:53 -050035#include "dport.h"
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100036#include "outpdp.h"
Ben Skeggs0a0afd22013-02-18 23:17:53 -050037
38/******************************************************************************
39 * link training
40 *****************************************************************************/
41struct dp_state {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100042 struct nvkm_output_dp *outp;
Ben Skeggs0a0afd22013-02-18 23:17:53 -050043 int link_nr;
44 u32 link_bw;
45 u8 stat[6];
46 u8 conf[4];
Ben Skeggs04e7e922014-05-15 22:20:40 +100047 bool pc2;
48 u8 pc2stat;
49 u8 pc2conf[2];
Ben Skeggs0a0afd22013-02-18 23:17:53 -050050};
51
52static int
53dp_set_link_config(struct dp_state *dp)
54{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100055 struct nvkm_output_dp_impl *impl = (void *)nv_oclass(dp->outp);
56 struct nvkm_output_dp *outp = dp->outp;
57 struct nouveau_disp *disp = nouveau_disp(outp);
Ben Skeggs0a0afd22013-02-18 23:17:53 -050058 struct nouveau_bios *bios = nouveau_bios(disp);
59 struct nvbios_init init = {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100060 .subdev = nv_subdev(disp),
Ben Skeggs0a0afd22013-02-18 23:17:53 -050061 .bios = bios,
62 .offset = 0x0000,
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100063 .outp = &outp->base.info,
64 .crtc = -1,
Ben Skeggs0a0afd22013-02-18 23:17:53 -050065 .execute = 1,
66 };
67 u32 lnkcmp;
68 u8 sink[2];
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100069 int ret;
Ben Skeggs0a0afd22013-02-18 23:17:53 -050070
71 DBG("%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
72
Ben Skeggs0a0afd22013-02-18 23:17:53 -050073 /* set desired link configuration on the source */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100074 if ((lnkcmp = dp->outp->info.lnkcmp)) {
75 if (outp->version < 0x30) {
Ben Skeggs0a0afd22013-02-18 23:17:53 -050076 while ((dp->link_bw / 10) < nv_ro16(bios, lnkcmp))
77 lnkcmp += 4;
78 init.offset = nv_ro16(bios, lnkcmp + 2);
79 } else {
80 while ((dp->link_bw / 27000) < nv_ro08(bios, lnkcmp))
81 lnkcmp += 3;
82 init.offset = nv_ro16(bios, lnkcmp + 1);
83 }
84
85 nvbios_exec(&init);
86 }
87
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100088 ret = impl->lnk_ctl(outp, dp->link_nr, dp->link_bw / 27000,
89 outp->dpcd[DPCD_RC02] &
90 DPCD_RC02_ENHANCED_FRAME_CAP);
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100091 if (ret) {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100092 if (ret < 0)
93 ERR("lnk_ctl failed with %d\n", ret);
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100094 return ret;
95 }
96
Ben Skeggs1ecee1c2014-05-26 11:57:57 +100097 impl->lnk_pwr(outp, dp->link_nr);
98
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100099 /* set desired link configuration on the sink */
100 sink[0] = dp->link_bw / 27000;
101 sink[1] = dp->link_nr;
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000102 if (outp->dpcd[DPCD_RC02] & DPCD_RC02_ENHANCED_FRAME_CAP)
Ben Skeggs8df1d0c2013-11-04 13:40:36 +1000103 sink[1] |= DPCD_LC01_ENHANCED_FRAME_EN;
104
Ben Skeggs55f083c2014-05-20 10:18:03 +1000105 return nv_wraux(outp->base.edid, DPCD_LC00_LINK_BW_SET, sink, 2);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500106}
107
108static void
109dp_set_training_pattern(struct dp_state *dp, u8 pattern)
110{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000111 struct nvkm_output_dp_impl *impl = (void *)nv_oclass(dp->outp);
112 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500113 u8 sink_tp;
114
115 DBG("training pattern %d\n", pattern);
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000116 impl->pattern(outp, pattern);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500117
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000118 nv_rdaux(outp->base.edid, DPCD_LC02, &sink_tp, 1);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500119 sink_tp &= ~DPCD_LC02_TRAINING_PATTERN_SET;
120 sink_tp |= pattern;
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000121 nv_wraux(outp->base.edid, DPCD_LC02, &sink_tp, 1);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500122}
123
124static int
Ben Skeggs04e7e922014-05-15 22:20:40 +1000125dp_link_train_commit(struct dp_state *dp, bool pc)
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500126{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000127 struct nvkm_output_dp_impl *impl = (void *)nv_oclass(dp->outp);
128 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs04e7e922014-05-15 22:20:40 +1000129 int ret, i;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500130
131 for (i = 0; i < dp->link_nr; i++) {
132 u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
Ben Skeggsc33ba682014-06-03 14:48:18 +1000133 u8 lpc2 = (dp->pc2stat >> (i * 2)) & 0x3;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500134 u8 lpre = (lane & 0x0c) >> 2;
135 u8 lvsw = (lane & 0x03) >> 0;
Ben Skeggsc33ba682014-06-03 14:48:18 +1000136 u8 hivs = 3 - lpre;
137 u8 hipe = 3;
138 u8 hipc = 3;
139
140 if (lpc2 >= hipc)
141 lpc2 = hipc | DPCD_LC0F_LANE0_MAX_POST_CURSOR2_REACHED;
142 if (lpre >= hipe) {
143 lpre = hipe | DPCD_LC03_MAX_SWING_REACHED; /* yes. */
144 lvsw = hivs = 3 - (lpre & 3);
145 } else
146 if (lvsw >= hivs) {
147 lvsw = hivs | DPCD_LC03_MAX_SWING_REACHED;
148 }
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500149
150 dp->conf[i] = (lpre << 3) | lvsw;
Ben Skeggsc33ba682014-06-03 14:48:18 +1000151 dp->pc2conf[i >> 1] |= lpc2 << ((i & 1) * 4);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500152
Ben Skeggsc33ba682014-06-03 14:48:18 +1000153 DBG("config lane %d %02x %02x\n", i, dp->conf[i], lpc2);
154 impl->drv_ctl(outp, i, lvsw & 3, lpre & 3, lpc2 & 3);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500155 }
156
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000157 ret = nv_wraux(outp->base.edid, DPCD_LC03(0), dp->conf, 4);
Ben Skeggs04e7e922014-05-15 22:20:40 +1000158 if (ret)
159 return ret;
160
161 if (pc) {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000162 ret = nv_wraux(outp->base.edid, DPCD_LC0F, dp->pc2conf, 2);
Ben Skeggs04e7e922014-05-15 22:20:40 +1000163 if (ret)
164 return ret;
165 }
166
167 return 0;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500168}
169
170static int
Ben Skeggs04e7e922014-05-15 22:20:40 +1000171dp_link_train_update(struct dp_state *dp, bool pc, u32 delay)
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500172{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000173 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500174 int ret;
175
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000176 if (outp->dpcd[DPCD_RC0E_AUX_RD_INTERVAL])
177 mdelay(outp->dpcd[DPCD_RC0E_AUX_RD_INTERVAL] * 4);
Ben Skeggsfb7c2a72014-05-15 21:50:07 +1000178 else
179 udelay(delay);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500180
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000181 ret = nv_rdaux(outp->base.edid, DPCD_LS02, dp->stat, 6);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500182 if (ret)
183 return ret;
184
Ben Skeggs04e7e922014-05-15 22:20:40 +1000185 if (pc) {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000186 ret = nv_rdaux(outp->base.edid, DPCD_LS0C, &dp->pc2stat, 1);
Ben Skeggs04e7e922014-05-15 22:20:40 +1000187 if (ret)
188 dp->pc2stat = 0x00;
189 DBG("status %6ph pc2 %02x\n", dp->stat, dp->pc2stat);
190 } else {
191 DBG("status %6ph\n", dp->stat);
192 }
193
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500194 return 0;
195}
196
197static int
198dp_link_train_cr(struct dp_state *dp)
199{
200 bool cr_done = false, abort = false;
201 int voltage = dp->conf[0] & DPCD_LC03_VOLTAGE_SWING_SET;
202 int tries = 0, i;
203
204 dp_set_training_pattern(dp, 1);
205
206 do {
Ben Skeggs04e7e922014-05-15 22:20:40 +1000207 if (dp_link_train_commit(dp, false) ||
208 dp_link_train_update(dp, false, 100))
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500209 break;
210
211 cr_done = true;
212 for (i = 0; i < dp->link_nr; i++) {
213 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
214 if (!(lane & DPCD_LS02_LANE0_CR_DONE)) {
215 cr_done = false;
216 if (dp->conf[i] & DPCD_LC03_MAX_SWING_REACHED)
217 abort = true;
218 break;
219 }
220 }
221
222 if ((dp->conf[0] & DPCD_LC03_VOLTAGE_SWING_SET) != voltage) {
223 voltage = dp->conf[0] & DPCD_LC03_VOLTAGE_SWING_SET;
224 tries = 0;
225 }
226 } while (!cr_done && !abort && ++tries < 5);
227
228 return cr_done ? 0 : -1;
229}
230
231static int
232dp_link_train_eq(struct dp_state *dp)
233{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000234 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggsc5bd0282013-04-11 10:12:48 +1000235 bool eq_done = false, cr_done = true;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500236 int tries = 0, i;
237
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000238 if (outp->dpcd[2] & DPCD_RC02_TPS3_SUPPORTED)
Ben Skeggs6e8e2682014-05-15 22:00:06 +1000239 dp_set_training_pattern(dp, 3);
240 else
241 dp_set_training_pattern(dp, 2);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500242
243 do {
Ben Skeggs04e7e922014-05-15 22:20:40 +1000244 if (dp_link_train_update(dp, dp->pc2, 400))
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500245 break;
246
247 eq_done = !!(dp->stat[2] & DPCD_LS04_INTERLANE_ALIGN_DONE);
248 for (i = 0; i < dp->link_nr && eq_done; i++) {
249 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
250 if (!(lane & DPCD_LS02_LANE0_CR_DONE))
251 cr_done = false;
252 if (!(lane & DPCD_LS02_LANE0_CHANNEL_EQ_DONE) ||
253 !(lane & DPCD_LS02_LANE0_SYMBOL_LOCKED))
254 eq_done = false;
255 }
256
Ben Skeggs04e7e922014-05-15 22:20:40 +1000257 if (dp_link_train_commit(dp, dp->pc2))
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500258 break;
259 } while (!eq_done && cr_done && ++tries <= 5);
260
261 return eq_done ? 0 : -1;
262}
263
264static void
265dp_link_train_init(struct dp_state *dp, bool spread)
266{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000267 struct nvkm_output_dp *outp = dp->outp;
268 struct nouveau_disp *disp = nouveau_disp(outp);
269 struct nouveau_bios *bios = nouveau_bios(disp);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500270 struct nvbios_init init = {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000271 .subdev = nv_subdev(disp),
272 .bios = bios,
273 .outp = &outp->base.info,
274 .crtc = -1,
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500275 .execute = 1,
276 };
277
278 /* set desired spread */
279 if (spread)
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000280 init.offset = outp->info.script[2];
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500281 else
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000282 init.offset = outp->info.script[3];
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500283 nvbios_exec(&init);
284
285 /* pre-train script */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000286 init.offset = outp->info.script[0];
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500287 nvbios_exec(&init);
288}
289
290static void
291dp_link_train_fini(struct dp_state *dp)
292{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000293 struct nvkm_output_dp *outp = dp->outp;
294 struct nouveau_disp *disp = nouveau_disp(outp);
295 struct nouveau_bios *bios = nouveau_bios(disp);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500296 struct nvbios_init init = {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000297 .subdev = nv_subdev(disp),
298 .bios = bios,
299 .outp = &outp->base.info,
300 .crtc = -1,
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500301 .execute = 1,
302 };
303
304 /* post-train script */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000305 init.offset = outp->info.script[1],
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500306 nvbios_exec(&init);
307}
308
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000309static const struct dp_rates {
310 u32 rate;
311 u8 bw;
312 u8 nr;
313} nouveau_dp_rates[] = {
314 { 2160000, 0x14, 4 },
315 { 1080000, 0x0a, 4 },
316 { 1080000, 0x14, 2 },
317 { 648000, 0x06, 4 },
318 { 540000, 0x0a, 2 },
319 { 540000, 0x14, 1 },
320 { 324000, 0x06, 2 },
321 { 270000, 0x0a, 1 },
322 { 162000, 0x06, 1 },
323 {}
324};
325
Ben Skeggs55f083c2014-05-20 10:18:03 +1000326void
327nouveau_dp_train(struct work_struct *w)
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500328{
Ben Skeggs55f083c2014-05-20 10:18:03 +1000329 struct nvkm_output_dp *outp = container_of(w, typeof(*outp), lt.work);
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000330 struct nouveau_disp *disp = nouveau_disp(outp);
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000331 const struct dp_rates *cfg = nouveau_dp_rates;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500332 struct dp_state _dp = {
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500333 .outp = outp,
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500334 }, *dp = &_dp;
Ben Skeggs55f083c2014-05-20 10:18:03 +1000335 u32 datarate = 0;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500336 int ret;
337
Ben Skeggsfc243d72014-03-20 09:28:00 +1000338 /* bring capabilities within encoder limits */
Ben Skeggs04e7e922014-05-15 22:20:40 +1000339 if (nv_mclass(disp) < NVD0_DISP_CLASS)
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000340 outp->dpcd[2] &= ~DPCD_RC02_TPS3_SUPPORTED;
341 if ((outp->dpcd[2] & 0x1f) > outp->base.info.dpconf.link_nr) {
342 outp->dpcd[2] &= ~DPCD_RC02_MAX_LANE_COUNT;
343 outp->dpcd[2] |= outp->base.info.dpconf.link_nr;
Ben Skeggsfc243d72014-03-20 09:28:00 +1000344 }
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000345 if (outp->dpcd[1] > outp->base.info.dpconf.link_bw)
346 outp->dpcd[1] = outp->base.info.dpconf.link_bw;
347 dp->pc2 = outp->dpcd[2] & DPCD_RC02_TPS3_SUPPORTED;
Ben Skeggsfc243d72014-03-20 09:28:00 +1000348
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000349 /* restrict link config to the lowest required rate, if requested */
350 if (datarate) {
351 datarate = (datarate / 8) * 10; /* 8B/10B coding overhead */
352 while (cfg[1].rate >= datarate)
353 cfg++;
354 }
355 cfg--;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500356
Ben Skeggs55f083c2014-05-20 10:18:03 +1000357 /* disable link interrupt handling during link training */
358 nouveau_event_put(outp->irq);
359
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500360 /* enable down-spreading and execute pre-train script from vbios */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000361 dp_link_train_init(dp, outp->dpcd[3] & 0x01);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500362
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000363 while (ret = -EIO, (++cfg)->rate) {
364 /* select next configuration supported by encoder and sink */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000365 while (cfg->nr > (outp->dpcd[2] & DPCD_RC02_MAX_LANE_COUNT) ||
366 cfg->bw > (outp->dpcd[DPCD_RC01_MAX_LINK_RATE]))
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000367 cfg++;
368 dp->link_bw = cfg->bw * 27000;
369 dp->link_nr = cfg->nr;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500370
371 /* program selected link configuration */
372 ret = dp_set_link_config(dp);
373 if (ret == 0) {
374 /* attempt to train the link at this configuration */
375 memset(dp->stat, 0x00, sizeof(dp->stat));
376 if (!dp_link_train_cr(dp) &&
377 !dp_link_train_eq(dp))
378 break;
379 } else
Ben Skeggs8df1d0c2013-11-04 13:40:36 +1000380 if (ret) {
381 /* dp_set_link_config() handled training, or
382 * we failed to communicate with the sink.
383 */
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500384 break;
385 }
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500386 }
387
Ben Skeggs55f083c2014-05-20 10:18:03 +1000388 /* finish link training and execute post-train script from vbios */
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500389 dp_set_training_pattern(dp, 0);
Ben Skeggs687d8f62013-11-01 09:36:42 +1000390 if (ret < 0)
391 ERR("link training failed\n");
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500392
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500393 dp_link_train_fini(dp);
Ben Skeggs55f083c2014-05-20 10:18:03 +1000394
395 /* signal completion and enable link interrupt handling */
396 DBG("training complete\n");
397 atomic_set(&outp->lt.done, 1);
398 wake_up(&outp->lt.wait);
399 nouveau_event_get(outp->irq);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500400}