Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2013 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | */ |
| 9 | |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 10 | #include <dt-bindings/interrupt-controller/irq.h> |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 11 | #include "skeleton.dtsi" |
| 12 | #include "imx6sl-pinfunc.h" |
| 13 | #include <dt-bindings/clock/imx6sl-clock.h> |
| 14 | |
| 15 | / { |
| 16 | aliases { |
Marek Vasut | 2297007 | 2014-02-28 12:58:41 +0100 | [diff] [blame] | 17 | ethernet0 = &fec; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 18 | gpio0 = &gpio1; |
| 19 | gpio1 = &gpio2; |
| 20 | gpio2 = &gpio3; |
| 21 | gpio3 = &gpio4; |
| 22 | gpio4 = &gpio5; |
Fabio Estevam | 640a7f3 | 2013-09-13 18:13:00 -0300 | [diff] [blame] | 23 | serial0 = &uart1; |
| 24 | serial1 = &uart2; |
| 25 | serial2 = &uart3; |
| 26 | serial3 = &uart4; |
| 27 | serial4 = &uart5; |
| 28 | spi0 = &ecspi1; |
| 29 | spi1 = &ecspi2; |
| 30 | spi2 = &ecspi3; |
| 31 | spi3 = &ecspi4; |
Peter Chen | 8189c51 | 2013-12-20 15:52:05 +0800 | [diff] [blame] | 32 | usbphy0 = &usbphy1; |
| 33 | usbphy1 = &usbphy2; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 34 | }; |
| 35 | |
| 36 | cpus { |
| 37 | #address-cells = <1>; |
| 38 | #size-cells = <0>; |
| 39 | |
| 40 | cpu@0 { |
| 41 | compatible = "arm,cortex-a9"; |
| 42 | device_type = "cpu"; |
| 43 | reg = <0x0>; |
| 44 | next-level-cache = <&L2>; |
John Tobias | b0d300d | 2013-12-19 12:35:36 -0800 | [diff] [blame] | 45 | operating-points = < |
| 46 | /* kHz uV */ |
| 47 | 996000 1275000 |
| 48 | 792000 1175000 |
| 49 | 396000 975000 |
| 50 | >; |
| 51 | fsl,soc-operating-points = < |
| 52 | /* ARM kHz SOC-PU uV */ |
| 53 | 996000 1225000 |
| 54 | 792000 1175000 |
| 55 | 396000 1175000 |
| 56 | >; |
| 57 | clock-latency = <61036>; /* two CLK32 periods */ |
| 58 | clocks = <&clks IMX6SL_CLK_ARM>, <&clks IMX6SL_CLK_PLL2_PFD2>, |
| 59 | <&clks IMX6SL_CLK_STEP>, <&clks IMX6SL_CLK_PLL1_SW>, |
| 60 | <&clks IMX6SL_CLK_PLL1_SYS>; |
| 61 | clock-names = "arm", "pll2_pfd2_396m", "step", |
| 62 | "pll1_sw", "pll1_sys"; |
| 63 | arm-supply = <®_arm>; |
| 64 | pu-supply = <®_pu>; |
| 65 | soc-supply = <®_soc>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 66 | }; |
| 67 | }; |
| 68 | |
| 69 | intc: interrupt-controller@00a01000 { |
| 70 | compatible = "arm,cortex-a9-gic"; |
| 71 | #interrupt-cells = <3>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 72 | interrupt-controller; |
| 73 | reg = <0x00a01000 0x1000>, |
| 74 | <0x00a00100 0x100>; |
Marc Zyngier | b923ff6 | 2015-02-23 17:45:18 +0000 | [diff] [blame] | 75 | interrupt-parent = <&intc>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 76 | }; |
| 77 | |
| 78 | clocks { |
| 79 | #address-cells = <1>; |
| 80 | #size-cells = <0>; |
| 81 | |
| 82 | ckil { |
| 83 | compatible = "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 84 | #clock-cells = <0>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 85 | clock-frequency = <32768>; |
| 86 | }; |
| 87 | |
| 88 | osc { |
| 89 | compatible = "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 90 | #clock-cells = <0>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 91 | clock-frequency = <24000000>; |
| 92 | }; |
| 93 | }; |
| 94 | |
| 95 | soc { |
| 96 | #address-cells = <1>; |
| 97 | #size-cells = <1>; |
| 98 | compatible = "simple-bus"; |
Marc Zyngier | b923ff6 | 2015-02-23 17:45:18 +0000 | [diff] [blame] | 99 | interrupt-parent = <&gpc>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 100 | ranges; |
| 101 | |
Anson Huang | 248f15a | 2014-01-06 15:57:37 -0500 | [diff] [blame] | 102 | ocram: sram@00900000 { |
| 103 | compatible = "mmio-sram"; |
| 104 | reg = <0x00900000 0x20000>; |
| 105 | clocks = <&clks IMX6SL_CLK_OCRAM>; |
| 106 | }; |
| 107 | |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 108 | L2: l2-cache@00a02000 { |
| 109 | compatible = "arm,pl310-cache"; |
| 110 | reg = <0x00a02000 0x1000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 111 | interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 112 | cache-unified; |
| 113 | cache-level = <2>; |
| 114 | arm,tag-latency = <4 2 3>; |
| 115 | arm,data-latency = <4 2 3>; |
| 116 | }; |
| 117 | |
| 118 | pmu { |
| 119 | compatible = "arm,cortex-a9-pmu"; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 120 | interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 121 | }; |
| 122 | |
| 123 | aips1: aips-bus@02000000 { |
| 124 | compatible = "fsl,aips-bus", "simple-bus"; |
| 125 | #address-cells = <1>; |
| 126 | #size-cells = <1>; |
| 127 | reg = <0x02000000 0x100000>; |
| 128 | ranges; |
| 129 | |
| 130 | spba: spba-bus@02000000 { |
| 131 | compatible = "fsl,spba-bus", "simple-bus"; |
| 132 | #address-cells = <1>; |
| 133 | #size-cells = <1>; |
| 134 | reg = <0x02000000 0x40000>; |
| 135 | ranges; |
| 136 | |
| 137 | spdif: spdif@02004000 { |
| 138 | reg = <0x02004000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 139 | interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 140 | }; |
| 141 | |
| 142 | ecspi1: ecspi@02008000 { |
| 143 | #address-cells = <1>; |
| 144 | #size-cells = <0>; |
| 145 | compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; |
| 146 | reg = <0x02008000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 147 | interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 148 | clocks = <&clks IMX6SL_CLK_ECSPI1>, |
| 149 | <&clks IMX6SL_CLK_ECSPI1>; |
| 150 | clock-names = "ipg", "per"; |
| 151 | status = "disabled"; |
| 152 | }; |
| 153 | |
| 154 | ecspi2: ecspi@0200c000 { |
| 155 | #address-cells = <1>; |
| 156 | #size-cells = <0>; |
| 157 | compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; |
| 158 | reg = <0x0200c000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 159 | interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 160 | clocks = <&clks IMX6SL_CLK_ECSPI2>, |
| 161 | <&clks IMX6SL_CLK_ECSPI2>; |
| 162 | clock-names = "ipg", "per"; |
| 163 | status = "disabled"; |
| 164 | }; |
| 165 | |
| 166 | ecspi3: ecspi@02010000 { |
| 167 | #address-cells = <1>; |
| 168 | #size-cells = <0>; |
| 169 | compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; |
| 170 | reg = <0x02010000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 171 | interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 172 | clocks = <&clks IMX6SL_CLK_ECSPI3>, |
| 173 | <&clks IMX6SL_CLK_ECSPI3>; |
| 174 | clock-names = "ipg", "per"; |
| 175 | status = "disabled"; |
| 176 | }; |
| 177 | |
| 178 | ecspi4: ecspi@02014000 { |
| 179 | #address-cells = <1>; |
| 180 | #size-cells = <0>; |
| 181 | compatible = "fsl,imx6sl-ecspi", "fsl,imx51-ecspi"; |
| 182 | reg = <0x02014000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 183 | interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 184 | clocks = <&clks IMX6SL_CLK_ECSPI4>, |
| 185 | <&clks IMX6SL_CLK_ECSPI4>; |
| 186 | clock-names = "ipg", "per"; |
| 187 | status = "disabled"; |
| 188 | }; |
| 189 | |
| 190 | uart5: serial@02018000 { |
Huang Shijie | 6eb85f9 | 2013-07-08 17:14:19 +0800 | [diff] [blame] | 191 | compatible = "fsl,imx6sl-uart", |
| 192 | "fsl,imx6q-uart", "fsl,imx21-uart"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 193 | reg = <0x02018000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 194 | interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 195 | clocks = <&clks IMX6SL_CLK_UART>, |
| 196 | <&clks IMX6SL_CLK_UART_SERIAL>; |
| 197 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 198 | dmas = <&sdma 33 4 0>, <&sdma 34 4 0>; |
| 199 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 200 | status = "disabled"; |
| 201 | }; |
| 202 | |
| 203 | uart1: serial@02020000 { |
Huang Shijie | 6eb85f9 | 2013-07-08 17:14:19 +0800 | [diff] [blame] | 204 | compatible = "fsl,imx6sl-uart", |
| 205 | "fsl,imx6q-uart", "fsl,imx21-uart"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 206 | reg = <0x02020000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 207 | interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 208 | clocks = <&clks IMX6SL_CLK_UART>, |
| 209 | <&clks IMX6SL_CLK_UART_SERIAL>; |
| 210 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 211 | dmas = <&sdma 25 4 0>, <&sdma 26 4 0>; |
| 212 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 213 | status = "disabled"; |
| 214 | }; |
| 215 | |
| 216 | uart2: serial@02024000 { |
Huang Shijie | 6eb85f9 | 2013-07-08 17:14:19 +0800 | [diff] [blame] | 217 | compatible = "fsl,imx6sl-uart", |
| 218 | "fsl,imx6q-uart", "fsl,imx21-uart"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 219 | reg = <0x02024000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 220 | interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 221 | clocks = <&clks IMX6SL_CLK_UART>, |
| 222 | <&clks IMX6SL_CLK_UART_SERIAL>; |
| 223 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 224 | dmas = <&sdma 27 4 0>, <&sdma 28 4 0>; |
| 225 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 226 | status = "disabled"; |
| 227 | }; |
| 228 | |
| 229 | ssi1: ssi@02028000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 230 | #sound-dai-cells = <0>; |
Markus Pargmann | 98ea6ad | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 231 | compatible = "fsl,imx6sl-ssi", |
Fabio Estevam | 4c03527 | 2014-07-07 10:04:52 -0300 | [diff] [blame] | 232 | "fsl,imx51-ssi"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 233 | reg = <0x02028000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 234 | interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>; |
Shengjiu Wang | 50a8835 | 2014-09-09 17:13:27 +0800 | [diff] [blame] | 235 | clocks = <&clks IMX6SL_CLK_SSI1_IPG>, |
| 236 | <&clks IMX6SL_CLK_SSI1>; |
| 237 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 238 | dmas = <&sdma 37 1 0>, |
| 239 | <&sdma 38 1 0>; |
| 240 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 241 | fsl,fifo-depth = <15>; |
| 242 | status = "disabled"; |
| 243 | }; |
| 244 | |
| 245 | ssi2: ssi@0202c000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 246 | #sound-dai-cells = <0>; |
Markus Pargmann | 98ea6ad | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 247 | compatible = "fsl,imx6sl-ssi", |
Fabio Estevam | 4c03527 | 2014-07-07 10:04:52 -0300 | [diff] [blame] | 248 | "fsl,imx51-ssi"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 249 | reg = <0x0202c000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 250 | interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>; |
Shengjiu Wang | 50a8835 | 2014-09-09 17:13:27 +0800 | [diff] [blame] | 251 | clocks = <&clks IMX6SL_CLK_SSI2_IPG>, |
| 252 | <&clks IMX6SL_CLK_SSI2>; |
| 253 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 254 | dmas = <&sdma 41 1 0>, |
| 255 | <&sdma 42 1 0>; |
| 256 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 257 | fsl,fifo-depth = <15>; |
| 258 | status = "disabled"; |
| 259 | }; |
| 260 | |
| 261 | ssi3: ssi@02030000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 262 | #sound-dai-cells = <0>; |
Markus Pargmann | 98ea6ad | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 263 | compatible = "fsl,imx6sl-ssi", |
Fabio Estevam | 4c03527 | 2014-07-07 10:04:52 -0300 | [diff] [blame] | 264 | "fsl,imx51-ssi"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 265 | reg = <0x02030000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 266 | interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>; |
Shengjiu Wang | 50a8835 | 2014-09-09 17:13:27 +0800 | [diff] [blame] | 267 | clocks = <&clks IMX6SL_CLK_SSI3_IPG>, |
| 268 | <&clks IMX6SL_CLK_SSI3>; |
| 269 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 270 | dmas = <&sdma 45 1 0>, |
| 271 | <&sdma 46 1 0>; |
| 272 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 273 | fsl,fifo-depth = <15>; |
| 274 | status = "disabled"; |
| 275 | }; |
| 276 | |
| 277 | uart3: serial@02034000 { |
Huang Shijie | 6eb85f9 | 2013-07-08 17:14:19 +0800 | [diff] [blame] | 278 | compatible = "fsl,imx6sl-uart", |
| 279 | "fsl,imx6q-uart", "fsl,imx21-uart"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 280 | reg = <0x02034000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 281 | interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 282 | clocks = <&clks IMX6SL_CLK_UART>, |
| 283 | <&clks IMX6SL_CLK_UART_SERIAL>; |
| 284 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 285 | dmas = <&sdma 29 4 0>, <&sdma 30 4 0>; |
| 286 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 287 | status = "disabled"; |
| 288 | }; |
| 289 | |
| 290 | uart4: serial@02038000 { |
Huang Shijie | 6eb85f9 | 2013-07-08 17:14:19 +0800 | [diff] [blame] | 291 | compatible = "fsl,imx6sl-uart", |
| 292 | "fsl,imx6q-uart", "fsl,imx21-uart"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 293 | reg = <0x02038000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 294 | interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 295 | clocks = <&clks IMX6SL_CLK_UART>, |
| 296 | <&clks IMX6SL_CLK_UART_SERIAL>; |
| 297 | clock-names = "ipg", "per"; |
Huang Shijie | 72a5ceb | 2013-07-12 18:02:09 +0800 | [diff] [blame] | 298 | dmas = <&sdma 31 4 0>, <&sdma 32 4 0>; |
| 299 | dma-names = "rx", "tx"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 300 | status = "disabled"; |
| 301 | }; |
| 302 | }; |
| 303 | |
| 304 | pwm1: pwm@02080000 { |
| 305 | #pwm-cells = <2>; |
| 306 | compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; |
| 307 | reg = <0x02080000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 308 | interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 309 | clocks = <&clks IMX6SL_CLK_PWM1>, |
| 310 | <&clks IMX6SL_CLK_PWM1>; |
| 311 | clock-names = "ipg", "per"; |
| 312 | }; |
| 313 | |
| 314 | pwm2: pwm@02084000 { |
| 315 | #pwm-cells = <2>; |
| 316 | compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; |
| 317 | reg = <0x02084000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 318 | interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 319 | clocks = <&clks IMX6SL_CLK_PWM2>, |
| 320 | <&clks IMX6SL_CLK_PWM2>; |
| 321 | clock-names = "ipg", "per"; |
| 322 | }; |
| 323 | |
| 324 | pwm3: pwm@02088000 { |
| 325 | #pwm-cells = <2>; |
| 326 | compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; |
| 327 | reg = <0x02088000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 328 | interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 329 | clocks = <&clks IMX6SL_CLK_PWM3>, |
| 330 | <&clks IMX6SL_CLK_PWM3>; |
| 331 | clock-names = "ipg", "per"; |
| 332 | }; |
| 333 | |
| 334 | pwm4: pwm@0208c000 { |
| 335 | #pwm-cells = <2>; |
| 336 | compatible = "fsl,imx6sl-pwm", "fsl,imx27-pwm"; |
| 337 | reg = <0x0208c000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 338 | interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 339 | clocks = <&clks IMX6SL_CLK_PWM4>, |
| 340 | <&clks IMX6SL_CLK_PWM4>; |
| 341 | clock-names = "ipg", "per"; |
| 342 | }; |
| 343 | |
| 344 | gpt: gpt@02098000 { |
| 345 | compatible = "fsl,imx6sl-gpt"; |
| 346 | reg = <0x02098000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 347 | interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 348 | clocks = <&clks IMX6SL_CLK_GPT>, |
| 349 | <&clks IMX6SL_CLK_GPT_SERIAL>; |
| 350 | clock-names = "ipg", "per"; |
| 351 | }; |
| 352 | |
| 353 | gpio1: gpio@0209c000 { |
| 354 | compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; |
| 355 | reg = <0x0209c000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 356 | interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>, |
| 357 | <0 67 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 358 | gpio-controller; |
| 359 | #gpio-cells = <2>; |
| 360 | interrupt-controller; |
| 361 | #interrupt-cells = <2>; |
| 362 | }; |
| 363 | |
| 364 | gpio2: gpio@020a0000 { |
| 365 | compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; |
| 366 | reg = <0x020a0000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 367 | interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>, |
| 368 | <0 69 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 369 | gpio-controller; |
| 370 | #gpio-cells = <2>; |
| 371 | interrupt-controller; |
| 372 | #interrupt-cells = <2>; |
| 373 | }; |
| 374 | |
| 375 | gpio3: gpio@020a4000 { |
| 376 | compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; |
| 377 | reg = <0x020a4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 378 | interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>, |
| 379 | <0 71 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 380 | gpio-controller; |
| 381 | #gpio-cells = <2>; |
| 382 | interrupt-controller; |
| 383 | #interrupt-cells = <2>; |
| 384 | }; |
| 385 | |
| 386 | gpio4: gpio@020a8000 { |
| 387 | compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; |
| 388 | reg = <0x020a8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 389 | interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>, |
| 390 | <0 73 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 391 | gpio-controller; |
| 392 | #gpio-cells = <2>; |
| 393 | interrupt-controller; |
| 394 | #interrupt-cells = <2>; |
| 395 | }; |
| 396 | |
| 397 | gpio5: gpio@020ac000 { |
| 398 | compatible = "fsl,imx6sl-gpio", "fsl,imx35-gpio"; |
| 399 | reg = <0x020ac000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 400 | interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>, |
| 401 | <0 75 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 402 | gpio-controller; |
| 403 | #gpio-cells = <2>; |
| 404 | interrupt-controller; |
| 405 | #interrupt-cells = <2>; |
| 406 | }; |
| 407 | |
| 408 | kpp: kpp@020b8000 { |
Anson Huang | 4291b64 | 2014-01-14 17:30:28 +0800 | [diff] [blame] | 409 | compatible = "fsl,imx6sl-kpp", "fsl,imx21-kpp"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 410 | reg = <0x020b8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 411 | interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>; |
Anson Huang | 4291b64 | 2014-01-14 17:30:28 +0800 | [diff] [blame] | 412 | clocks = <&clks IMX6SL_CLK_DUMMY>; |
Fabio Estevam | 1b6f236 | 2014-06-24 21:13:44 -0300 | [diff] [blame] | 413 | status = "disabled"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 414 | }; |
| 415 | |
| 416 | wdog1: wdog@020bc000 { |
| 417 | compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt"; |
| 418 | reg = <0x020bc000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 419 | interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 420 | clocks = <&clks IMX6SL_CLK_DUMMY>; |
| 421 | }; |
| 422 | |
| 423 | wdog2: wdog@020c0000 { |
| 424 | compatible = "fsl,imx6sl-wdt", "fsl,imx21-wdt"; |
| 425 | reg = <0x020c0000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 426 | interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 427 | clocks = <&clks IMX6SL_CLK_DUMMY>; |
| 428 | status = "disabled"; |
| 429 | }; |
| 430 | |
| 431 | clks: ccm@020c4000 { |
| 432 | compatible = "fsl,imx6sl-ccm"; |
| 433 | reg = <0x020c4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 434 | interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>, |
| 435 | <0 88 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 436 | #clock-cells = <1>; |
| 437 | }; |
| 438 | |
| 439 | anatop: anatop@020c8000 { |
Shawn Guo | d8ce823 | 2013-08-13 16:54:05 +0800 | [diff] [blame] | 440 | compatible = "fsl,imx6sl-anatop", |
| 441 | "fsl,imx6q-anatop", |
| 442 | "syscon", "simple-bus"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 443 | reg = <0x020c8000 0x1000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 444 | interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>, |
| 445 | <0 54 IRQ_TYPE_LEVEL_HIGH>, |
| 446 | <0 127 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 447 | |
| 448 | regulator-1p1@110 { |
| 449 | compatible = "fsl,anatop-regulator"; |
| 450 | regulator-name = "vdd1p1"; |
| 451 | regulator-min-microvolt = <800000>; |
| 452 | regulator-max-microvolt = <1375000>; |
| 453 | regulator-always-on; |
| 454 | anatop-reg-offset = <0x110>; |
| 455 | anatop-vol-bit-shift = <8>; |
| 456 | anatop-vol-bit-width = <5>; |
| 457 | anatop-min-bit-val = <4>; |
| 458 | anatop-min-voltage = <800000>; |
| 459 | anatop-max-voltage = <1375000>; |
| 460 | }; |
| 461 | |
| 462 | regulator-3p0@120 { |
| 463 | compatible = "fsl,anatop-regulator"; |
| 464 | regulator-name = "vdd3p0"; |
| 465 | regulator-min-microvolt = <2800000>; |
| 466 | regulator-max-microvolt = <3150000>; |
| 467 | regulator-always-on; |
| 468 | anatop-reg-offset = <0x120>; |
| 469 | anatop-vol-bit-shift = <8>; |
| 470 | anatop-vol-bit-width = <5>; |
| 471 | anatop-min-bit-val = <0>; |
| 472 | anatop-min-voltage = <2625000>; |
| 473 | anatop-max-voltage = <3400000>; |
| 474 | }; |
| 475 | |
| 476 | regulator-2p5@130 { |
| 477 | compatible = "fsl,anatop-regulator"; |
| 478 | regulator-name = "vdd2p5"; |
| 479 | regulator-min-microvolt = <2100000>; |
| 480 | regulator-max-microvolt = <2850000>; |
| 481 | regulator-always-on; |
| 482 | anatop-reg-offset = <0x130>; |
| 483 | anatop-vol-bit-shift = <8>; |
| 484 | anatop-vol-bit-width = <5>; |
| 485 | anatop-min-bit-val = <0>; |
| 486 | anatop-min-voltage = <2100000>; |
| 487 | anatop-max-voltage = <2850000>; |
| 488 | }; |
| 489 | |
| 490 | reg_arm: regulator-vddcore@140 { |
| 491 | compatible = "fsl,anatop-regulator"; |
Fabio Estevam | 118c98a | 2013-12-19 21:08:52 -0200 | [diff] [blame] | 492 | regulator-name = "vddarm"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 493 | regulator-min-microvolt = <725000>; |
| 494 | regulator-max-microvolt = <1450000>; |
| 495 | regulator-always-on; |
| 496 | anatop-reg-offset = <0x140>; |
| 497 | anatop-vol-bit-shift = <0>; |
| 498 | anatop-vol-bit-width = <5>; |
| 499 | anatop-delay-reg-offset = <0x170>; |
| 500 | anatop-delay-bit-shift = <24>; |
| 501 | anatop-delay-bit-width = <2>; |
| 502 | anatop-min-bit-val = <1>; |
| 503 | anatop-min-voltage = <725000>; |
| 504 | anatop-max-voltage = <1450000>; |
| 505 | }; |
| 506 | |
| 507 | reg_pu: regulator-vddpu@140 { |
| 508 | compatible = "fsl,anatop-regulator"; |
| 509 | regulator-name = "vddpu"; |
| 510 | regulator-min-microvolt = <725000>; |
| 511 | regulator-max-microvolt = <1450000>; |
| 512 | regulator-always-on; |
| 513 | anatop-reg-offset = <0x140>; |
| 514 | anatop-vol-bit-shift = <9>; |
| 515 | anatop-vol-bit-width = <5>; |
| 516 | anatop-delay-reg-offset = <0x170>; |
| 517 | anatop-delay-bit-shift = <26>; |
| 518 | anatop-delay-bit-width = <2>; |
| 519 | anatop-min-bit-val = <1>; |
| 520 | anatop-min-voltage = <725000>; |
| 521 | anatop-max-voltage = <1450000>; |
| 522 | }; |
| 523 | |
| 524 | reg_soc: regulator-vddsoc@140 { |
| 525 | compatible = "fsl,anatop-regulator"; |
| 526 | regulator-name = "vddsoc"; |
| 527 | regulator-min-microvolt = <725000>; |
| 528 | regulator-max-microvolt = <1450000>; |
| 529 | regulator-always-on; |
| 530 | anatop-reg-offset = <0x140>; |
| 531 | anatop-vol-bit-shift = <18>; |
| 532 | anatop-vol-bit-width = <5>; |
| 533 | anatop-delay-reg-offset = <0x170>; |
| 534 | anatop-delay-bit-shift = <28>; |
| 535 | anatop-delay-bit-width = <2>; |
| 536 | anatop-min-bit-val = <1>; |
| 537 | anatop-min-voltage = <725000>; |
| 538 | anatop-max-voltage = <1450000>; |
| 539 | }; |
| 540 | }; |
| 541 | |
Anson Huang | 2998b33 | 2014-08-05 17:34:52 +0800 | [diff] [blame] | 542 | tempmon: tempmon { |
| 543 | compatible = "fsl,imx6q-tempmon"; |
| 544 | interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>; |
| 545 | fsl,tempmon = <&anatop>; |
| 546 | fsl,tempmon-data = <&ocotp>; |
| 547 | clocks = <&clks IMX6SL_CLK_PLL3_USB_OTG>; |
| 548 | }; |
| 549 | |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 550 | usbphy1: usbphy@020c9000 { |
| 551 | compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy"; |
| 552 | reg = <0x020c9000 0x1000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 553 | interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 554 | clocks = <&clks IMX6SL_CLK_USBPHY1>; |
Peter Chen | 76a3885 | 2013-12-20 15:52:01 +0800 | [diff] [blame] | 555 | fsl,anatop = <&anatop>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 556 | }; |
| 557 | |
| 558 | usbphy2: usbphy@020ca000 { |
| 559 | compatible = "fsl,imx6sl-usbphy", "fsl,imx23-usbphy"; |
| 560 | reg = <0x020ca000 0x1000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 561 | interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 562 | clocks = <&clks IMX6SL_CLK_USBPHY2>; |
Peter Chen | 76a3885 | 2013-12-20 15:52:01 +0800 | [diff] [blame] | 563 | fsl,anatop = <&anatop>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 564 | }; |
| 565 | |
| 566 | snvs@020cc000 { |
| 567 | compatible = "fsl,sec-v4.0-mon", "simple-bus"; |
| 568 | #address-cells = <1>; |
| 569 | #size-cells = <1>; |
| 570 | ranges = <0 0x020cc000 0x4000>; |
| 571 | |
Fabio Estevam | 8716186 | 2015-03-14 12:47:47 -0300 | [diff] [blame] | 572 | snvs_rtc: snvs-rtc-lp@34 { |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 573 | compatible = "fsl,sec-v4.0-mon-rtc-lp"; |
| 574 | reg = <0x34 0x58>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 575 | interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>, |
| 576 | <0 20 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 577 | }; |
Robin Gong | 422b067 | 2014-11-12 16:20:37 +0800 | [diff] [blame] | 578 | |
| 579 | snvs_poweroff: snvs-poweroff@38 { |
| 580 | compatible = "fsl,sec-v4.0-poweroff"; |
| 581 | reg = <0x38 0x4>; |
| 582 | status = "disabled"; |
| 583 | }; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 584 | }; |
| 585 | |
| 586 | epit1: epit@020d0000 { |
| 587 | reg = <0x020d0000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 588 | interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 589 | }; |
| 590 | |
| 591 | epit2: epit@020d4000 { |
| 592 | reg = <0x020d4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 593 | interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 594 | }; |
| 595 | |
| 596 | src: src@020d8000 { |
| 597 | compatible = "fsl,imx6sl-src", "fsl,imx51-src"; |
| 598 | reg = <0x020d8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 599 | interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>, |
| 600 | <0 96 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 601 | #reset-cells = <1>; |
| 602 | }; |
| 603 | |
| 604 | gpc: gpc@020dc000 { |
| 605 | compatible = "fsl,imx6sl-gpc", "fsl,imx6q-gpc"; |
| 606 | reg = <0x020dc000 0x4000>; |
Marc Zyngier | b923ff6 | 2015-02-23 17:45:18 +0000 | [diff] [blame] | 607 | interrupt-controller; |
| 608 | #interrupt-cells = <3>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 609 | interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>; |
Marc Zyngier | b923ff6 | 2015-02-23 17:45:18 +0000 | [diff] [blame] | 610 | interrupt-parent = <&intc>; |
Philipp Zabel | 016dbd7 | 2015-02-23 18:40:14 +0100 | [diff] [blame] | 611 | pu-supply = <®_pu>; |
| 612 | clocks = <&clks IMX6SL_CLK_GPU2D_OVG>, |
| 613 | <&clks IMX6SL_CLK_GPU2D_PODF>; |
| 614 | #power-domain-cells = <1>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 615 | }; |
| 616 | |
Fugang Duan | e03d10f | 2013-09-03 12:26:22 +0800 | [diff] [blame] | 617 | gpr: iomuxc-gpr@020e0000 { |
Shawn Guo | 5f7adc9 | 2013-10-18 23:27:37 +0800 | [diff] [blame] | 618 | compatible = "fsl,imx6sl-iomuxc-gpr", |
| 619 | "fsl,imx6q-iomuxc-gpr", "syscon"; |
Fugang Duan | e03d10f | 2013-09-03 12:26:22 +0800 | [diff] [blame] | 620 | reg = <0x020e0000 0x38>; |
| 621 | }; |
| 622 | |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 623 | iomuxc: iomuxc@020e0000 { |
| 624 | compatible = "fsl,imx6sl-iomuxc"; |
| 625 | reg = <0x020e0000 0x4000>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 626 | }; |
| 627 | |
| 628 | csi: csi@020e4000 { |
| 629 | reg = <0x020e4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 630 | interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 631 | }; |
| 632 | |
| 633 | spdc: spdc@020e8000 { |
| 634 | reg = <0x020e8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 635 | interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 636 | }; |
| 637 | |
| 638 | sdma: sdma@020ec000 { |
Shawn Guo | 811e7685 | 2014-07-04 14:30:27 +0800 | [diff] [blame] | 639 | compatible = "fsl,imx6sl-sdma", "fsl,imx6q-sdma"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 640 | reg = <0x020ec000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 641 | interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 642 | clocks = <&clks IMX6SL_CLK_SDMA>, |
| 643 | <&clks IMX6SL_CLK_SDMA>; |
| 644 | clock-names = "ipg", "ahb"; |
Huang Shijie | fb72bb2 | 2013-07-02 10:15:29 +0800 | [diff] [blame] | 645 | #dma-cells = <3>; |
Shawn Guo | 44a2687 | 2013-08-13 08:55:02 +0800 | [diff] [blame] | 646 | /* imx6sl reuses imx6q sdma firmware */ |
| 647 | fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 648 | }; |
| 649 | |
| 650 | pxp: pxp@020f0000 { |
| 651 | reg = <0x020f0000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 652 | interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 653 | }; |
| 654 | |
| 655 | epdc: epdc@020f4000 { |
| 656 | reg = <0x020f4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 657 | interrupts = <0 97 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 658 | }; |
| 659 | |
| 660 | lcdif: lcdif@020f8000 { |
Fabio Estevam | e99b077 | 2014-08-19 15:21:14 -0300 | [diff] [blame] | 661 | compatible = "fsl,imx6sl-lcdif", "fsl,imx28-lcdif"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 662 | reg = <0x020f8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 663 | interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>; |
Fabio Estevam | e99b077 | 2014-08-19 15:21:14 -0300 | [diff] [blame] | 664 | clocks = <&clks IMX6SL_CLK_LCDIF_PIX>, |
| 665 | <&clks IMX6SL_CLK_LCDIF_AXI>, |
| 666 | <&clks IMX6SL_CLK_DUMMY>; |
| 667 | clock-names = "pix", "axi", "disp_axi"; |
| 668 | status = "disabled"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 669 | }; |
| 670 | |
| 671 | dcp: dcp@020fc000 { |
| 672 | reg = <0x020fc000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 673 | interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 674 | }; |
| 675 | }; |
| 676 | |
| 677 | aips2: aips-bus@02100000 { |
| 678 | compatible = "fsl,aips-bus", "simple-bus"; |
| 679 | #address-cells = <1>; |
| 680 | #size-cells = <1>; |
| 681 | reg = <0x02100000 0x100000>; |
| 682 | ranges; |
| 683 | |
| 684 | usbotg1: usb@02184000 { |
| 685 | compatible = "fsl,imx6sl-usb", "fsl,imx27-usb"; |
| 686 | reg = <0x02184000 0x200>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 687 | interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 688 | clocks = <&clks IMX6SL_CLK_USBOH3>; |
| 689 | fsl,usbphy = <&usbphy1>; |
| 690 | fsl,usbmisc = <&usbmisc 0>; |
| 691 | status = "disabled"; |
| 692 | }; |
| 693 | |
| 694 | usbotg2: usb@02184200 { |
| 695 | compatible = "fsl,imx6sl-usb", "fsl,imx27-usb"; |
| 696 | reg = <0x02184200 0x200>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 697 | interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 698 | clocks = <&clks IMX6SL_CLK_USBOH3>; |
| 699 | fsl,usbphy = <&usbphy2>; |
| 700 | fsl,usbmisc = <&usbmisc 1>; |
| 701 | status = "disabled"; |
| 702 | }; |
| 703 | |
| 704 | usbh: usb@02184400 { |
| 705 | compatible = "fsl,imx6sl-usb", "fsl,imx27-usb"; |
| 706 | reg = <0x02184400 0x200>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 707 | interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 708 | clocks = <&clks IMX6SL_CLK_USBOH3>; |
| 709 | fsl,usbmisc = <&usbmisc 2>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 710 | dr_mode = "host"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 711 | status = "disabled"; |
| 712 | }; |
| 713 | |
| 714 | usbmisc: usbmisc@02184800 { |
| 715 | #index-cells = <1>; |
| 716 | compatible = "fsl,imx6sl-usbmisc", "fsl,imx6q-usbmisc"; |
| 717 | reg = <0x02184800 0x200>; |
| 718 | clocks = <&clks IMX6SL_CLK_USBOH3>; |
| 719 | }; |
| 720 | |
| 721 | fec: ethernet@02188000 { |
| 722 | compatible = "fsl,imx6sl-fec", "fsl,imx25-fec"; |
| 723 | reg = <0x02188000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 724 | interrupts = <0 114 IRQ_TYPE_LEVEL_HIGH>; |
Fugang Duan | 8c562a1 | 2014-05-19 15:46:56 +0800 | [diff] [blame] | 725 | clocks = <&clks IMX6SL_CLK_ENET>, |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 726 | <&clks IMX6SL_CLK_ENET_REF>; |
| 727 | clock-names = "ipg", "ahb"; |
| 728 | status = "disabled"; |
| 729 | }; |
| 730 | |
| 731 | usdhc1: usdhc@02190000 { |
| 732 | compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; |
| 733 | reg = <0x02190000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 734 | interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 735 | clocks = <&clks IMX6SL_CLK_USDHC1>, |
| 736 | <&clks IMX6SL_CLK_USDHC1>, |
| 737 | <&clks IMX6SL_CLK_USDHC1>; |
| 738 | clock-names = "ipg", "ahb", "per"; |
| 739 | bus-width = <4>; |
| 740 | status = "disabled"; |
| 741 | }; |
| 742 | |
| 743 | usdhc2: usdhc@02194000 { |
| 744 | compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; |
| 745 | reg = <0x02194000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 746 | interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 747 | clocks = <&clks IMX6SL_CLK_USDHC2>, |
| 748 | <&clks IMX6SL_CLK_USDHC2>, |
| 749 | <&clks IMX6SL_CLK_USDHC2>; |
| 750 | clock-names = "ipg", "ahb", "per"; |
| 751 | bus-width = <4>; |
| 752 | status = "disabled"; |
| 753 | }; |
| 754 | |
| 755 | usdhc3: usdhc@02198000 { |
| 756 | compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; |
| 757 | reg = <0x02198000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 758 | interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 759 | clocks = <&clks IMX6SL_CLK_USDHC3>, |
| 760 | <&clks IMX6SL_CLK_USDHC3>, |
| 761 | <&clks IMX6SL_CLK_USDHC3>; |
| 762 | clock-names = "ipg", "ahb", "per"; |
| 763 | bus-width = <4>; |
| 764 | status = "disabled"; |
| 765 | }; |
| 766 | |
| 767 | usdhc4: usdhc@0219c000 { |
| 768 | compatible = "fsl,imx6sl-usdhc", "fsl,imx6q-usdhc"; |
| 769 | reg = <0x0219c000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 770 | interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 771 | clocks = <&clks IMX6SL_CLK_USDHC4>, |
| 772 | <&clks IMX6SL_CLK_USDHC4>, |
| 773 | <&clks IMX6SL_CLK_USDHC4>; |
| 774 | clock-names = "ipg", "ahb", "per"; |
| 775 | bus-width = <4>; |
| 776 | status = "disabled"; |
| 777 | }; |
| 778 | |
| 779 | i2c1: i2c@021a0000 { |
| 780 | #address-cells = <1>; |
| 781 | #size-cells = <0>; |
| 782 | compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c"; |
| 783 | reg = <0x021a0000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 784 | interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 785 | clocks = <&clks IMX6SL_CLK_I2C1>; |
| 786 | status = "disabled"; |
| 787 | }; |
| 788 | |
| 789 | i2c2: i2c@021a4000 { |
| 790 | #address-cells = <1>; |
| 791 | #size-cells = <0>; |
| 792 | compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c"; |
| 793 | reg = <0x021a4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 794 | interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 795 | clocks = <&clks IMX6SL_CLK_I2C2>; |
| 796 | status = "disabled"; |
| 797 | }; |
| 798 | |
| 799 | i2c3: i2c@021a8000 { |
| 800 | #address-cells = <1>; |
| 801 | #size-cells = <0>; |
| 802 | compatible = "fsl,imx6sl-i2c", "fsl,imx21-i2c"; |
| 803 | reg = <0x021a8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 804 | interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 805 | clocks = <&clks IMX6SL_CLK_I2C3>; |
| 806 | status = "disabled"; |
| 807 | }; |
| 808 | |
| 809 | mmdc: mmdc@021b0000 { |
| 810 | compatible = "fsl,imx6sl-mmdc", "fsl,imx6q-mmdc"; |
| 811 | reg = <0x021b0000 0x4000>; |
| 812 | }; |
| 813 | |
| 814 | rngb: rngb@021b4000 { |
| 815 | reg = <0x021b4000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 816 | interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 817 | }; |
| 818 | |
| 819 | weim: weim@021b8000 { |
| 820 | reg = <0x021b8000 0x4000>; |
Troy Kisky | 13088c2 | 2013-11-14 14:02:12 -0700 | [diff] [blame] | 821 | interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 822 | }; |
| 823 | |
| 824 | ocotp: ocotp@021bc000 { |
Anson Huang | 2998b33 | 2014-08-05 17:34:52 +0800 | [diff] [blame] | 825 | compatible = "fsl,imx6sl-ocotp", "syscon"; |
Shawn Guo | e29fe21 | 2013-05-03 11:26:30 +0800 | [diff] [blame] | 826 | reg = <0x021bc000 0x4000>; |
| 827 | }; |
| 828 | |
| 829 | audmux: audmux@021d8000 { |
| 830 | compatible = "fsl,imx6sl-audmux", "fsl,imx31-audmux"; |
| 831 | reg = <0x021d8000 0x4000>; |
| 832 | status = "disabled"; |
| 833 | }; |
| 834 | }; |
| 835 | }; |
| 836 | }; |