blob: cf983a9df3f11a17d968b1899fdfed4c0eec5926 [file] [log] [blame]
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001/*
2 * Renesas R-Car Gen2 DMA Controller Driver
3 *
4 * Copyright (C) 2014 Renesas Electronics Inc.
5 *
6 * Author: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
7 *
8 * This is free software; you can redistribute it and/or modify
9 * it under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 */
12
Laurent Pinchartccadee92014-07-16 23:15:48 +020013#include <linux/dma-mapping.h>
Laurent Pinchart87244fe2014-07-09 00:42:19 +020014#include <linux/dmaengine.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/module.h>
18#include <linux/mutex.h>
19#include <linux/of.h>
20#include <linux/of_dma.h>
21#include <linux/of_platform.h>
22#include <linux/platform_device.h>
23#include <linux/pm_runtime.h>
24#include <linux/slab.h>
25#include <linux/spinlock.h>
26
27#include "../dmaengine.h"
28
29/*
30 * struct rcar_dmac_xfer_chunk - Descriptor for a hardware transfer
31 * @node: entry in the parent's chunks list
32 * @src_addr: device source address
33 * @dst_addr: device destination address
34 * @size: transfer size in bytes
35 */
36struct rcar_dmac_xfer_chunk {
37 struct list_head node;
38
39 dma_addr_t src_addr;
40 dma_addr_t dst_addr;
41 u32 size;
42};
43
44/*
Laurent Pinchartccadee92014-07-16 23:15:48 +020045 * struct rcar_dmac_hw_desc - Hardware descriptor for a transfer chunk
46 * @sar: value of the SAR register (source address)
47 * @dar: value of the DAR register (destination address)
48 * @tcr: value of the TCR register (transfer count)
49 */
50struct rcar_dmac_hw_desc {
51 u32 sar;
52 u32 dar;
53 u32 tcr;
54 u32 reserved;
55} __attribute__((__packed__));
56
57/*
Laurent Pinchart87244fe2014-07-09 00:42:19 +020058 * struct rcar_dmac_desc - R-Car Gen2 DMA Transfer Descriptor
59 * @async_tx: base DMA asynchronous transaction descriptor
60 * @direction: direction of the DMA transfer
61 * @xfer_shift: log2 of the transfer size
62 * @chcr: value of the channel configuration register for this transfer
63 * @node: entry in the channel's descriptors lists
64 * @chunks: list of transfer chunks for this transfer
65 * @running: the transfer chunk being currently processed
Laurent Pinchartccadee92014-07-16 23:15:48 +020066 * @nchunks: number of transfer chunks for this transfer
Laurent Pinchart1ed13152014-07-19 00:05:14 +020067 * @hwdescs.use: whether the transfer descriptor uses hardware descriptors
Laurent Pinchartccadee92014-07-16 23:15:48 +020068 * @hwdescs.mem: hardware descriptors memory for the transfer
69 * @hwdescs.dma: device address of the hardware descriptors memory
70 * @hwdescs.size: size of the hardware descriptors in bytes
Laurent Pinchart87244fe2014-07-09 00:42:19 +020071 * @size: transfer size in bytes
72 * @cyclic: when set indicates that the DMA transfer is cyclic
73 */
74struct rcar_dmac_desc {
75 struct dma_async_tx_descriptor async_tx;
76 enum dma_transfer_direction direction;
77 unsigned int xfer_shift;
78 u32 chcr;
79
80 struct list_head node;
81 struct list_head chunks;
82 struct rcar_dmac_xfer_chunk *running;
Laurent Pinchartccadee92014-07-16 23:15:48 +020083 unsigned int nchunks;
84
85 struct {
Laurent Pinchart1ed13152014-07-19 00:05:14 +020086 bool use;
Laurent Pinchartccadee92014-07-16 23:15:48 +020087 struct rcar_dmac_hw_desc *mem;
88 dma_addr_t dma;
89 size_t size;
90 } hwdescs;
Laurent Pinchart87244fe2014-07-09 00:42:19 +020091
92 unsigned int size;
93 bool cyclic;
94};
95
96#define to_rcar_dmac_desc(d) container_of(d, struct rcar_dmac_desc, async_tx)
97
98/*
99 * struct rcar_dmac_desc_page - One page worth of descriptors
100 * @node: entry in the channel's pages list
101 * @descs: array of DMA descriptors
102 * @chunks: array of transfer chunk descriptors
103 */
104struct rcar_dmac_desc_page {
105 struct list_head node;
106
107 union {
108 struct rcar_dmac_desc descs[0];
109 struct rcar_dmac_xfer_chunk chunks[0];
110 };
111};
112
113#define RCAR_DMAC_DESCS_PER_PAGE \
114 ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, descs)) / \
115 sizeof(struct rcar_dmac_desc))
116#define RCAR_DMAC_XFER_CHUNKS_PER_PAGE \
117 ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, chunks)) / \
118 sizeof(struct rcar_dmac_xfer_chunk))
119
120/*
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200121 * struct rcar_dmac_chan_slave - Slave configuration
122 * @slave_addr: slave memory address
123 * @xfer_size: size (in bytes) of hardware transfers
124 */
125struct rcar_dmac_chan_slave {
126 phys_addr_t slave_addr;
127 unsigned int xfer_size;
128};
129
130/*
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200131 * struct rcar_dmac_chan - R-Car Gen2 DMA Controller Channel
132 * @chan: base DMA channel object
133 * @iomem: channel I/O memory base
134 * @index: index of this channel in the controller
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200135 * @src: slave memory address and size on the source side
136 * @dst: slave memory address and size on the destination side
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200137 * @mid_rid: hardware MID/RID for the DMA client using this channel
138 * @lock: protects the channel CHCR register and the desc members
139 * @desc.free: list of free descriptors
140 * @desc.pending: list of pending descriptors (submitted with tx_submit)
141 * @desc.active: list of active descriptors (activated with issue_pending)
142 * @desc.done: list of completed descriptors
143 * @desc.wait: list of descriptors waiting for an ack
144 * @desc.running: the descriptor being processed (a member of the active list)
145 * @desc.chunks_free: list of free transfer chunk descriptors
146 * @desc.pages: list of pages used by allocated descriptors
147 */
148struct rcar_dmac_chan {
149 struct dma_chan chan;
150 void __iomem *iomem;
151 unsigned int index;
152
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200153 struct rcar_dmac_chan_slave src;
154 struct rcar_dmac_chan_slave dst;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200155 int mid_rid;
156
157 spinlock_t lock;
158
159 struct {
160 struct list_head free;
161 struct list_head pending;
162 struct list_head active;
163 struct list_head done;
164 struct list_head wait;
165 struct rcar_dmac_desc *running;
166
167 struct list_head chunks_free;
168
169 struct list_head pages;
170 } desc;
171};
172
173#define to_rcar_dmac_chan(c) container_of(c, struct rcar_dmac_chan, chan)
174
175/*
176 * struct rcar_dmac - R-Car Gen2 DMA Controller
177 * @engine: base DMA engine object
178 * @dev: the hardware device
179 * @iomem: remapped I/O memory base
180 * @n_channels: number of available channels
181 * @channels: array of DMAC channels
182 * @modules: bitmask of client modules in use
183 */
184struct rcar_dmac {
185 struct dma_device engine;
186 struct device *dev;
187 void __iomem *iomem;
188
189 unsigned int n_channels;
190 struct rcar_dmac_chan *channels;
191
Joe Perches08acf382015-05-19 18:37:50 -0700192 DECLARE_BITMAP(modules, 256);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200193};
194
195#define to_rcar_dmac(d) container_of(d, struct rcar_dmac, engine)
196
197/* -----------------------------------------------------------------------------
198 * Registers
199 */
200
201#define RCAR_DMAC_CHAN_OFFSET(i) (0x8000 + 0x80 * (i))
202
203#define RCAR_DMAISTA 0x0020
204#define RCAR_DMASEC 0x0030
205#define RCAR_DMAOR 0x0060
206#define RCAR_DMAOR_PRI_FIXED (0 << 8)
207#define RCAR_DMAOR_PRI_ROUND_ROBIN (3 << 8)
208#define RCAR_DMAOR_AE (1 << 2)
209#define RCAR_DMAOR_DME (1 << 0)
210#define RCAR_DMACHCLR 0x0080
211#define RCAR_DMADPSEC 0x00a0
212
213#define RCAR_DMASAR 0x0000
214#define RCAR_DMADAR 0x0004
215#define RCAR_DMATCR 0x0008
216#define RCAR_DMATCR_MASK 0x00ffffff
217#define RCAR_DMATSR 0x0028
218#define RCAR_DMACHCR 0x000c
219#define RCAR_DMACHCR_CAE (1 << 31)
220#define RCAR_DMACHCR_CAIE (1 << 30)
221#define RCAR_DMACHCR_DPM_DISABLED (0 << 28)
222#define RCAR_DMACHCR_DPM_ENABLED (1 << 28)
223#define RCAR_DMACHCR_DPM_REPEAT (2 << 28)
224#define RCAR_DMACHCR_DPM_INFINITE (3 << 28)
225#define RCAR_DMACHCR_RPT_SAR (1 << 27)
226#define RCAR_DMACHCR_RPT_DAR (1 << 26)
227#define RCAR_DMACHCR_RPT_TCR (1 << 25)
228#define RCAR_DMACHCR_DPB (1 << 22)
229#define RCAR_DMACHCR_DSE (1 << 19)
230#define RCAR_DMACHCR_DSIE (1 << 18)
231#define RCAR_DMACHCR_TS_1B ((0 << 20) | (0 << 3))
232#define RCAR_DMACHCR_TS_2B ((0 << 20) | (1 << 3))
233#define RCAR_DMACHCR_TS_4B ((0 << 20) | (2 << 3))
234#define RCAR_DMACHCR_TS_16B ((0 << 20) | (3 << 3))
235#define RCAR_DMACHCR_TS_32B ((1 << 20) | (0 << 3))
236#define RCAR_DMACHCR_TS_64B ((1 << 20) | (1 << 3))
237#define RCAR_DMACHCR_TS_8B ((1 << 20) | (3 << 3))
238#define RCAR_DMACHCR_DM_FIXED (0 << 14)
239#define RCAR_DMACHCR_DM_INC (1 << 14)
240#define RCAR_DMACHCR_DM_DEC (2 << 14)
241#define RCAR_DMACHCR_SM_FIXED (0 << 12)
242#define RCAR_DMACHCR_SM_INC (1 << 12)
243#define RCAR_DMACHCR_SM_DEC (2 << 12)
244#define RCAR_DMACHCR_RS_AUTO (4 << 8)
245#define RCAR_DMACHCR_RS_DMARS (8 << 8)
246#define RCAR_DMACHCR_IE (1 << 2)
247#define RCAR_DMACHCR_TE (1 << 1)
248#define RCAR_DMACHCR_DE (1 << 0)
249#define RCAR_DMATCRB 0x0018
250#define RCAR_DMATSRB 0x0038
251#define RCAR_DMACHCRB 0x001c
252#define RCAR_DMACHCRB_DCNT(n) ((n) << 24)
Laurent Pinchartccadee92014-07-16 23:15:48 +0200253#define RCAR_DMACHCRB_DPTR_MASK (0xff << 16)
254#define RCAR_DMACHCRB_DPTR_SHIFT 16
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200255#define RCAR_DMACHCRB_DRST (1 << 15)
256#define RCAR_DMACHCRB_DTS (1 << 8)
257#define RCAR_DMACHCRB_SLM_NORMAL (0 << 4)
258#define RCAR_DMACHCRB_SLM_CLK(n) ((8 | (n)) << 4)
259#define RCAR_DMACHCRB_PRI(n) ((n) << 0)
260#define RCAR_DMARS 0x0040
261#define RCAR_DMABUFCR 0x0048
262#define RCAR_DMABUFCR_MBU(n) ((n) << 16)
263#define RCAR_DMABUFCR_ULB(n) ((n) << 0)
264#define RCAR_DMADPBASE 0x0050
265#define RCAR_DMADPBASE_MASK 0xfffffff0
266#define RCAR_DMADPBASE_SEL (1 << 0)
267#define RCAR_DMADPCR 0x0054
268#define RCAR_DMADPCR_DIPT(n) ((n) << 24)
269#define RCAR_DMAFIXSAR 0x0010
270#define RCAR_DMAFIXDAR 0x0014
271#define RCAR_DMAFIXDPBASE 0x0060
272
273/* Hardcode the MEMCPY transfer size to 4 bytes. */
274#define RCAR_DMAC_MEMCPY_XFER_SIZE 4
275
276/* -----------------------------------------------------------------------------
277 * Device access
278 */
279
280static void rcar_dmac_write(struct rcar_dmac *dmac, u32 reg, u32 data)
281{
282 if (reg == RCAR_DMAOR)
283 writew(data, dmac->iomem + reg);
284 else
285 writel(data, dmac->iomem + reg);
286}
287
288static u32 rcar_dmac_read(struct rcar_dmac *dmac, u32 reg)
289{
290 if (reg == RCAR_DMAOR)
291 return readw(dmac->iomem + reg);
292 else
293 return readl(dmac->iomem + reg);
294}
295
296static u32 rcar_dmac_chan_read(struct rcar_dmac_chan *chan, u32 reg)
297{
298 if (reg == RCAR_DMARS)
299 return readw(chan->iomem + reg);
300 else
301 return readl(chan->iomem + reg);
302}
303
304static void rcar_dmac_chan_write(struct rcar_dmac_chan *chan, u32 reg, u32 data)
305{
306 if (reg == RCAR_DMARS)
307 writew(data, chan->iomem + reg);
308 else
309 writel(data, chan->iomem + reg);
310}
311
312/* -----------------------------------------------------------------------------
313 * Initialization and configuration
314 */
315
316static bool rcar_dmac_chan_is_busy(struct rcar_dmac_chan *chan)
317{
318 u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
319
Niklas Söderlund0f78e3b2016-06-30 17:15:16 +0200320 return !!(chcr & (RCAR_DMACHCR_DE | RCAR_DMACHCR_TE));
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200321}
322
323static void rcar_dmac_chan_start_xfer(struct rcar_dmac_chan *chan)
324{
325 struct rcar_dmac_desc *desc = chan->desc.running;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200326 u32 chcr = desc->chcr;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200327
328 WARN_ON_ONCE(rcar_dmac_chan_is_busy(chan));
329
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200330 if (chan->mid_rid >= 0)
331 rcar_dmac_chan_write(chan, RCAR_DMARS, chan->mid_rid);
332
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200333 if (desc->hwdescs.use) {
Laurent Pinchart3f463062015-01-27 18:33:29 +0200334 struct rcar_dmac_xfer_chunk *chunk;
335
Laurent Pinchartccadee92014-07-16 23:15:48 +0200336 dev_dbg(chan->chan.device->dev,
337 "chan%u: queue desc %p: %u@%pad\n",
338 chan->index, desc, desc->nchunks, &desc->hwdescs.dma);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200339
Laurent Pinchartccadee92014-07-16 23:15:48 +0200340#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
341 rcar_dmac_chan_write(chan, RCAR_DMAFIXDPBASE,
342 desc->hwdescs.dma >> 32);
343#endif
344 rcar_dmac_chan_write(chan, RCAR_DMADPBASE,
345 (desc->hwdescs.dma & 0xfffffff0) |
346 RCAR_DMADPBASE_SEL);
347 rcar_dmac_chan_write(chan, RCAR_DMACHCRB,
348 RCAR_DMACHCRB_DCNT(desc->nchunks - 1) |
349 RCAR_DMACHCRB_DRST);
350
351 /*
Laurent Pinchart3f463062015-01-27 18:33:29 +0200352 * Errata: When descriptor memory is accessed through an IOMMU
353 * the DMADAR register isn't initialized automatically from the
354 * first descriptor at beginning of transfer by the DMAC like it
355 * should. Initialize it manually with the destination address
356 * of the first chunk.
357 */
358 chunk = list_first_entry(&desc->chunks,
359 struct rcar_dmac_xfer_chunk, node);
360 rcar_dmac_chan_write(chan, RCAR_DMADAR,
361 chunk->dst_addr & 0xffffffff);
362
363 /*
Laurent Pinchartccadee92014-07-16 23:15:48 +0200364 * Program the descriptor stage interrupt to occur after the end
365 * of the first stage.
366 */
367 rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(1));
368
369 chcr |= RCAR_DMACHCR_RPT_SAR | RCAR_DMACHCR_RPT_DAR
370 | RCAR_DMACHCR_RPT_TCR | RCAR_DMACHCR_DPB;
371
372 /*
373 * If the descriptor isn't cyclic enable normal descriptor mode
374 * and the transfer completion interrupt.
375 */
376 if (!desc->cyclic)
377 chcr |= RCAR_DMACHCR_DPM_ENABLED | RCAR_DMACHCR_IE;
378 /*
379 * If the descriptor is cyclic and has a callback enable the
380 * descriptor stage interrupt in infinite repeat mode.
381 */
382 else if (desc->async_tx.callback)
383 chcr |= RCAR_DMACHCR_DPM_INFINITE | RCAR_DMACHCR_DSIE;
384 /*
385 * Otherwise just select infinite repeat mode without any
386 * interrupt.
387 */
388 else
389 chcr |= RCAR_DMACHCR_DPM_INFINITE;
390 } else {
391 struct rcar_dmac_xfer_chunk *chunk = desc->running;
392
393 dev_dbg(chan->chan.device->dev,
394 "chan%u: queue chunk %p: %u@%pad -> %pad\n",
395 chan->index, chunk, chunk->size, &chunk->src_addr,
396 &chunk->dst_addr);
397
398#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
399 rcar_dmac_chan_write(chan, RCAR_DMAFIXSAR,
400 chunk->src_addr >> 32);
401 rcar_dmac_chan_write(chan, RCAR_DMAFIXDAR,
402 chunk->dst_addr >> 32);
403#endif
404 rcar_dmac_chan_write(chan, RCAR_DMASAR,
405 chunk->src_addr & 0xffffffff);
406 rcar_dmac_chan_write(chan, RCAR_DMADAR,
407 chunk->dst_addr & 0xffffffff);
408 rcar_dmac_chan_write(chan, RCAR_DMATCR,
409 chunk->size >> desc->xfer_shift);
410
411 chcr |= RCAR_DMACHCR_DPM_DISABLED | RCAR_DMACHCR_IE;
412 }
413
414 rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr | RCAR_DMACHCR_DE);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200415}
416
417static int rcar_dmac_init(struct rcar_dmac *dmac)
418{
419 u16 dmaor;
420
421 /* Clear all channels and enable the DMAC globally. */
Kuninori Morimoto20c169a2016-03-03 17:25:53 +0900422 rcar_dmac_write(dmac, RCAR_DMACHCLR, GENMASK(dmac->n_channels - 1, 0));
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200423 rcar_dmac_write(dmac, RCAR_DMAOR,
424 RCAR_DMAOR_PRI_FIXED | RCAR_DMAOR_DME);
425
426 dmaor = rcar_dmac_read(dmac, RCAR_DMAOR);
427 if ((dmaor & (RCAR_DMAOR_AE | RCAR_DMAOR_DME)) != RCAR_DMAOR_DME) {
428 dev_warn(dmac->dev, "DMAOR initialization failed.\n");
429 return -EIO;
430 }
431
432 return 0;
433}
434
435/* -----------------------------------------------------------------------------
436 * Descriptors submission
437 */
438
439static dma_cookie_t rcar_dmac_tx_submit(struct dma_async_tx_descriptor *tx)
440{
441 struct rcar_dmac_chan *chan = to_rcar_dmac_chan(tx->chan);
442 struct rcar_dmac_desc *desc = to_rcar_dmac_desc(tx);
443 unsigned long flags;
444 dma_cookie_t cookie;
445
446 spin_lock_irqsave(&chan->lock, flags);
447
448 cookie = dma_cookie_assign(tx);
449
450 dev_dbg(chan->chan.device->dev, "chan%u: submit #%d@%p\n",
451 chan->index, tx->cookie, desc);
452
453 list_add_tail(&desc->node, &chan->desc.pending);
454 desc->running = list_first_entry(&desc->chunks,
455 struct rcar_dmac_xfer_chunk, node);
456
457 spin_unlock_irqrestore(&chan->lock, flags);
458
459 return cookie;
460}
461
462/* -----------------------------------------------------------------------------
463 * Descriptors allocation and free
464 */
465
466/*
467 * rcar_dmac_desc_alloc - Allocate a page worth of DMA descriptors
468 * @chan: the DMA channel
469 * @gfp: allocation flags
470 */
471static int rcar_dmac_desc_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
472{
473 struct rcar_dmac_desc_page *page;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000474 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200475 LIST_HEAD(list);
476 unsigned int i;
477
478 page = (void *)get_zeroed_page(gfp);
479 if (!page)
480 return -ENOMEM;
481
482 for (i = 0; i < RCAR_DMAC_DESCS_PER_PAGE; ++i) {
483 struct rcar_dmac_desc *desc = &page->descs[i];
484
485 dma_async_tx_descriptor_init(&desc->async_tx, &chan->chan);
486 desc->async_tx.tx_submit = rcar_dmac_tx_submit;
487 INIT_LIST_HEAD(&desc->chunks);
488
489 list_add_tail(&desc->node, &list);
490 }
491
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000492 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200493 list_splice_tail(&list, &chan->desc.free);
494 list_add_tail(&page->node, &chan->desc.pages);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000495 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200496
497 return 0;
498}
499
500/*
501 * rcar_dmac_desc_put - Release a DMA transfer descriptor
502 * @chan: the DMA channel
503 * @desc: the descriptor
504 *
505 * Put the descriptor and its transfer chunk descriptors back in the channel's
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200506 * free descriptors lists. The descriptor's chunks list will be reinitialized to
507 * an empty list as a result.
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200508 *
Laurent Pinchartccadee92014-07-16 23:15:48 +0200509 * The descriptor must have been removed from the channel's lists before calling
510 * this function.
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200511 */
512static void rcar_dmac_desc_put(struct rcar_dmac_chan *chan,
513 struct rcar_dmac_desc *desc)
514{
Laurent Pinchartf3915072015-01-27 15:52:13 +0200515 unsigned long flags;
516
517 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200518 list_splice_tail_init(&desc->chunks, &chan->desc.chunks_free);
Kuninori Morimoto3565fe52016-05-30 00:41:48 +0000519 list_add(&desc->node, &chan->desc.free);
Laurent Pinchartf3915072015-01-27 15:52:13 +0200520 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200521}
522
523static void rcar_dmac_desc_recycle_acked(struct rcar_dmac_chan *chan)
524{
525 struct rcar_dmac_desc *desc, *_desc;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000526 unsigned long flags;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200527 LIST_HEAD(list);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200528
Laurent Pinchartccadee92014-07-16 23:15:48 +0200529 /*
530 * We have to temporarily move all descriptors from the wait list to a
531 * local list as iterating over the wait list, even with
532 * list_for_each_entry_safe, isn't safe if we release the channel lock
533 * around the rcar_dmac_desc_put() call.
534 */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000535 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200536 list_splice_init(&chan->desc.wait, &list);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000537 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200538
539 list_for_each_entry_safe(desc, _desc, &list, node) {
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200540 if (async_tx_test_ack(&desc->async_tx)) {
541 list_del(&desc->node);
542 rcar_dmac_desc_put(chan, desc);
543 }
544 }
Laurent Pinchartccadee92014-07-16 23:15:48 +0200545
546 if (list_empty(&list))
547 return;
548
549 /* Put the remaining descriptors back in the wait list. */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000550 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200551 list_splice(&list, &chan->desc.wait);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000552 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200553}
554
555/*
556 * rcar_dmac_desc_get - Allocate a descriptor for a DMA transfer
557 * @chan: the DMA channel
558 *
559 * Locking: This function must be called in a non-atomic context.
560 *
561 * Return: A pointer to the allocated descriptor or NULL if no descriptor can
562 * be allocated.
563 */
564static struct rcar_dmac_desc *rcar_dmac_desc_get(struct rcar_dmac_chan *chan)
565{
566 struct rcar_dmac_desc *desc;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000567 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200568 int ret;
569
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200570 /* Recycle acked descriptors before attempting allocation. */
571 rcar_dmac_desc_recycle_acked(chan);
572
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000573 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200574
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200575 while (list_empty(&chan->desc.free)) {
576 /*
577 * No free descriptors, allocate a page worth of them and try
578 * again, as someone else could race us to get the newly
579 * allocated descriptors. If the allocation fails return an
580 * error.
581 */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000582 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200583 ret = rcar_dmac_desc_alloc(chan, GFP_NOWAIT);
584 if (ret < 0)
585 return NULL;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000586 spin_lock_irqsave(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200587 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200588
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200589 desc = list_first_entry(&chan->desc.free, struct rcar_dmac_desc, node);
590 list_del(&desc->node);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200591
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000592 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200593
594 return desc;
595}
596
597/*
598 * rcar_dmac_xfer_chunk_alloc - Allocate a page worth of transfer chunks
599 * @chan: the DMA channel
600 * @gfp: allocation flags
601 */
602static int rcar_dmac_xfer_chunk_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
603{
604 struct rcar_dmac_desc_page *page;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000605 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200606 LIST_HEAD(list);
607 unsigned int i;
608
609 page = (void *)get_zeroed_page(gfp);
610 if (!page)
611 return -ENOMEM;
612
613 for (i = 0; i < RCAR_DMAC_XFER_CHUNKS_PER_PAGE; ++i) {
614 struct rcar_dmac_xfer_chunk *chunk = &page->chunks[i];
615
616 list_add_tail(&chunk->node, &list);
617 }
618
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000619 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200620 list_splice_tail(&list, &chan->desc.chunks_free);
621 list_add_tail(&page->node, &chan->desc.pages);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000622 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200623
624 return 0;
625}
626
627/*
628 * rcar_dmac_xfer_chunk_get - Allocate a transfer chunk for a DMA transfer
629 * @chan: the DMA channel
630 *
631 * Locking: This function must be called in a non-atomic context.
632 *
633 * Return: A pointer to the allocated transfer chunk descriptor or NULL if no
634 * descriptor can be allocated.
635 */
636static struct rcar_dmac_xfer_chunk *
637rcar_dmac_xfer_chunk_get(struct rcar_dmac_chan *chan)
638{
639 struct rcar_dmac_xfer_chunk *chunk;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000640 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200641 int ret;
642
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000643 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200644
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200645 while (list_empty(&chan->desc.chunks_free)) {
646 /*
647 * No free descriptors, allocate a page worth of them and try
648 * again, as someone else could race us to get the newly
649 * allocated descriptors. If the allocation fails return an
650 * error.
651 */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000652 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200653 ret = rcar_dmac_xfer_chunk_alloc(chan, GFP_NOWAIT);
654 if (ret < 0)
655 return NULL;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000656 spin_lock_irqsave(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200657 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200658
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200659 chunk = list_first_entry(&chan->desc.chunks_free,
660 struct rcar_dmac_xfer_chunk, node);
661 list_del(&chunk->node);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200662
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000663 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200664
665 return chunk;
666}
667
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200668static void rcar_dmac_realloc_hwdesc(struct rcar_dmac_chan *chan,
669 struct rcar_dmac_desc *desc, size_t size)
670{
671 /*
672 * dma_alloc_coherent() allocates memory in page size increments. To
673 * avoid reallocating the hardware descriptors when the allocated size
674 * wouldn't change align the requested size to a multiple of the page
675 * size.
676 */
677 size = PAGE_ALIGN(size);
678
679 if (desc->hwdescs.size == size)
680 return;
681
682 if (desc->hwdescs.mem) {
Laurent Pinchart6a634802015-01-27 15:58:53 +0200683 dma_free_coherent(chan->chan.device->dev, desc->hwdescs.size,
684 desc->hwdescs.mem, desc->hwdescs.dma);
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200685 desc->hwdescs.mem = NULL;
686 desc->hwdescs.size = 0;
687 }
688
689 if (!size)
690 return;
691
Laurent Pinchart6a634802015-01-27 15:58:53 +0200692 desc->hwdescs.mem = dma_alloc_coherent(chan->chan.device->dev, size,
693 &desc->hwdescs.dma, GFP_NOWAIT);
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200694 if (!desc->hwdescs.mem)
695 return;
696
697 desc->hwdescs.size = size;
698}
699
Jürg Billeteree4b8762014-11-25 15:10:17 +0100700static int rcar_dmac_fill_hwdesc(struct rcar_dmac_chan *chan,
701 struct rcar_dmac_desc *desc)
Laurent Pinchartccadee92014-07-16 23:15:48 +0200702{
703 struct rcar_dmac_xfer_chunk *chunk;
704 struct rcar_dmac_hw_desc *hwdesc;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200705
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200706 rcar_dmac_realloc_hwdesc(chan, desc, desc->nchunks * sizeof(*hwdesc));
707
708 hwdesc = desc->hwdescs.mem;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200709 if (!hwdesc)
Jürg Billeteree4b8762014-11-25 15:10:17 +0100710 return -ENOMEM;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200711
Laurent Pinchartccadee92014-07-16 23:15:48 +0200712 list_for_each_entry(chunk, &desc->chunks, node) {
713 hwdesc->sar = chunk->src_addr;
714 hwdesc->dar = chunk->dst_addr;
715 hwdesc->tcr = chunk->size >> desc->xfer_shift;
716 hwdesc++;
717 }
Jürg Billeteree4b8762014-11-25 15:10:17 +0100718
719 return 0;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200720}
721
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200722/* -----------------------------------------------------------------------------
723 * Stop and reset
724 */
725
726static void rcar_dmac_chan_halt(struct rcar_dmac_chan *chan)
727{
728 u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
729
Laurent Pinchartccadee92014-07-16 23:15:48 +0200730 chcr &= ~(RCAR_DMACHCR_DSE | RCAR_DMACHCR_DSIE | RCAR_DMACHCR_IE |
731 RCAR_DMACHCR_TE | RCAR_DMACHCR_DE);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200732 rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr);
733}
734
735static void rcar_dmac_chan_reinit(struct rcar_dmac_chan *chan)
736{
737 struct rcar_dmac_desc *desc, *_desc;
738 unsigned long flags;
739 LIST_HEAD(descs);
740
741 spin_lock_irqsave(&chan->lock, flags);
742
743 /* Move all non-free descriptors to the local lists. */
744 list_splice_init(&chan->desc.pending, &descs);
745 list_splice_init(&chan->desc.active, &descs);
746 list_splice_init(&chan->desc.done, &descs);
747 list_splice_init(&chan->desc.wait, &descs);
748
749 chan->desc.running = NULL;
750
751 spin_unlock_irqrestore(&chan->lock, flags);
752
753 list_for_each_entry_safe(desc, _desc, &descs, node) {
754 list_del(&desc->node);
755 rcar_dmac_desc_put(chan, desc);
756 }
757}
758
759static void rcar_dmac_stop(struct rcar_dmac *dmac)
760{
761 rcar_dmac_write(dmac, RCAR_DMAOR, 0);
762}
763
764static void rcar_dmac_abort(struct rcar_dmac *dmac)
765{
766 unsigned int i;
767
768 /* Stop all channels. */
769 for (i = 0; i < dmac->n_channels; ++i) {
770 struct rcar_dmac_chan *chan = &dmac->channels[i];
771
772 /* Stop and reinitialize the channel. */
773 spin_lock(&chan->lock);
774 rcar_dmac_chan_halt(chan);
775 spin_unlock(&chan->lock);
776
777 rcar_dmac_chan_reinit(chan);
778 }
779}
780
781/* -----------------------------------------------------------------------------
782 * Descriptors preparation
783 */
784
785static void rcar_dmac_chan_configure_desc(struct rcar_dmac_chan *chan,
786 struct rcar_dmac_desc *desc)
787{
788 static const u32 chcr_ts[] = {
789 RCAR_DMACHCR_TS_1B, RCAR_DMACHCR_TS_2B,
790 RCAR_DMACHCR_TS_4B, RCAR_DMACHCR_TS_8B,
791 RCAR_DMACHCR_TS_16B, RCAR_DMACHCR_TS_32B,
792 RCAR_DMACHCR_TS_64B,
793 };
794
795 unsigned int xfer_size;
796 u32 chcr;
797
798 switch (desc->direction) {
799 case DMA_DEV_TO_MEM:
800 chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_FIXED
801 | RCAR_DMACHCR_RS_DMARS;
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200802 xfer_size = chan->src.xfer_size;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200803 break;
804
805 case DMA_MEM_TO_DEV:
806 chcr = RCAR_DMACHCR_DM_FIXED | RCAR_DMACHCR_SM_INC
807 | RCAR_DMACHCR_RS_DMARS;
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200808 xfer_size = chan->dst.xfer_size;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200809 break;
810
811 case DMA_MEM_TO_MEM:
812 default:
813 chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_INC
814 | RCAR_DMACHCR_RS_AUTO;
815 xfer_size = RCAR_DMAC_MEMCPY_XFER_SIZE;
816 break;
817 }
818
819 desc->xfer_shift = ilog2(xfer_size);
820 desc->chcr = chcr | chcr_ts[desc->xfer_shift];
821}
822
823/*
824 * rcar_dmac_chan_prep_sg - prepare transfer descriptors from an SG list
825 *
826 * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
827 * converted to scatter-gather to guarantee consistent locking and a correct
828 * list manipulation. For slave DMA direction carries the usual meaning, and,
829 * logically, the SG list is RAM and the addr variable contains slave address,
830 * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
831 * and the SG list contains only one element and points at the source buffer.
832 */
833static struct dma_async_tx_descriptor *
834rcar_dmac_chan_prep_sg(struct rcar_dmac_chan *chan, struct scatterlist *sgl,
835 unsigned int sg_len, dma_addr_t dev_addr,
836 enum dma_transfer_direction dir, unsigned long dma_flags,
837 bool cyclic)
838{
839 struct rcar_dmac_xfer_chunk *chunk;
840 struct rcar_dmac_desc *desc;
841 struct scatterlist *sg;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200842 unsigned int nchunks = 0;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200843 unsigned int max_chunk_size;
844 unsigned int full_size = 0;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200845 bool highmem = false;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200846 unsigned int i;
847
848 desc = rcar_dmac_desc_get(chan);
849 if (!desc)
850 return NULL;
851
852 desc->async_tx.flags = dma_flags;
853 desc->async_tx.cookie = -EBUSY;
854
855 desc->cyclic = cyclic;
856 desc->direction = dir;
857
858 rcar_dmac_chan_configure_desc(chan, desc);
859
860 max_chunk_size = (RCAR_DMATCR_MASK + 1) << desc->xfer_shift;
861
862 /*
863 * Allocate and fill the transfer chunk descriptors. We own the only
864 * reference to the DMA descriptor, there's no need for locking.
865 */
866 for_each_sg(sgl, sg, sg_len, i) {
867 dma_addr_t mem_addr = sg_dma_address(sg);
868 unsigned int len = sg_dma_len(sg);
869
870 full_size += len;
871
872 while (len) {
873 unsigned int size = min(len, max_chunk_size);
874
875#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
876 /*
877 * Prevent individual transfers from crossing 4GB
878 * boundaries.
879 */
880 if (dev_addr >> 32 != (dev_addr + size - 1) >> 32)
881 size = ALIGN(dev_addr, 1ULL << 32) - dev_addr;
882 if (mem_addr >> 32 != (mem_addr + size - 1) >> 32)
883 size = ALIGN(mem_addr, 1ULL << 32) - mem_addr;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200884
885 /*
886 * Check if either of the source or destination address
887 * can't be expressed in 32 bits. If so we can't use
888 * hardware descriptor lists.
889 */
890 if (dev_addr >> 32 || mem_addr >> 32)
891 highmem = true;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200892#endif
893
894 chunk = rcar_dmac_xfer_chunk_get(chan);
895 if (!chunk) {
896 rcar_dmac_desc_put(chan, desc);
897 return NULL;
898 }
899
900 if (dir == DMA_DEV_TO_MEM) {
901 chunk->src_addr = dev_addr;
902 chunk->dst_addr = mem_addr;
903 } else {
904 chunk->src_addr = mem_addr;
905 chunk->dst_addr = dev_addr;
906 }
907
908 chunk->size = size;
909
910 dev_dbg(chan->chan.device->dev,
911 "chan%u: chunk %p/%p sgl %u@%p, %u/%u %pad -> %pad\n",
912 chan->index, chunk, desc, i, sg, size, len,
913 &chunk->src_addr, &chunk->dst_addr);
914
915 mem_addr += size;
916 if (dir == DMA_MEM_TO_MEM)
917 dev_addr += size;
918
919 len -= size;
920
921 list_add_tail(&chunk->node, &desc->chunks);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200922 nchunks++;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200923 }
924 }
925
Laurent Pinchartccadee92014-07-16 23:15:48 +0200926 desc->nchunks = nchunks;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200927 desc->size = full_size;
928
Laurent Pinchartccadee92014-07-16 23:15:48 +0200929 /*
930 * Use hardware descriptor lists if possible when more than one chunk
931 * needs to be transferred (otherwise they don't make much sense).
932 *
933 * The highmem check currently covers the whole transfer. As an
934 * optimization we could use descriptor lists for consecutive lowmem
935 * chunks and direct manual mode for highmem chunks. Whether the
936 * performance improvement would be significant enough compared to the
937 * additional complexity remains to be investigated.
938 */
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200939 desc->hwdescs.use = !highmem && nchunks > 1;
Jürg Billeteree4b8762014-11-25 15:10:17 +0100940 if (desc->hwdescs.use) {
941 if (rcar_dmac_fill_hwdesc(chan, desc) < 0)
942 desc->hwdescs.use = false;
943 }
Laurent Pinchartccadee92014-07-16 23:15:48 +0200944
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200945 return &desc->async_tx;
946}
947
948/* -----------------------------------------------------------------------------
949 * DMA engine operations
950 */
951
952static int rcar_dmac_alloc_chan_resources(struct dma_chan *chan)
953{
954 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
955 int ret;
956
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200957 INIT_LIST_HEAD(&rchan->desc.chunks_free);
958 INIT_LIST_HEAD(&rchan->desc.pages);
959
960 /* Preallocate descriptors. */
961 ret = rcar_dmac_xfer_chunk_alloc(rchan, GFP_KERNEL);
962 if (ret < 0)
963 return -ENOMEM;
964
965 ret = rcar_dmac_desc_alloc(rchan, GFP_KERNEL);
966 if (ret < 0)
967 return -ENOMEM;
968
969 return pm_runtime_get_sync(chan->device->dev);
970}
971
972static void rcar_dmac_free_chan_resources(struct dma_chan *chan)
973{
974 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
975 struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
976 struct rcar_dmac_desc_page *page, *_page;
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200977 struct rcar_dmac_desc *desc;
978 LIST_HEAD(list);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200979
980 /* Protect against ISR */
981 spin_lock_irq(&rchan->lock);
982 rcar_dmac_chan_halt(rchan);
983 spin_unlock_irq(&rchan->lock);
984
985 /* Now no new interrupts will occur */
986
987 if (rchan->mid_rid >= 0) {
988 /* The caller is holding dma_list_mutex */
989 clear_bit(rchan->mid_rid, dmac->modules);
990 rchan->mid_rid = -EINVAL;
991 }
992
Laurent Pinchartf7638c92015-01-27 15:58:53 +0200993 list_splice_init(&rchan->desc.free, &list);
994 list_splice_init(&rchan->desc.pending, &list);
995 list_splice_init(&rchan->desc.active, &list);
996 list_splice_init(&rchan->desc.done, &list);
997 list_splice_init(&rchan->desc.wait, &list);
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200998
Muhammad Hamza Farooq48c73652016-06-30 17:15:17 +0200999 rchan->desc.running = NULL;
1000
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001001 list_for_each_entry(desc, &list, node)
1002 rcar_dmac_realloc_hwdesc(rchan, desc, 0);
1003
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001004 list_for_each_entry_safe(page, _page, &rchan->desc.pages, node) {
1005 list_del(&page->node);
1006 free_page((unsigned long)page);
1007 }
1008
1009 pm_runtime_put(chan->device->dev);
1010}
1011
1012static struct dma_async_tx_descriptor *
1013rcar_dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
1014 dma_addr_t dma_src, size_t len, unsigned long flags)
1015{
1016 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1017 struct scatterlist sgl;
1018
1019 if (!len)
1020 return NULL;
1021
1022 sg_init_table(&sgl, 1);
1023 sg_set_page(&sgl, pfn_to_page(PFN_DOWN(dma_src)), len,
1024 offset_in_page(dma_src));
1025 sg_dma_address(&sgl) = dma_src;
1026 sg_dma_len(&sgl) = len;
1027
1028 return rcar_dmac_chan_prep_sg(rchan, &sgl, 1, dma_dest,
1029 DMA_MEM_TO_MEM, flags, false);
1030}
1031
1032static struct dma_async_tx_descriptor *
1033rcar_dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
1034 unsigned int sg_len, enum dma_transfer_direction dir,
1035 unsigned long flags, void *context)
1036{
1037 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1038 dma_addr_t dev_addr;
1039
1040 /* Someone calling slave DMA on a generic channel? */
1041 if (rchan->mid_rid < 0 || !sg_len) {
1042 dev_warn(chan->device->dev,
1043 "%s: bad parameter: len=%d, id=%d\n",
1044 __func__, sg_len, rchan->mid_rid);
1045 return NULL;
1046 }
1047
1048 dev_addr = dir == DMA_DEV_TO_MEM
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +02001049 ? rchan->src.slave_addr : rchan->dst.slave_addr;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001050 return rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, dev_addr,
1051 dir, flags, false);
1052}
1053
1054#define RCAR_DMAC_MAX_SG_LEN 32
1055
1056static struct dma_async_tx_descriptor *
1057rcar_dmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
1058 size_t buf_len, size_t period_len,
1059 enum dma_transfer_direction dir, unsigned long flags)
1060{
1061 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1062 struct dma_async_tx_descriptor *desc;
1063 struct scatterlist *sgl;
1064 dma_addr_t dev_addr;
1065 unsigned int sg_len;
1066 unsigned int i;
1067
1068 /* Someone calling slave DMA on a generic channel? */
1069 if (rchan->mid_rid < 0 || buf_len < period_len) {
1070 dev_warn(chan->device->dev,
1071 "%s: bad parameter: buf_len=%zu, period_len=%zu, id=%d\n",
1072 __func__, buf_len, period_len, rchan->mid_rid);
1073 return NULL;
1074 }
1075
1076 sg_len = buf_len / period_len;
1077 if (sg_len > RCAR_DMAC_MAX_SG_LEN) {
1078 dev_err(chan->device->dev,
1079 "chan%u: sg length %d exceds limit %d",
1080 rchan->index, sg_len, RCAR_DMAC_MAX_SG_LEN);
1081 return NULL;
1082 }
1083
1084 /*
1085 * Allocate the sg list dynamically as it would consume too much stack
1086 * space.
1087 */
1088 sgl = kcalloc(sg_len, sizeof(*sgl), GFP_NOWAIT);
1089 if (!sgl)
1090 return NULL;
1091
1092 sg_init_table(sgl, sg_len);
1093
1094 for (i = 0; i < sg_len; ++i) {
1095 dma_addr_t src = buf_addr + (period_len * i);
1096
1097 sg_set_page(&sgl[i], pfn_to_page(PFN_DOWN(src)), period_len,
1098 offset_in_page(src));
1099 sg_dma_address(&sgl[i]) = src;
1100 sg_dma_len(&sgl[i]) = period_len;
1101 }
1102
1103 dev_addr = dir == DMA_DEV_TO_MEM
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +02001104 ? rchan->src.slave_addr : rchan->dst.slave_addr;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001105 desc = rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, dev_addr,
1106 dir, flags, true);
1107
1108 kfree(sgl);
1109 return desc;
1110}
1111
1112static int rcar_dmac_device_config(struct dma_chan *chan,
1113 struct dma_slave_config *cfg)
1114{
1115 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1116
1117 /*
1118 * We could lock this, but you shouldn't be configuring the
1119 * channel, while using it...
1120 */
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +02001121 rchan->src.slave_addr = cfg->src_addr;
1122 rchan->dst.slave_addr = cfg->dst_addr;
1123 rchan->src.xfer_size = cfg->src_addr_width;
1124 rchan->dst.xfer_size = cfg->dst_addr_width;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001125
1126 return 0;
1127}
1128
1129static int rcar_dmac_chan_terminate_all(struct dma_chan *chan)
1130{
1131 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1132 unsigned long flags;
1133
1134 spin_lock_irqsave(&rchan->lock, flags);
1135 rcar_dmac_chan_halt(rchan);
1136 spin_unlock_irqrestore(&rchan->lock, flags);
1137
1138 /*
1139 * FIXME: No new interrupt can occur now, but the IRQ thread might still
1140 * be running.
1141 */
1142
1143 rcar_dmac_chan_reinit(rchan);
1144
1145 return 0;
1146}
1147
1148static unsigned int rcar_dmac_chan_get_residue(struct rcar_dmac_chan *chan,
1149 dma_cookie_t cookie)
1150{
1151 struct rcar_dmac_desc *desc = chan->desc.running;
Laurent Pinchartccadee92014-07-16 23:15:48 +02001152 struct rcar_dmac_xfer_chunk *running = NULL;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001153 struct rcar_dmac_xfer_chunk *chunk;
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001154 enum dma_status status;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001155 unsigned int residue = 0;
Laurent Pinchartccadee92014-07-16 23:15:48 +02001156 unsigned int dptr = 0;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001157
1158 if (!desc)
1159 return 0;
1160
1161 /*
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001162 * If the cookie corresponds to a descriptor that has been completed
1163 * there is no residue. The same check has already been performed by the
1164 * caller but without holding the channel lock, so the descriptor could
1165 * now be complete.
1166 */
1167 status = dma_cookie_status(&chan->chan, cookie, NULL);
1168 if (status == DMA_COMPLETE)
1169 return 0;
1170
1171 /*
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001172 * If the cookie doesn't correspond to the currently running transfer
1173 * then the descriptor hasn't been processed yet, and the residue is
1174 * equal to the full descriptor size.
1175 */
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001176 if (cookie != desc->async_tx.cookie) {
1177 list_for_each_entry(desc, &chan->desc.pending, node) {
1178 if (cookie == desc->async_tx.cookie)
1179 return desc->size;
1180 }
1181 list_for_each_entry(desc, &chan->desc.active, node) {
1182 if (cookie == desc->async_tx.cookie)
1183 return desc->size;
1184 }
1185
1186 /*
1187 * No descriptor found for the cookie, there's thus no residue.
1188 * This shouldn't happen if the calling driver passes a correct
1189 * cookie value.
1190 */
1191 WARN(1, "No descriptor for cookie!");
1192 return 0;
1193 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001194
Laurent Pinchartccadee92014-07-16 23:15:48 +02001195 /*
1196 * In descriptor mode the descriptor running pointer is not maintained
1197 * by the interrupt handler, find the running descriptor from the
1198 * descriptor pointer field in the CHCRB register. In non-descriptor
1199 * mode just use the running descriptor pointer.
1200 */
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001201 if (desc->hwdescs.use) {
Laurent Pinchartccadee92014-07-16 23:15:48 +02001202 dptr = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
1203 RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
1204 WARN_ON(dptr >= desc->nchunks);
1205 } else {
1206 running = desc->running;
1207 }
1208
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001209 /* Compute the size of all chunks still to be transferred. */
1210 list_for_each_entry_reverse(chunk, &desc->chunks, node) {
Laurent Pinchartccadee92014-07-16 23:15:48 +02001211 if (chunk == running || ++dptr == desc->nchunks)
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001212 break;
1213
1214 residue += chunk->size;
1215 }
1216
1217 /* Add the residue for the current chunk. */
1218 residue += rcar_dmac_chan_read(chan, RCAR_DMATCR) << desc->xfer_shift;
1219
1220 return residue;
1221}
1222
1223static enum dma_status rcar_dmac_tx_status(struct dma_chan *chan,
1224 dma_cookie_t cookie,
1225 struct dma_tx_state *txstate)
1226{
1227 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1228 enum dma_status status;
1229 unsigned long flags;
1230 unsigned int residue;
1231
1232 status = dma_cookie_status(chan, cookie, txstate);
1233 if (status == DMA_COMPLETE || !txstate)
1234 return status;
1235
1236 spin_lock_irqsave(&rchan->lock, flags);
1237 residue = rcar_dmac_chan_get_residue(rchan, cookie);
1238 spin_unlock_irqrestore(&rchan->lock, flags);
1239
Muhammad Hamza Farooq3544d282016-06-30 17:15:15 +02001240 /* if there's no residue, the cookie is complete */
1241 if (!residue)
1242 return DMA_COMPLETE;
1243
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001244 dma_set_residue(txstate, residue);
1245
1246 return status;
1247}
1248
1249static void rcar_dmac_issue_pending(struct dma_chan *chan)
1250{
1251 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1252 unsigned long flags;
1253
1254 spin_lock_irqsave(&rchan->lock, flags);
1255
1256 if (list_empty(&rchan->desc.pending))
1257 goto done;
1258
1259 /* Append the pending list to the active list. */
1260 list_splice_tail_init(&rchan->desc.pending, &rchan->desc.active);
1261
1262 /*
1263 * If no transfer is running pick the first descriptor from the active
1264 * list and start the transfer.
1265 */
1266 if (!rchan->desc.running) {
1267 struct rcar_dmac_desc *desc;
1268
1269 desc = list_first_entry(&rchan->desc.active,
1270 struct rcar_dmac_desc, node);
1271 rchan->desc.running = desc;
1272
1273 rcar_dmac_chan_start_xfer(rchan);
1274 }
1275
1276done:
1277 spin_unlock_irqrestore(&rchan->lock, flags);
1278}
1279
1280/* -----------------------------------------------------------------------------
1281 * IRQ handling
1282 */
1283
Laurent Pinchartccadee92014-07-16 23:15:48 +02001284static irqreturn_t rcar_dmac_isr_desc_stage_end(struct rcar_dmac_chan *chan)
1285{
1286 struct rcar_dmac_desc *desc = chan->desc.running;
1287 unsigned int stage;
1288
1289 if (WARN_ON(!desc || !desc->cyclic)) {
1290 /*
1291 * This should never happen, there should always be a running
1292 * cyclic descriptor when a descriptor stage end interrupt is
1293 * triggered. Warn and return.
1294 */
1295 return IRQ_NONE;
1296 }
1297
1298 /* Program the interrupt pointer to the next stage. */
1299 stage = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
1300 RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
1301 rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(stage));
1302
1303 return IRQ_WAKE_THREAD;
1304}
1305
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001306static irqreturn_t rcar_dmac_isr_transfer_end(struct rcar_dmac_chan *chan)
1307{
1308 struct rcar_dmac_desc *desc = chan->desc.running;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001309 irqreturn_t ret = IRQ_WAKE_THREAD;
1310
1311 if (WARN_ON_ONCE(!desc)) {
1312 /*
Laurent Pinchartccadee92014-07-16 23:15:48 +02001313 * This should never happen, there should always be a running
1314 * descriptor when a transfer end interrupt is triggered. Warn
1315 * and return.
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001316 */
1317 return IRQ_NONE;
1318 }
1319
1320 /*
Laurent Pinchartccadee92014-07-16 23:15:48 +02001321 * The transfer end interrupt isn't generated for each chunk when using
1322 * descriptor mode. Only update the running chunk pointer in
1323 * non-descriptor mode.
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001324 */
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001325 if (!desc->hwdescs.use) {
Laurent Pinchartccadee92014-07-16 23:15:48 +02001326 /*
1327 * If we haven't completed the last transfer chunk simply move
1328 * to the next one. Only wake the IRQ thread if the transfer is
1329 * cyclic.
1330 */
1331 if (!list_is_last(&desc->running->node, &desc->chunks)) {
1332 desc->running = list_next_entry(desc->running, node);
1333 if (!desc->cyclic)
1334 ret = IRQ_HANDLED;
1335 goto done;
1336 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001337
Laurent Pinchartccadee92014-07-16 23:15:48 +02001338 /*
1339 * We've completed the last transfer chunk. If the transfer is
1340 * cyclic, move back to the first one.
1341 */
1342 if (desc->cyclic) {
1343 desc->running =
1344 list_first_entry(&desc->chunks,
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001345 struct rcar_dmac_xfer_chunk,
1346 node);
Laurent Pinchartccadee92014-07-16 23:15:48 +02001347 goto done;
1348 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001349 }
1350
1351 /* The descriptor is complete, move it to the done list. */
1352 list_move_tail(&desc->node, &chan->desc.done);
1353
1354 /* Queue the next descriptor, if any. */
1355 if (!list_empty(&chan->desc.active))
1356 chan->desc.running = list_first_entry(&chan->desc.active,
1357 struct rcar_dmac_desc,
1358 node);
1359 else
1360 chan->desc.running = NULL;
1361
1362done:
1363 if (chan->desc.running)
1364 rcar_dmac_chan_start_xfer(chan);
1365
1366 return ret;
1367}
1368
1369static irqreturn_t rcar_dmac_isr_channel(int irq, void *dev)
1370{
Laurent Pinchartccadee92014-07-16 23:15:48 +02001371 u32 mask = RCAR_DMACHCR_DSE | RCAR_DMACHCR_TE;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001372 struct rcar_dmac_chan *chan = dev;
1373 irqreturn_t ret = IRQ_NONE;
1374 u32 chcr;
1375
1376 spin_lock(&chan->lock);
1377
1378 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
Laurent Pinchartccadee92014-07-16 23:15:48 +02001379 if (chcr & RCAR_DMACHCR_TE)
1380 mask |= RCAR_DMACHCR_DE;
1381 rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr & ~mask);
1382
1383 if (chcr & RCAR_DMACHCR_DSE)
1384 ret |= rcar_dmac_isr_desc_stage_end(chan);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001385
1386 if (chcr & RCAR_DMACHCR_TE)
1387 ret |= rcar_dmac_isr_transfer_end(chan);
1388
1389 spin_unlock(&chan->lock);
1390
1391 return ret;
1392}
1393
1394static irqreturn_t rcar_dmac_isr_channel_thread(int irq, void *dev)
1395{
1396 struct rcar_dmac_chan *chan = dev;
1397 struct rcar_dmac_desc *desc;
1398
1399 spin_lock_irq(&chan->lock);
1400
1401 /* For cyclic transfers notify the user after every chunk. */
1402 if (chan->desc.running && chan->desc.running->cyclic) {
1403 dma_async_tx_callback callback;
1404 void *callback_param;
1405
1406 desc = chan->desc.running;
1407 callback = desc->async_tx.callback;
1408 callback_param = desc->async_tx.callback_param;
1409
1410 if (callback) {
1411 spin_unlock_irq(&chan->lock);
1412 callback(callback_param);
1413 spin_lock_irq(&chan->lock);
1414 }
1415 }
1416
1417 /*
1418 * Call the callback function for all descriptors on the done list and
1419 * move them to the ack wait list.
1420 */
1421 while (!list_empty(&chan->desc.done)) {
1422 desc = list_first_entry(&chan->desc.done, struct rcar_dmac_desc,
1423 node);
1424 dma_cookie_complete(&desc->async_tx);
1425 list_del(&desc->node);
1426
1427 if (desc->async_tx.callback) {
1428 spin_unlock_irq(&chan->lock);
1429 /*
1430 * We own the only reference to this descriptor, we can
1431 * safely dereference it without holding the channel
1432 * lock.
1433 */
1434 desc->async_tx.callback(desc->async_tx.callback_param);
1435 spin_lock_irq(&chan->lock);
1436 }
1437
1438 list_add_tail(&desc->node, &chan->desc.wait);
1439 }
1440
Laurent Pinchartccadee92014-07-16 23:15:48 +02001441 spin_unlock_irq(&chan->lock);
1442
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001443 /* Recycle all acked descriptors. */
1444 rcar_dmac_desc_recycle_acked(chan);
1445
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001446 return IRQ_HANDLED;
1447}
1448
1449static irqreturn_t rcar_dmac_isr_error(int irq, void *data)
1450{
1451 struct rcar_dmac *dmac = data;
1452
1453 if (!(rcar_dmac_read(dmac, RCAR_DMAOR) & RCAR_DMAOR_AE))
1454 return IRQ_NONE;
1455
1456 /*
1457 * An unrecoverable error occurred on an unknown channel. Halt the DMAC,
1458 * abort transfers on all channels, and reinitialize the DMAC.
1459 */
1460 rcar_dmac_stop(dmac);
1461 rcar_dmac_abort(dmac);
1462 rcar_dmac_init(dmac);
1463
1464 return IRQ_HANDLED;
1465}
1466
1467/* -----------------------------------------------------------------------------
1468 * OF xlate and channel filter
1469 */
1470
1471static bool rcar_dmac_chan_filter(struct dma_chan *chan, void *arg)
1472{
1473 struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
1474 struct of_phandle_args *dma_spec = arg;
1475
1476 /*
1477 * FIXME: Using a filter on OF platforms is a nonsense. The OF xlate
1478 * function knows from which device it wants to allocate a channel from,
1479 * and would be perfectly capable of selecting the channel it wants.
1480 * Forcing it to call dma_request_channel() and iterate through all
1481 * channels from all controllers is just pointless.
1482 */
1483 if (chan->device->device_config != rcar_dmac_device_config ||
1484 dma_spec->np != chan->device->dev->of_node)
1485 return false;
1486
1487 return !test_and_set_bit(dma_spec->args[0], dmac->modules);
1488}
1489
1490static struct dma_chan *rcar_dmac_of_xlate(struct of_phandle_args *dma_spec,
1491 struct of_dma *ofdma)
1492{
1493 struct rcar_dmac_chan *rchan;
1494 struct dma_chan *chan;
1495 dma_cap_mask_t mask;
1496
1497 if (dma_spec->args_count != 1)
1498 return NULL;
1499
1500 /* Only slave DMA channels can be allocated via DT */
1501 dma_cap_zero(mask);
1502 dma_cap_set(DMA_SLAVE, mask);
1503
1504 chan = dma_request_channel(mask, rcar_dmac_chan_filter, dma_spec);
1505 if (!chan)
1506 return NULL;
1507
1508 rchan = to_rcar_dmac_chan(chan);
1509 rchan->mid_rid = dma_spec->args[0];
1510
1511 return chan;
1512}
1513
1514/* -----------------------------------------------------------------------------
1515 * Power management
1516 */
1517
1518#ifdef CONFIG_PM_SLEEP
1519static int rcar_dmac_sleep_suspend(struct device *dev)
1520{
1521 /*
1522 * TODO: Wait for the current transfer to complete and stop the device.
1523 */
1524 return 0;
1525}
1526
1527static int rcar_dmac_sleep_resume(struct device *dev)
1528{
1529 /* TODO: Resume transfers, if any. */
1530 return 0;
1531}
1532#endif
1533
1534#ifdef CONFIG_PM
1535static int rcar_dmac_runtime_suspend(struct device *dev)
1536{
1537 return 0;
1538}
1539
1540static int rcar_dmac_runtime_resume(struct device *dev)
1541{
1542 struct rcar_dmac *dmac = dev_get_drvdata(dev);
1543
1544 return rcar_dmac_init(dmac);
1545}
1546#endif
1547
1548static const struct dev_pm_ops rcar_dmac_pm = {
1549 SET_SYSTEM_SLEEP_PM_OPS(rcar_dmac_sleep_suspend, rcar_dmac_sleep_resume)
1550 SET_RUNTIME_PM_OPS(rcar_dmac_runtime_suspend, rcar_dmac_runtime_resume,
1551 NULL)
1552};
1553
1554/* -----------------------------------------------------------------------------
1555 * Probe and remove
1556 */
1557
1558static int rcar_dmac_chan_probe(struct rcar_dmac *dmac,
1559 struct rcar_dmac_chan *rchan,
1560 unsigned int index)
1561{
1562 struct platform_device *pdev = to_platform_device(dmac->dev);
1563 struct dma_chan *chan = &rchan->chan;
1564 char pdev_irqname[5];
1565 char *irqname;
1566 int irq;
1567 int ret;
1568
1569 rchan->index = index;
1570 rchan->iomem = dmac->iomem + RCAR_DMAC_CHAN_OFFSET(index);
1571 rchan->mid_rid = -EINVAL;
1572
1573 spin_lock_init(&rchan->lock);
1574
Laurent Pinchartf7638c92015-01-27 15:58:53 +02001575 INIT_LIST_HEAD(&rchan->desc.free);
1576 INIT_LIST_HEAD(&rchan->desc.pending);
1577 INIT_LIST_HEAD(&rchan->desc.active);
1578 INIT_LIST_HEAD(&rchan->desc.done);
1579 INIT_LIST_HEAD(&rchan->desc.wait);
1580
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001581 /* Request the channel interrupt. */
1582 sprintf(pdev_irqname, "ch%u", index);
1583 irq = platform_get_irq_byname(pdev, pdev_irqname);
1584 if (irq < 0) {
1585 dev_err(dmac->dev, "no IRQ specified for channel %u\n", index);
1586 return -ENODEV;
1587 }
1588
1589 irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:%u",
1590 dev_name(dmac->dev), index);
1591 if (!irqname)
1592 return -ENOMEM;
1593
1594 ret = devm_request_threaded_irq(dmac->dev, irq, rcar_dmac_isr_channel,
1595 rcar_dmac_isr_channel_thread, 0,
1596 irqname, rchan);
1597 if (ret) {
1598 dev_err(dmac->dev, "failed to request IRQ %u (%d)\n", irq, ret);
1599 return ret;
1600 }
1601
1602 /*
1603 * Initialize the DMA engine channel and add it to the DMA engine
1604 * channels list.
1605 */
1606 chan->device = &dmac->engine;
1607 dma_cookie_init(chan);
1608
1609 list_add_tail(&chan->device_node, &dmac->engine.channels);
1610
1611 return 0;
1612}
1613
1614static int rcar_dmac_parse_of(struct device *dev, struct rcar_dmac *dmac)
1615{
1616 struct device_node *np = dev->of_node;
1617 int ret;
1618
1619 ret = of_property_read_u32(np, "dma-channels", &dmac->n_channels);
1620 if (ret < 0) {
1621 dev_err(dev, "unable to read dma-channels property\n");
1622 return ret;
1623 }
1624
1625 if (dmac->n_channels <= 0 || dmac->n_channels >= 100) {
1626 dev_err(dev, "invalid number of channels %u\n",
1627 dmac->n_channels);
1628 return -EINVAL;
1629 }
1630
1631 return 0;
1632}
1633
1634static int rcar_dmac_probe(struct platform_device *pdev)
1635{
1636 const enum dma_slave_buswidth widths = DMA_SLAVE_BUSWIDTH_1_BYTE |
1637 DMA_SLAVE_BUSWIDTH_2_BYTES | DMA_SLAVE_BUSWIDTH_4_BYTES |
1638 DMA_SLAVE_BUSWIDTH_8_BYTES | DMA_SLAVE_BUSWIDTH_16_BYTES |
1639 DMA_SLAVE_BUSWIDTH_32_BYTES | DMA_SLAVE_BUSWIDTH_64_BYTES;
Laurent Pinchartbe6893e2015-01-27 19:04:10 +02001640 unsigned int channels_offset = 0;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001641 struct dma_device *engine;
1642 struct rcar_dmac *dmac;
1643 struct resource *mem;
1644 unsigned int i;
1645 char *irqname;
1646 int irq;
1647 int ret;
1648
1649 dmac = devm_kzalloc(&pdev->dev, sizeof(*dmac), GFP_KERNEL);
1650 if (!dmac)
1651 return -ENOMEM;
1652
1653 dmac->dev = &pdev->dev;
1654 platform_set_drvdata(pdev, dmac);
1655
1656 ret = rcar_dmac_parse_of(&pdev->dev, dmac);
1657 if (ret < 0)
1658 return ret;
1659
Laurent Pinchartbe6893e2015-01-27 19:04:10 +02001660 /*
1661 * A still unconfirmed hardware bug prevents the IPMMU microTLB 0 to be
1662 * flushed correctly, resulting in memory corruption. DMAC 0 channel 0
1663 * is connected to microTLB 0 on currently supported platforms, so we
1664 * can't use it with the IPMMU. As the IOMMU API operates at the device
1665 * level we can't disable it selectively, so ignore channel 0 for now if
1666 * the device is part of an IOMMU group.
1667 */
1668 if (pdev->dev.iommu_group) {
1669 dmac->n_channels--;
1670 channels_offset = 1;
1671 }
1672
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001673 dmac->channels = devm_kcalloc(&pdev->dev, dmac->n_channels,
1674 sizeof(*dmac->channels), GFP_KERNEL);
1675 if (!dmac->channels)
1676 return -ENOMEM;
1677
1678 /* Request resources. */
1679 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1680 dmac->iomem = devm_ioremap_resource(&pdev->dev, mem);
1681 if (IS_ERR(dmac->iomem))
1682 return PTR_ERR(dmac->iomem);
1683
1684 irq = platform_get_irq_byname(pdev, "error");
1685 if (irq < 0) {
1686 dev_err(&pdev->dev, "no error IRQ specified\n");
1687 return -ENODEV;
1688 }
1689
1690 irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:error",
1691 dev_name(dmac->dev));
1692 if (!irqname)
1693 return -ENOMEM;
1694
1695 ret = devm_request_irq(&pdev->dev, irq, rcar_dmac_isr_error, 0,
1696 irqname, dmac);
1697 if (ret) {
1698 dev_err(&pdev->dev, "failed to request IRQ %u (%d)\n",
1699 irq, ret);
1700 return ret;
1701 }
1702
1703 /* Enable runtime PM and initialize the device. */
1704 pm_runtime_enable(&pdev->dev);
1705 ret = pm_runtime_get_sync(&pdev->dev);
1706 if (ret < 0) {
1707 dev_err(&pdev->dev, "runtime PM get sync failed (%d)\n", ret);
1708 return ret;
1709 }
1710
1711 ret = rcar_dmac_init(dmac);
1712 pm_runtime_put(&pdev->dev);
1713
1714 if (ret) {
1715 dev_err(&pdev->dev, "failed to reset device\n");
1716 goto error;
1717 }
1718
1719 /* Initialize the channels. */
1720 INIT_LIST_HEAD(&dmac->engine.channels);
1721
1722 for (i = 0; i < dmac->n_channels; ++i) {
Laurent Pinchartbe6893e2015-01-27 19:04:10 +02001723 ret = rcar_dmac_chan_probe(dmac, &dmac->channels[i],
1724 i + channels_offset);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001725 if (ret < 0)
1726 goto error;
1727 }
1728
1729 /* Register the DMAC as a DMA provider for DT. */
1730 ret = of_dma_controller_register(pdev->dev.of_node, rcar_dmac_of_xlate,
1731 NULL);
1732 if (ret < 0)
1733 goto error;
1734
1735 /*
1736 * Register the DMA engine device.
1737 *
1738 * Default transfer size of 32 bytes requires 32-byte alignment.
1739 */
1740 engine = &dmac->engine;
1741 dma_cap_set(DMA_MEMCPY, engine->cap_mask);
1742 dma_cap_set(DMA_SLAVE, engine->cap_mask);
1743
1744 engine->dev = &pdev->dev;
1745 engine->copy_align = ilog2(RCAR_DMAC_MEMCPY_XFER_SIZE);
1746
1747 engine->src_addr_widths = widths;
1748 engine->dst_addr_widths = widths;
1749 engine->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
1750 engine->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1751
1752 engine->device_alloc_chan_resources = rcar_dmac_alloc_chan_resources;
1753 engine->device_free_chan_resources = rcar_dmac_free_chan_resources;
1754 engine->device_prep_dma_memcpy = rcar_dmac_prep_dma_memcpy;
1755 engine->device_prep_slave_sg = rcar_dmac_prep_slave_sg;
1756 engine->device_prep_dma_cyclic = rcar_dmac_prep_dma_cyclic;
1757 engine->device_config = rcar_dmac_device_config;
1758 engine->device_terminate_all = rcar_dmac_chan_terminate_all;
1759 engine->device_tx_status = rcar_dmac_tx_status;
1760 engine->device_issue_pending = rcar_dmac_issue_pending;
1761
1762 ret = dma_async_device_register(engine);
1763 if (ret < 0)
1764 goto error;
1765
1766 return 0;
1767
1768error:
1769 of_dma_controller_free(pdev->dev.of_node);
1770 pm_runtime_disable(&pdev->dev);
1771 return ret;
1772}
1773
1774static int rcar_dmac_remove(struct platform_device *pdev)
1775{
1776 struct rcar_dmac *dmac = platform_get_drvdata(pdev);
1777
1778 of_dma_controller_free(pdev->dev.of_node);
1779 dma_async_device_unregister(&dmac->engine);
1780
1781 pm_runtime_disable(&pdev->dev);
1782
1783 return 0;
1784}
1785
1786static void rcar_dmac_shutdown(struct platform_device *pdev)
1787{
1788 struct rcar_dmac *dmac = platform_get_drvdata(pdev);
1789
1790 rcar_dmac_stop(dmac);
1791}
1792
1793static const struct of_device_id rcar_dmac_of_ids[] = {
1794 { .compatible = "renesas,rcar-dmac", },
1795 { /* Sentinel */ }
1796};
1797MODULE_DEVICE_TABLE(of, rcar_dmac_of_ids);
1798
1799static struct platform_driver rcar_dmac_driver = {
1800 .driver = {
1801 .pm = &rcar_dmac_pm,
1802 .name = "rcar-dmac",
1803 .of_match_table = rcar_dmac_of_ids,
1804 },
1805 .probe = rcar_dmac_probe,
1806 .remove = rcar_dmac_remove,
1807 .shutdown = rcar_dmac_shutdown,
1808};
1809
1810module_platform_driver(rcar_dmac_driver);
1811
1812MODULE_DESCRIPTION("R-Car Gen2 DMA Controller Driver");
1813MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
1814MODULE_LICENSE("GPL v2");