blob: 4e4a2981db5432e695a21c999a634fa44ca36d54 [file] [log] [blame]
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301/* Copyright (c) 2018 The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "QG-K: %s: " fmt, __func__
14
15#include <linux/alarmtimer.h>
16#include <linux/cdev.h>
17#include <linux/device.h>
18#include <linux/interrupt.h>
19#include <linux/ktime.h>
20#include <linux/module.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_batterydata.h>
24#include <linux/platform_device.h>
25#include <linux/power_supply.h>
26#include <linux/regmap.h>
27#include <linux/uaccess.h>
28#include <linux/pmic-voter.h>
29#include <linux/qpnp/qpnp-adc.h>
30#include <uapi/linux/qg.h>
31#include "qg-sdam.h"
32#include "qg-core.h"
33#include "qg-reg.h"
34#include "qg-util.h"
35#include "qg-soc.h"
36#include "qg-battery-profile.h"
37#include "qg-defs.h"
38
39static int qg_debug_mask;
40module_param_named(
41 debug_mask, qg_debug_mask, int, 0600
42);
43
44static int qg_get_battery_temp(struct qpnp_qg *chip, int *batt_temp);
45
46static bool is_battery_present(struct qpnp_qg *chip)
47{
48 u8 reg = 0;
49 int rc;
50
51 rc = qg_read(chip, chip->qg_base + QG_STATUS1_REG, &reg, 1);
52 if (rc < 0)
53 pr_err("Failed to read battery presence, rc=%d\n", rc);
54
55 return !!(reg & BATTERY_PRESENT_BIT);
56}
57
58#define DEBUG_BATT_ID_LOW 6000
59#define DEBUG_BATT_ID_HIGH 8500
60static bool is_debug_batt_id(struct qpnp_qg *chip)
61{
62 if (is_between(DEBUG_BATT_ID_LOW, DEBUG_BATT_ID_HIGH,
63 chip->batt_id_ohm))
64 return true;
65
66 return false;
67}
68
69static int qg_read_ocv(struct qpnp_qg *chip, u32 *ocv_uv, u8 type)
70{
71 int rc, addr;
72 u64 temp = 0;
73
74 switch (type) {
75 case GOOD_OCV:
76 addr = QG_S3_GOOD_OCV_V_DATA0_REG;
77 break;
78 case PON_OCV:
79 addr = QG_S7_PON_OCV_V_DATA0_REG;
80 break;
81 default:
82 pr_err("Invalid OCV type %d\n", type);
83 return -EINVAL;
84 }
85
86 rc = qg_read(chip, chip->qg_base + addr, (u8 *)&temp, 2);
87 if (rc < 0) {
88 pr_err("Failed to read ocv, rc=%d\n", rc);
89 return rc;
90 }
91
92 *ocv_uv = V_RAW_TO_UV(temp);
93
94 pr_debug("%s: OCV=%duV\n",
95 type == GOOD_OCV ? "GOOD_OCV" : "PON_OCV", *ocv_uv);
96
97 return rc;
98}
99
100static int qg_update_fifo_length(struct qpnp_qg *chip, u8 length)
101{
102 int rc;
103
104 if (!length || length > 8) {
105 pr_err("Invalid FIFO length %d\n", length);
106 return -EINVAL;
107 }
108
109 rc = qg_masked_write(chip, chip->qg_base + QG_S2_NORMAL_MEAS_CTL2_REG,
110 FIFO_LENGTH_MASK, (length - 1) << FIFO_LENGTH_SHIFT);
111 if (rc < 0)
112 pr_err("Failed to write S2 FIFO length, rc=%d\n", rc);
113
114 return rc;
115}
116
117static int qg_master_hold(struct qpnp_qg *chip, bool hold)
118{
119 int rc;
120
121 /* clear the master */
122 rc = qg_masked_write(chip, chip->qg_base + QG_DATA_CTL1_REG,
123 MASTER_HOLD_OR_CLR_BIT, 0);
124 if (rc < 0)
125 return rc;
126
127 if (hold) {
128 /* 0 -> 1, hold the master */
129 rc = qg_masked_write(chip, chip->qg_base + QG_DATA_CTL1_REG,
130 MASTER_HOLD_OR_CLR_BIT,
131 MASTER_HOLD_OR_CLR_BIT);
132 if (rc < 0)
133 return rc;
134 }
135
136 qg_dbg(chip, QG_DEBUG_STATUS, "Master hold = %d\n", hold);
137
138 return rc;
139}
140
141static void qg_notify_charger(struct qpnp_qg *chip)
142{
143 union power_supply_propval prop = {0, };
144 int rc;
145
146 if (!chip->batt_psy)
147 return;
148
149 if (is_debug_batt_id(chip)) {
150 prop.intval = 1;
151 power_supply_set_property(chip->batt_psy,
152 POWER_SUPPLY_PROP_DEBUG_BATTERY, &prop);
153 return;
154 }
155
156 if (!chip->profile_loaded)
157 return;
158
159 prop.intval = chip->bp.float_volt_uv;
160 rc = power_supply_set_property(chip->batt_psy,
161 POWER_SUPPLY_PROP_VOLTAGE_MAX, &prop);
162 if (rc < 0) {
163 pr_err("Failed to set voltage_max property on batt_psy, rc=%d\n",
164 rc);
165 return;
166 }
167
168 prop.intval = chip->bp.fastchg_curr_ma * 1000;
169 rc = power_supply_set_property(chip->batt_psy,
170 POWER_SUPPLY_PROP_CONSTANT_CHARGE_CURRENT_MAX, &prop);
171 if (rc < 0) {
172 pr_err("Failed to set constant_charge_current_max property on batt_psy, rc=%d\n",
173 rc);
174 return;
175 }
176
177 pr_debug("Notified charger on float voltage and FCC\n");
178}
179
180static bool is_batt_available(struct qpnp_qg *chip)
181{
182 if (chip->batt_psy)
183 return true;
184
185 chip->batt_psy = power_supply_get_by_name("battery");
186 if (!chip->batt_psy)
187 return false;
188
189 /* batt_psy is initialized, set the fcc and fv */
190 qg_notify_charger(chip);
191
192 return true;
193}
194
195static int qg_update_sdam_params(struct qpnp_qg *chip)
196{
197 int rc, batt_temp = 0, i;
198 unsigned long rtc_sec = 0;
199
200 rc = get_rtc_time(&rtc_sec);
201 if (rc < 0)
202 pr_err("Failed to get RTC time, rc=%d\n", rc);
203 else
204 chip->sdam_data[SDAM_TIME_SEC] = rtc_sec;
205
206 rc = qg_get_battery_temp(chip, &batt_temp);
207 if (rc < 0)
208 pr_err("Failed to get battery-temp, rc = %d\n", rc);
209 else
210 chip->sdam_data[SDAM_TEMP] = (u32)batt_temp;
211
212 rc = qg_sdam_write_all(chip->sdam_data);
213 if (rc < 0)
214 pr_err("Failed to write to SDAM rc=%d\n", rc);
215
216 for (i = 0; i < SDAM_MAX; i++)
217 qg_dbg(chip, QG_DEBUG_STATUS, "SDAM write param %d value=%d\n",
218 i, chip->sdam_data[i]);
219
220 return rc;
221}
222
223static int qg_process_fifo(struct qpnp_qg *chip, u32 fifo_length)
224{
225 int rc = 0, i, j = 0, temp;
226 u8 v_fifo[MAX_FIFO_LENGTH * 2], i_fifo[MAX_FIFO_LENGTH * 2];
227 u32 sample_interval = 0, sample_count = 0, fifo_v = 0, fifo_i = 0;
228
Anirudh Ghayal07fbf792018-02-26 11:38:33 +0530229 chip->kdata.fifo_time = (u32)ktime_get_seconds();
230
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530231 if (!fifo_length) {
232 pr_debug("No FIFO data\n");
233 return 0;
234 }
235
236 qg_dbg(chip, QG_DEBUG_FIFO, "FIFO length=%d\n", fifo_length);
237
238 rc = get_sample_interval(chip, &sample_interval);
239 if (rc < 0) {
240 pr_err("Failed to get FIFO sample interval, rc=%d\n", rc);
241 return rc;
242 }
243
244 rc = get_sample_count(chip, &sample_count);
245 if (rc < 0) {
246 pr_err("Failed to get FIFO sample count, rc=%d\n", rc);
247 return rc;
248 }
249
Anirudh Ghayalc6096392018-03-07 19:57:05 +0530250 /*
251 * If there is pending data from suspend, append the new FIFO
252 * data to it.
253 */
254 if (chip->suspend_data) {
255 j = chip->kdata.fifo_length; /* append the data */
256 chip->suspend_data = false;
257 qg_dbg(chip, QG_DEBUG_FIFO,
258 "Pending suspend-data FIFO length=%d\n", j);
259 } else {
260 /* clear any old pending data */
261 chip->kdata.fifo_length = 0;
262 }
263
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530264 for (i = 0; i < fifo_length * 2; i = i + 2, j++) {
265 rc = qg_read(chip, chip->qg_base + QG_V_FIFO0_DATA0_REG + i,
266 &v_fifo[i], 2);
267 if (rc < 0) {
268 pr_err("Failed to read QG_V_FIFO, rc=%d\n", rc);
269 return rc;
270 }
271 rc = qg_read(chip, chip->qg_base + QG_I_FIFO0_DATA0_REG + i,
272 &i_fifo[i], 2);
273 if (rc < 0) {
274 pr_err("Failed to read QG_I_FIFO, rc=%d\n", rc);
275 return rc;
276 }
277
278 fifo_v = v_fifo[i] | (v_fifo[i + 1] << 8);
279 fifo_i = i_fifo[i] | (i_fifo[i + 1] << 8);
280
281 temp = sign_extend32(fifo_i, 15);
282
283 chip->kdata.fifo[j].v = V_RAW_TO_UV(fifo_v);
284 chip->kdata.fifo[j].i = I_RAW_TO_UA(temp);
285 chip->kdata.fifo[j].interval = sample_interval;
286 chip->kdata.fifo[j].count = sample_count;
287
288 qg_dbg(chip, QG_DEBUG_FIFO, "FIFO %d raw_v=%d uV=%d raw_i=%d uA=%d interval=%d count=%d\n",
289 j, fifo_v,
290 chip->kdata.fifo[j].v,
291 fifo_i,
292 (int)chip->kdata.fifo[j].i,
293 chip->kdata.fifo[j].interval,
294 chip->kdata.fifo[j].count);
295 }
296
Anirudh Ghayalc6096392018-03-07 19:57:05 +0530297 chip->kdata.fifo_length += fifo_length;
Anirudh Ghayal07fbf792018-02-26 11:38:33 +0530298 chip->kdata.seq_no = chip->seq_no++ % U32_MAX;
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530299
300 return rc;
301}
302
303static int qg_process_accumulator(struct qpnp_qg *chip)
304{
305 int rc, sample_interval = 0;
306 u8 count, index = chip->kdata.fifo_length;
307 u64 acc_v = 0, acc_i = 0;
308 s64 temp = 0;
309
310 rc = qg_read(chip, chip->qg_base + QG_ACCUM_CNT_RT_REG,
311 &count, 1);
312 if (rc < 0) {
313 pr_err("Failed to read ACC count, rc=%d\n", rc);
314 return rc;
315 }
316
317 if (!count) {
318 pr_debug("No ACCUMULATOR data!\n");
319 return 0;
320 }
321
322 rc = get_sample_interval(chip, &sample_interval);
323 if (rc < 0) {
324 pr_err("Failed to get ACC sample interval, rc=%d\n", rc);
325 return 0;
326 }
327
328 rc = qg_read(chip, chip->qg_base + QG_V_ACCUM_DATA0_RT_REG,
329 (u8 *)&acc_v, 3);
330 if (rc < 0) {
331 pr_err("Failed to read ACC RT V data, rc=%d\n", rc);
332 return rc;
333 }
334
335 rc = qg_read(chip, chip->qg_base + QG_I_ACCUM_DATA0_RT_REG,
336 (u8 *)&acc_i, 3);
337 if (rc < 0) {
338 pr_err("Failed to read ACC RT I data, rc=%d\n", rc);
339 return rc;
340 }
341
342 temp = sign_extend64(acc_i, 23);
343
344 chip->kdata.fifo[index].v = V_RAW_TO_UV(div_u64(acc_v, count));
345 chip->kdata.fifo[index].i = I_RAW_TO_UA(div_s64(temp, count));
346 chip->kdata.fifo[index].interval = sample_interval;
347 chip->kdata.fifo[index].count = count;
348 chip->kdata.fifo_length++;
349
Anirudh Ghayal07fbf792018-02-26 11:38:33 +0530350 if (chip->kdata.fifo_length == 1) /* Only accumulator data */
351 chip->kdata.seq_no = chip->seq_no++ % U32_MAX;
352
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530353 qg_dbg(chip, QG_DEBUG_FIFO, "ACC v_avg=%duV i_avg=%duA interval=%d count=%d\n",
354 chip->kdata.fifo[index].v,
355 (int)chip->kdata.fifo[index].i,
356 chip->kdata.fifo[index].interval,
357 chip->kdata.fifo[index].count);
358
359 return rc;
360}
361
362static int qg_process_rt_fifo(struct qpnp_qg *chip)
363{
364 int rc;
365 u32 fifo_length = 0;
366
367 /* Get the real-time FIFO length */
368 rc = get_fifo_length(chip, &fifo_length, true);
369 if (rc < 0) {
370 pr_err("Failed to read RT FIFO length, rc=%d\n", rc);
371 return rc;
372 }
373
374 rc = qg_process_fifo(chip, fifo_length);
375 if (rc < 0) {
376 pr_err("Failed to process FIFO data, rc=%d\n", rc);
377 return rc;
378 }
379
380 rc = qg_process_accumulator(chip);
381 if (rc < 0) {
382 pr_err("Failed to process ACC data, rc=%d\n", rc);
383 return rc;
384 }
385
386 return rc;
387}
388
389#define VBAT_LOW_HYST_UV 50000 /* 50mV */
390static int qg_vbat_low_wa(struct qpnp_qg *chip)
391{
392 int rc, i;
393 u32 vbat_low_uv = chip->dt.vbatt_low_mv * 1000 + VBAT_LOW_HYST_UV;
394
395 if (!(chip->wa_flags & QG_VBAT_LOW_WA) || !chip->vbat_low)
396 return 0;
397
398 /*
399 * PMI632 1.0 does not generate a falling VBAT_LOW IRQ.
400 * To exit from VBAT_LOW config, check if any of the FIFO
401 * averages is > vbat_low threshold and reconfigure the
402 * FIFO length to normal.
403 */
404 for (i = 0; i < chip->kdata.fifo_length; i++) {
405 if (chip->kdata.fifo[i].v > vbat_low_uv) {
406 rc = qg_master_hold(chip, true);
407 if (rc < 0) {
408 pr_err("Failed to hold master, rc=%d\n", rc);
409 goto done;
410 }
411 rc = qg_update_fifo_length(chip,
412 chip->dt.s2_fifo_length);
413 if (rc < 0)
414 goto done;
415
416 rc = qg_master_hold(chip, false);
417 if (rc < 0) {
418 pr_err("Failed to release master, rc=%d\n", rc);
419 goto done;
420 }
421 /* FIFOs restarted */
422 chip->last_fifo_update_time = ktime_get();
423
424 chip->vbat_low = false;
425 pr_info("Exit VBAT_LOW vbat_avg=%duV vbat_low=%duV updated fifo_length=%d\n",
426 chip->kdata.fifo[i].v, vbat_low_uv,
427 chip->dt.s2_fifo_length);
428 break;
429 }
430 }
431
432 return 0;
433
434done:
435 qg_master_hold(chip, false);
436 return rc;
437}
438
439#define MIN_FIFO_FULL_TIME_MS 12000
440static int process_rt_fifo_data(struct qpnp_qg *chip,
441 bool vbat_low, bool update_smb)
442{
443 int rc = 0;
444 ktime_t now = ktime_get();
445 s64 time_delta;
446
447 /*
448 * Reject the FIFO read event if there are back-to-back requests
449 * This is done to gaurantee that there is always a minimum FIFO
450 * data to be processed, ignore this if vbat_low is set.
451 */
452 time_delta = ktime_ms_delta(now, chip->last_user_update_time);
453
454 qg_dbg(chip, QG_DEBUG_FIFO, "time_delta=%lld ms vbat_low=%d\n",
455 time_delta, vbat_low);
456
457 if (time_delta > MIN_FIFO_FULL_TIME_MS || vbat_low || update_smb) {
458 rc = qg_master_hold(chip, true);
459 if (rc < 0) {
460 pr_err("Failed to hold master, rc=%d\n", rc);
461 goto done;
462 }
463
464 rc = qg_process_rt_fifo(chip);
465 if (rc < 0) {
466 pr_err("Failed to process FIFO real-time, rc=%d\n", rc);
467 goto done;
468 }
469
470 if (vbat_low) {
471 /* change FIFO length */
472 rc = qg_update_fifo_length(chip,
473 chip->dt.s2_vbat_low_fifo_length);
474 if (rc < 0)
475 goto done;
476
477 qg_dbg(chip, QG_DEBUG_STATUS,
478 "FIFO length updated to %d vbat_low=%d\n",
479 chip->dt.s2_vbat_low_fifo_length,
480 vbat_low);
481 }
482
483 if (update_smb) {
484 rc = qg_masked_write(chip, chip->qg_base +
485 QG_MODE_CTL1_REG, PARALLEL_IBAT_SENSE_EN_BIT,
486 chip->parallel_enabled ?
487 PARALLEL_IBAT_SENSE_EN_BIT : 0);
488 if (rc < 0) {
489 pr_err("Failed to update SMB_EN, rc=%d\n", rc);
490 goto done;
491 }
492 qg_dbg(chip, QG_DEBUG_STATUS, "Parallel SENSE %d\n",
493 chip->parallel_enabled);
494 }
495
496 rc = qg_master_hold(chip, false);
497 if (rc < 0) {
498 pr_err("Failed to release master, rc=%d\n", rc);
499 goto done;
500 }
501 /* FIFOs restarted */
502 chip->last_fifo_update_time = ktime_get();
503
504 /* signal the read thread */
505 chip->data_ready = true;
506 wake_up_interruptible(&chip->qg_wait_q);
507 chip->last_user_update_time = now;
508
509 /* vote to stay awake until userspace reads data */
510 vote(chip->awake_votable, FIFO_RT_DONE_VOTER, true, 0);
511 } else {
512 qg_dbg(chip, QG_DEBUG_FIFO, "FIFO processing too early time_delta=%lld\n",
513 time_delta);
514 }
515done:
516 qg_master_hold(chip, false);
517 return rc;
518}
519
520static void process_udata_work(struct work_struct *work)
521{
522 struct qpnp_qg *chip = container_of(work,
523 struct qpnp_qg, udata_work);
524 int rc;
525
526 if (chip->udata.param[QG_SOC].valid) {
527 qg_dbg(chip, QG_DEBUG_SOC, "udata SOC=%d last SOC=%d\n",
528 chip->udata.param[QG_SOC].data, chip->catch_up_soc);
529
Anirudh Ghayal07fbf792018-02-26 11:38:33 +0530530 chip->catch_up_soc = chip->udata.param[QG_SOC].data;
531 qg_scale_soc(chip, false);
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530532
533 /* update parameters to SDAM */
534 chip->sdam_data[SDAM_SOC] =
535 chip->udata.param[QG_SOC].data;
536 chip->sdam_data[SDAM_OCV_UV] =
537 chip->udata.param[QG_OCV_UV].data;
538 chip->sdam_data[SDAM_RBAT_MOHM] =
539 chip->udata.param[QG_RBAT_MOHM].data;
540 chip->sdam_data[SDAM_VALID] = 1;
541
542 rc = qg_update_sdam_params(chip);
543 if (rc < 0)
544 pr_err("Failed to update SDAM params, rc=%d\n", rc);
545 }
546
Anirudh Ghayal07fbf792018-02-26 11:38:33 +0530547 if (chip->udata.param[QG_CHARGE_COUNTER].valid)
548 chip->charge_counter_uah =
549 chip->udata.param[QG_CHARGE_COUNTER].data;
550
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530551 vote(chip->awake_votable, UDATA_READY_VOTER, false, 0);
552}
553
554static irqreturn_t qg_default_irq_handler(int irq, void *data)
555{
556 struct qpnp_qg *chip = data;
557
558 qg_dbg(chip, QG_DEBUG_IRQ, "IRQ triggered\n");
559
560 return IRQ_HANDLED;
561}
562
563#define MAX_FIFO_DELTA_PERCENT 10
564static irqreturn_t qg_fifo_update_done_handler(int irq, void *data)
565{
566 ktime_t now = ktime_get();
567 int rc, hw_delta_ms = 0, margin_ms = 0;
568 u32 fifo_length = 0;
569 s64 time_delta_ms = 0;
570 struct qpnp_qg *chip = data;
571
572 time_delta_ms = ktime_ms_delta(now, chip->last_fifo_update_time);
573 chip->last_fifo_update_time = now;
574
575 qg_dbg(chip, QG_DEBUG_IRQ, "IRQ triggered\n");
576 mutex_lock(&chip->data_lock);
577
578 rc = get_fifo_length(chip, &fifo_length, false);
579 if (rc < 0) {
580 pr_err("Failed to get FIFO length, rc=%d\n", rc);
581 goto done;
582 }
583
584 rc = qg_process_fifo(chip, fifo_length);
585 if (rc < 0) {
586 pr_err("Failed to process QG FIFO, rc=%d\n", rc);
587 goto done;
588 }
589
590 rc = qg_vbat_low_wa(chip);
591 if (rc < 0) {
592 pr_err("Failed to apply VBAT LOW WA, rc=%d\n", rc);
593 goto done;
594 }
595
596 rc = get_fifo_done_time(chip, false, &hw_delta_ms);
597 if (rc < 0)
598 hw_delta_ms = 0;
599 else
600 margin_ms = (hw_delta_ms * MAX_FIFO_DELTA_PERCENT) / 100;
601
602 if (abs(hw_delta_ms - time_delta_ms) < margin_ms) {
603 chip->kdata.param[QG_FIFO_TIME_DELTA].data = time_delta_ms;
604 chip->kdata.param[QG_FIFO_TIME_DELTA].valid = true;
605 qg_dbg(chip, QG_DEBUG_FIFO, "FIFO_done time_delta_ms=%lld\n",
606 time_delta_ms);
607 }
608
609 /* signal the read thread */
610 chip->data_ready = true;
611 wake_up_interruptible(&chip->qg_wait_q);
612
613 /* vote to stay awake until userspace reads data */
614 vote(chip->awake_votable, FIFO_DONE_VOTER, true, 0);
615
616done:
617 mutex_unlock(&chip->data_lock);
618 return IRQ_HANDLED;
619}
620
621static irqreturn_t qg_vbat_low_handler(int irq, void *data)
622{
623 int rc;
624 struct qpnp_qg *chip = data;
625 u8 status = 0;
626
627 qg_dbg(chip, QG_DEBUG_IRQ, "IRQ triggered\n");
628 mutex_lock(&chip->data_lock);
629
630 rc = qg_read(chip, chip->qg_base + QG_INT_RT_STS_REG, &status, 1);
631 if (rc < 0) {
632 pr_err("Failed to read RT status, rc=%d\n", rc);
633 goto done;
634 }
635 chip->vbat_low = !!(status & VBAT_LOW_INT_RT_STS_BIT);
636
637 rc = process_rt_fifo_data(chip, chip->vbat_low, false);
638 if (rc < 0)
639 pr_err("Failed to process RT FIFO data, rc=%d\n", rc);
640
641 qg_dbg(chip, QG_DEBUG_IRQ, "VBAT_LOW = %d\n", chip->vbat_low);
642done:
643 mutex_unlock(&chip->data_lock);
644 return IRQ_HANDLED;
645}
646
647static irqreturn_t qg_vbat_empty_handler(int irq, void *data)
648{
649 struct qpnp_qg *chip = data;
650 u32 ocv_uv = 0;
651
652 qg_dbg(chip, QG_DEBUG_IRQ, "IRQ triggered\n");
653 pr_warn("VBATT EMPTY SOC = 0\n");
654
655 chip->catch_up_soc = 0;
656 qg_scale_soc(chip, true);
657
658 qg_sdam_read(SDAM_OCV_UV, &ocv_uv);
659 chip->sdam_data[SDAM_SOC] = 0;
660 chip->sdam_data[SDAM_OCV_UV] = ocv_uv;
661 chip->sdam_data[SDAM_VALID] = 1;
662
663 qg_update_sdam_params(chip);
664
665 if (chip->qg_psy)
666 power_supply_changed(chip->qg_psy);
667
668 return IRQ_HANDLED;
669}
670
671static irqreturn_t qg_good_ocv_handler(int irq, void *data)
672{
673 int rc;
674 u32 ocv_uv;
675 struct qpnp_qg *chip = data;
676
677 qg_dbg(chip, QG_DEBUG_IRQ, "IRQ triggered\n");
678
679 mutex_lock(&chip->data_lock);
680
681 rc = qg_read_ocv(chip, &ocv_uv, GOOD_OCV);
682 if (rc < 0) {
683 pr_err("Failed to read good_ocv, rc=%d\n", rc);
684 goto done;
685 }
686
687 chip->kdata.param[QG_GOOD_OCV_UV].data = ocv_uv;
688 chip->kdata.param[QG_GOOD_OCV_UV].valid = true;
689
690 vote(chip->awake_votable, GOOD_OCV_VOTER, true, 0);
691
692 /* signal the readd thread */
693 chip->data_ready = true;
694 wake_up_interruptible(&chip->qg_wait_q);
695done:
696 mutex_unlock(&chip->data_lock);
697 return IRQ_HANDLED;
698}
699
700static struct qg_irq_info qg_irqs[] = {
701 [QG_BATT_MISSING_IRQ] = {
702 .name = "qg-batt-missing",
703 .handler = qg_default_irq_handler,
704 },
705 [QG_VBATT_LOW_IRQ] = {
706 .name = "qg-vbat-low",
707 .handler = qg_vbat_low_handler,
708 .wake = true,
709 },
710 [QG_VBATT_EMPTY_IRQ] = {
711 .name = "qg-vbat-empty",
712 .handler = qg_vbat_empty_handler,
713 .wake = true,
714 },
715 [QG_FIFO_UPDATE_DONE_IRQ] = {
716 .name = "qg-fifo-done",
717 .handler = qg_fifo_update_done_handler,
718 .wake = true,
719 },
720 [QG_GOOD_OCV_IRQ] = {
721 .name = "qg-good-ocv",
722 .handler = qg_good_ocv_handler,
723 .wake = true,
724 },
725 [QG_FSM_STAT_CHG_IRQ] = {
726 .name = "qg-fsm-state-chg",
727 .handler = qg_default_irq_handler,
728 },
729 [QG_EVENT_IRQ] = {
730 .name = "qg-event",
731 .handler = qg_default_irq_handler,
732 },
733};
734
735static int qg_awake_cb(struct votable *votable, void *data, int awake,
736 const char *client)
737{
738 struct qpnp_qg *chip = data;
739
740 if (awake)
741 pm_stay_awake(chip->dev);
742 else
743 pm_relax(chip->dev);
744
745 pr_debug("client: %s awake: %d\n", client, awake);
746 return 0;
747}
748
749static int qg_fifo_irq_disable_cb(struct votable *votable, void *data,
750 int disable, const char *client)
751{
752 if (disable) {
753 if (qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].wake)
754 disable_irq_wake(
755 qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].irq);
756 if (qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].irq)
757 disable_irq_nosync(
758 qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].irq);
759 } else {
760 if (qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].irq)
761 enable_irq(qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].irq);
762 if (qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].wake)
763 enable_irq_wake(
764 qg_irqs[QG_FIFO_UPDATE_DONE_IRQ].irq);
765 }
766
767 return 0;
768}
769
770static int qg_vbatt_irq_disable_cb(struct votable *votable, void *data,
771 int disable, const char *client)
772{
773 if (disable) {
774 if (qg_irqs[QG_VBATT_LOW_IRQ].wake)
775 disable_irq_wake(qg_irqs[QG_VBATT_LOW_IRQ].irq);
776 if (qg_irqs[QG_VBATT_EMPTY_IRQ].wake)
777 disable_irq_wake(qg_irqs[QG_VBATT_EMPTY_IRQ].irq);
778 if (qg_irqs[QG_VBATT_LOW_IRQ].irq)
779 disable_irq_nosync(qg_irqs[QG_VBATT_LOW_IRQ].irq);
780 if (qg_irqs[QG_VBATT_EMPTY_IRQ].irq)
781 disable_irq_nosync(qg_irqs[QG_VBATT_EMPTY_IRQ].irq);
782 } else {
783 if (qg_irqs[QG_VBATT_LOW_IRQ].irq)
784 enable_irq(qg_irqs[QG_VBATT_LOW_IRQ].irq);
785 if (qg_irqs[QG_VBATT_EMPTY_IRQ].irq)
786 enable_irq(qg_irqs[QG_VBATT_EMPTY_IRQ].irq);
787 if (qg_irqs[QG_VBATT_LOW_IRQ].wake)
788 enable_irq_wake(qg_irqs[QG_VBATT_LOW_IRQ].irq);
789 if (qg_irqs[QG_VBATT_EMPTY_IRQ].wake)
790 enable_irq_wake(qg_irqs[QG_VBATT_EMPTY_IRQ].irq);
791 }
792
793 return 0;
794}
795
796static int qg_good_ocv_irq_disable_cb(struct votable *votable, void *data,
797 int disable, const char *client)
798{
799 if (disable) {
800 if (qg_irqs[QG_GOOD_OCV_IRQ].wake)
801 disable_irq_wake(qg_irqs[QG_GOOD_OCV_IRQ].irq);
802 if (qg_irqs[QG_GOOD_OCV_IRQ].irq)
803 disable_irq_nosync(qg_irqs[QG_GOOD_OCV_IRQ].irq);
804 } else {
805 if (qg_irqs[QG_GOOD_OCV_IRQ].irq)
806 enable_irq(qg_irqs[QG_GOOD_OCV_IRQ].irq);
807 if (qg_irqs[QG_GOOD_OCV_IRQ].wake)
808 enable_irq_wake(qg_irqs[QG_GOOD_OCV_IRQ].irq);
809 }
810
811 return 0;
812}
813
814#define DEFAULT_BATT_TYPE "Unknown Battery"
815#define MISSING_BATT_TYPE "Missing Battery"
816#define DEBUG_BATT_TYPE "Debug Board"
817static const char *qg_get_battery_type(struct qpnp_qg *chip)
818{
819 if (chip->battery_missing)
820 return MISSING_BATT_TYPE;
821
822 if (is_debug_batt_id(chip))
823 return DEBUG_BATT_TYPE;
824
825 if (chip->bp.batt_type_str) {
826 if (chip->profile_loaded)
827 return chip->bp.batt_type_str;
828 }
829
830 return DEFAULT_BATT_TYPE;
831}
832
833static int qg_get_battery_current(struct qpnp_qg *chip, int *ibat_ua)
834{
835 int rc = 0, last_ibat = 0;
836
837 if (chip->battery_missing) {
838 *ibat_ua = 0;
839 return 0;
840 }
841
842 rc = qg_read(chip, chip->qg_base + QG_LAST_ADC_I_DATA0_REG,
843 (u8 *)&last_ibat, 2);
844 if (rc < 0) {
845 pr_err("Failed to read LAST_ADV_I reg, rc=%d\n", rc);
846 return rc;
847 }
848
849 last_ibat = sign_extend32(last_ibat, 15);
850 *ibat_ua = I_RAW_TO_UA(last_ibat);
851
852 return rc;
853}
854
855static int qg_get_battery_voltage(struct qpnp_qg *chip, int *vbat_uv)
856{
857 int rc = 0;
858 u64 last_vbat = 0;
859
860 if (chip->battery_missing) {
861 *vbat_uv = 3700000;
862 return 0;
863 }
864
865 rc = qg_read(chip, chip->qg_base + QG_LAST_ADC_V_DATA0_REG,
866 (u8 *)&last_vbat, 2);
867 if (rc < 0) {
868 pr_err("Failed to read LAST_ADV_V reg, rc=%d\n", rc);
869 return rc;
870 }
871
872 *vbat_uv = V_RAW_TO_UV(last_vbat);
873
874 return rc;
875}
876
877#define DEBUG_BATT_SOC 67
878#define BATT_MISSING_SOC 50
879#define EMPTY_SOC 0
880static int qg_get_battery_capacity(struct qpnp_qg *chip, int *soc)
881{
882 if (is_debug_batt_id(chip)) {
883 *soc = DEBUG_BATT_SOC;
884 return 0;
885 }
886
887 if (chip->battery_missing || !chip->profile_loaded) {
888 *soc = BATT_MISSING_SOC;
889 return 0;
890 }
891
892 *soc = chip->msoc;
893
894 return 0;
895}
896
897static int qg_get_battery_temp(struct qpnp_qg *chip, int *temp)
898{
899 int rc = 0;
900 struct qpnp_vadc_result result;
901
902 if (chip->battery_missing) {
903 *temp = 250;
904 return 0;
905 }
906
907 rc = qpnp_vadc_read(chip->vadc_dev, VADC_BAT_THERM_PU2, &result);
908 if (rc) {
909 pr_err("Failed reading adc channel=%d, rc=%d\n",
910 VADC_BAT_THERM_PU2, rc);
911 return rc;
912 }
913 pr_debug("batt_temp = %lld meas = 0x%llx\n",
914 result.physical, result.measurement);
915
916 *temp = (int)result.physical;
917
918 return rc;
919}
920
921static int qg_psy_set_property(struct power_supply *psy,
922 enum power_supply_property psp,
923 const union power_supply_propval *pval)
924{
925 return 0;
926}
927
928static int qg_psy_get_property(struct power_supply *psy,
929 enum power_supply_property psp,
930 union power_supply_propval *pval)
931{
932 struct qpnp_qg *chip = power_supply_get_drvdata(psy);
933 int rc = 0;
934
935 pval->intval = 0;
936
937 switch (psp) {
938 case POWER_SUPPLY_PROP_CAPACITY:
939 rc = qg_get_battery_capacity(chip, &pval->intval);
940 break;
941 case POWER_SUPPLY_PROP_VOLTAGE_NOW:
942 rc = qg_get_battery_voltage(chip, &pval->intval);
943 break;
944 case POWER_SUPPLY_PROP_CURRENT_NOW:
945 rc = qg_get_battery_current(chip, &pval->intval);
946 break;
947 case POWER_SUPPLY_PROP_VOLTAGE_OCV:
948 rc = qg_sdam_read(SDAM_OCV_UV, &pval->intval);
949 break;
950 case POWER_SUPPLY_PROP_TEMP:
951 rc = qg_get_battery_temp(chip, &pval->intval);
952 break;
953 case POWER_SUPPLY_PROP_RESISTANCE_ID:
954 pval->intval = chip->batt_id_ohm;
955 break;
956 case POWER_SUPPLY_PROP_DEBUG_BATTERY:
957 pval->intval = is_debug_batt_id(chip);
958 break;
959 case POWER_SUPPLY_PROP_RESISTANCE:
960 rc = qg_sdam_read(SDAM_RBAT_MOHM, &pval->intval);
961 if (!rc)
962 pval->intval *= 1000;
963 break;
964 case POWER_SUPPLY_PROP_RESISTANCE_CAPACITIVE:
965 pval->intval = chip->dt.rbat_conn_mohm;
966 break;
967 case POWER_SUPPLY_PROP_BATTERY_TYPE:
968 pval->strval = qg_get_battery_type(chip);
969 break;
970 case POWER_SUPPLY_PROP_VOLTAGE_MIN:
971 pval->intval = chip->dt.vbatt_cutoff_mv * 1000;
972 break;
973 case POWER_SUPPLY_PROP_VOLTAGE_MAX:
974 pval->intval = chip->bp.float_volt_uv;
975 break;
976 case POWER_SUPPLY_PROP_BATT_FULL_CURRENT:
977 pval->intval = chip->dt.iterm_ma * 1000;
978 break;
979 case POWER_SUPPLY_PROP_BATT_PROFILE_VERSION:
980 pval->intval = chip->bp.qg_profile_version;
981 break;
Anirudh Ghayal07fbf792018-02-26 11:38:33 +0530982 case POWER_SUPPLY_PROP_CHARGE_COUNTER:
983 pval->intval = chip->charge_counter_uah;
984 break;
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +0530985 default:
986 pr_debug("Unsupported property %d\n", psp);
987 break;
988 }
989
990 return rc;
991}
992
993static int qg_property_is_writeable(struct power_supply *psy,
994 enum power_supply_property psp)
995{
996 return 0;
997}
998
999static enum power_supply_property qg_psy_props[] = {
1000 POWER_SUPPLY_PROP_CAPACITY,
1001 POWER_SUPPLY_PROP_TEMP,
1002 POWER_SUPPLY_PROP_VOLTAGE_NOW,
1003 POWER_SUPPLY_PROP_VOLTAGE_OCV,
1004 POWER_SUPPLY_PROP_CURRENT_NOW,
Anirudh Ghayal07fbf792018-02-26 11:38:33 +05301005 POWER_SUPPLY_PROP_CHARGE_COUNTER,
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301006 POWER_SUPPLY_PROP_RESISTANCE,
1007 POWER_SUPPLY_PROP_RESISTANCE_ID,
1008 POWER_SUPPLY_PROP_RESISTANCE_CAPACITIVE,
1009 POWER_SUPPLY_PROP_DEBUG_BATTERY,
1010 POWER_SUPPLY_PROP_BATTERY_TYPE,
1011 POWER_SUPPLY_PROP_VOLTAGE_MIN,
1012 POWER_SUPPLY_PROP_VOLTAGE_MAX,
1013 POWER_SUPPLY_PROP_BATT_FULL_CURRENT,
1014 POWER_SUPPLY_PROP_BATT_PROFILE_VERSION,
1015};
1016
1017static const struct power_supply_desc qg_psy_desc = {
1018 .name = "bms",
1019 .type = POWER_SUPPLY_TYPE_BMS,
1020 .properties = qg_psy_props,
1021 .num_properties = ARRAY_SIZE(qg_psy_props),
1022 .get_property = qg_psy_get_property,
1023 .set_property = qg_psy_set_property,
1024 .property_is_writeable = qg_property_is_writeable,
1025};
1026
1027static int qg_charge_full_update(struct qpnp_qg *chip)
1028{
1029
1030 vote(chip->good_ocv_irq_disable_votable,
1031 QG_INIT_STATE_IRQ_DISABLE, !chip->charge_done, 0);
1032
1033 /* TODO: add hold-soc-at-full logic */
1034 return 0;
1035}
1036
1037static int qg_parallel_status_update(struct qpnp_qg *chip)
1038{
1039 int rc;
1040 bool parallel_enabled = is_parallel_enabled(chip);
1041
1042 if (parallel_enabled == chip->parallel_enabled)
1043 return 0;
1044
1045 chip->parallel_enabled = parallel_enabled;
1046 qg_dbg(chip, QG_DEBUG_STATUS,
1047 "Parallel status changed Enabled=%d\n", parallel_enabled);
1048
1049 mutex_lock(&chip->data_lock);
1050
1051 rc = process_rt_fifo_data(chip, false, true);
1052 if (rc < 0)
1053 pr_err("Failed to process RT FIFO data, rc=%d\n", rc);
1054
1055 mutex_unlock(&chip->data_lock);
1056
1057 return 0;
1058}
1059
1060static int qg_usb_status_update(struct qpnp_qg *chip)
1061{
1062 bool usb_present = is_usb_present(chip);
1063
1064 if (chip->usb_present != usb_present) {
1065 qg_dbg(chip, QG_DEBUG_STATUS,
1066 "USB status changed Present=%d\n",
1067 usb_present);
1068 qg_scale_soc(chip, false);
1069 }
1070
1071 chip->usb_present = usb_present;
1072
1073 return 0;
1074}
1075
1076static void qg_status_change_work(struct work_struct *work)
1077{
1078 struct qpnp_qg *chip = container_of(work,
1079 struct qpnp_qg, qg_status_change_work);
1080 union power_supply_propval prop = {0, };
1081 int rc = 0;
1082
1083 if (!is_batt_available(chip)) {
1084 pr_debug("batt-psy not available\n");
1085 goto out;
1086 }
1087
1088 rc = power_supply_get_property(chip->batt_psy,
1089 POWER_SUPPLY_PROP_STATUS, &prop);
1090 if (rc < 0)
1091 pr_err("Failed to get charger status, rc=%d\n", rc);
1092 else
1093 chip->charge_status = prop.intval;
1094
1095 rc = power_supply_get_property(chip->batt_psy,
1096 POWER_SUPPLY_PROP_CHARGE_DONE, &prop);
1097 if (rc < 0)
1098 pr_err("Failed to get charge done status, rc=%d\n", rc);
1099 else
1100 chip->charge_done = prop.intval;
1101
1102 rc = qg_parallel_status_update(chip);
1103 if (rc < 0)
1104 pr_err("Failed to update parallel-status, rc=%d\n", rc);
1105
1106 rc = qg_usb_status_update(chip);
1107 if (rc < 0)
1108 pr_err("Failed to update usb status, rc=%d\n", rc);
1109
1110 rc = qg_charge_full_update(chip);
1111 if (rc < 0)
1112 pr_err("Failed in charge_full_update, rc=%d\n", rc);
1113out:
1114 pm_relax(chip->dev);
1115}
1116
1117static int qg_notifier_cb(struct notifier_block *nb,
1118 unsigned long event, void *data)
1119{
1120 struct power_supply *psy = data;
1121 struct qpnp_qg *chip = container_of(nb, struct qpnp_qg, nb);
1122
1123 if (event != PSY_EVENT_PROP_CHANGED)
1124 return NOTIFY_OK;
1125
1126 if (work_pending(&chip->qg_status_change_work))
1127 return NOTIFY_OK;
1128
1129 if ((strcmp(psy->desc->name, "battery") == 0)
1130 || (strcmp(psy->desc->name, "parallel") == 0)
1131 || (strcmp(psy->desc->name, "usb") == 0)) {
1132 /*
1133 * We cannot vote for awake votable here as that takes
1134 * a mutex lock and this is executed in an atomic context.
1135 */
1136 pm_stay_awake(chip->dev);
1137 schedule_work(&chip->qg_status_change_work);
1138 }
1139
1140 return NOTIFY_OK;
1141}
1142
1143static int qg_init_psy(struct qpnp_qg *chip)
1144{
1145 struct power_supply_config qg_psy_cfg;
1146 int rc;
1147
1148 qg_psy_cfg.drv_data = chip;
1149 qg_psy_cfg.of_node = NULL;
1150 qg_psy_cfg.supplied_to = NULL;
1151 qg_psy_cfg.num_supplicants = 0;
1152 chip->qg_psy = devm_power_supply_register(chip->dev,
1153 &qg_psy_desc, &qg_psy_cfg);
1154 if (IS_ERR_OR_NULL(chip->qg_psy)) {
1155 pr_err("Failed to register qg_psy rc = %ld\n",
1156 PTR_ERR(chip->qg_psy));
1157 return -ENODEV;
1158 }
1159
1160 chip->nb.notifier_call = qg_notifier_cb;
1161 rc = power_supply_reg_notifier(&chip->nb);
1162 if (rc < 0)
1163 pr_err("Failed register psy notifier rc = %d\n", rc);
1164
1165 return rc;
1166}
1167
1168static ssize_t qg_device_read(struct file *file, char __user *buf, size_t count,
1169 loff_t *ppos)
1170{
1171 int rc;
1172 struct qpnp_qg *chip = file->private_data;
1173 unsigned long data_size = sizeof(chip->kdata);
1174
1175 /* non-blocking access, return */
1176 if (!chip->data_ready && (file->f_flags & O_NONBLOCK))
1177 return -EAGAIN;
1178
1179 /* blocking access wait on data_ready */
1180 if (!(file->f_flags & O_NONBLOCK)) {
1181 rc = wait_event_interruptible(chip->qg_wait_q,
1182 chip->data_ready);
1183 if (rc < 0) {
1184 pr_debug("Failed wait! rc=%d\n", rc);
1185 return rc;
1186 }
1187 }
1188
1189 mutex_lock(&chip->data_lock);
1190
1191 if (!chip->data_ready) {
1192 pr_debug("No Data, false wakeup\n");
1193 rc = -EFAULT;
1194 goto fail_read;
1195 }
1196
Anirudh Ghayal07fbf792018-02-26 11:38:33 +05301197
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301198 if (copy_to_user(buf, &chip->kdata, data_size)) {
1199 pr_err("Failed in copy_to_user\n");
1200 rc = -EFAULT;
1201 goto fail_read;
1202 }
1203 chip->data_ready = false;
1204
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301205 /* release all wake sources */
1206 vote(chip->awake_votable, GOOD_OCV_VOTER, false, 0);
1207 vote(chip->awake_votable, FIFO_DONE_VOTER, false, 0);
1208 vote(chip->awake_votable, FIFO_RT_DONE_VOTER, false, 0);
1209 vote(chip->awake_votable, SUSPEND_DATA_VOTER, false, 0);
1210
1211 qg_dbg(chip, QG_DEBUG_DEVICE,
Anirudh Ghayal07fbf792018-02-26 11:38:33 +05301212 "QG device read complete Seq_no=%u Size=%ld\n",
1213 chip->kdata.seq_no, data_size);
1214
1215 /* clear data */
1216 memset(&chip->kdata, 0, sizeof(chip->kdata));
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301217
1218 mutex_unlock(&chip->data_lock);
1219
1220 return data_size;
1221
1222fail_read:
1223 mutex_unlock(&chip->data_lock);
1224 return rc;
1225}
1226
1227static ssize_t qg_device_write(struct file *file, const char __user *buf,
1228 size_t count, loff_t *ppos)
1229{
1230 int rc = -EINVAL;
1231 struct qpnp_qg *chip = file->private_data;
1232 unsigned long data_size = sizeof(chip->udata);
1233
1234 mutex_lock(&chip->data_lock);
1235 if (count == 0) {
1236 pr_err("No data!\n");
1237 goto fail;
1238 }
1239
1240 if (count != 0 && count < data_size) {
Kiran Gunda0f5de042018-03-02 13:02:22 +05301241 pr_err("Invalid datasize %zu expected %lu\n", count, data_size);
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301242 goto fail;
1243 }
1244
1245 if (copy_from_user(&chip->udata, buf, data_size)) {
1246 pr_err("Failed in copy_from_user\n");
1247 rc = -EFAULT;
1248 goto fail;
1249 }
1250
1251 rc = data_size;
1252 vote(chip->awake_votable, UDATA_READY_VOTER, true, 0);
1253 schedule_work(&chip->udata_work);
1254 qg_dbg(chip, QG_DEBUG_DEVICE, "QG write complete size=%d\n", rc);
1255fail:
1256 mutex_unlock(&chip->data_lock);
1257 return rc;
1258}
1259
1260static unsigned int qg_device_poll(struct file *file, poll_table *wait)
1261{
1262 struct qpnp_qg *chip = file->private_data;
1263 unsigned int mask;
1264
1265 poll_wait(file, &chip->qg_wait_q, wait);
1266
1267 if (chip->data_ready)
1268 mask = POLLIN | POLLRDNORM;
1269 else
1270 mask = POLLERR;
1271
1272 return mask;
1273}
1274
1275static int qg_device_open(struct inode *inode, struct file *file)
1276{
1277 struct qpnp_qg *chip = container_of(inode->i_cdev,
1278 struct qpnp_qg, qg_cdev);
1279
1280 file->private_data = chip;
1281 qg_dbg(chip, QG_DEBUG_DEVICE, "QG device opened!\n");
1282
1283 return 0;
1284}
1285
1286static const struct file_operations qg_fops = {
1287 .owner = THIS_MODULE,
1288 .open = qg_device_open,
1289 .read = qg_device_read,
1290 .write = qg_device_write,
1291 .poll = qg_device_poll,
1292};
1293
1294static int qg_register_device(struct qpnp_qg *chip)
1295{
1296 int rc;
1297
1298 rc = alloc_chrdev_region(&chip->dev_no, 0, 1, "qg");
1299 if (rc < 0) {
1300 pr_err("Failed to allocate chardev rc=%d\n", rc);
1301 return rc;
1302 }
1303
1304 cdev_init(&chip->qg_cdev, &qg_fops);
1305 rc = cdev_add(&chip->qg_cdev, chip->dev_no, 1);
1306 if (rc < 0) {
1307 pr_err("Failed to cdev_add rc=%d\n", rc);
1308 goto unregister_chrdev;
1309 }
1310
1311 chip->qg_class = class_create(THIS_MODULE, "qg");
1312 if (IS_ERR_OR_NULL(chip->qg_class)) {
1313 pr_err("Failed to create qg class\n");
1314 rc = -EINVAL;
1315 goto delete_cdev;
1316 }
1317 chip->qg_device = device_create(chip->qg_class, NULL, chip->dev_no,
1318 NULL, "qg");
1319 if (IS_ERR(chip->qg_device)) {
1320 pr_err("Failed to create qg_device\n");
1321 rc = -EINVAL;
1322 goto destroy_class;
1323 }
1324
1325 qg_dbg(chip, QG_DEBUG_DEVICE, "'/dev/qg' successfully created\n");
1326
1327 return 0;
1328
1329destroy_class:
1330 class_destroy(chip->qg_class);
1331delete_cdev:
1332 cdev_del(&chip->qg_cdev);
1333unregister_chrdev:
1334 unregister_chrdev_region(chip->dev_no, 1);
1335 return rc;
1336}
1337
1338#define BID_RPULL_OHM 100000
1339#define BID_VREF_MV 1875
1340static int get_batt_id_ohm(struct qpnp_qg *chip, u32 *batt_id_ohm)
1341{
1342 int rc, batt_id_mv;
1343 int64_t denom;
1344 struct qpnp_vadc_result result;
1345
1346 /* Read battery-id */
1347 rc = qpnp_vadc_read(chip->vadc_dev, VADC_BAT_ID_PU2, &result);
1348 if (rc) {
1349 pr_err("Failed to read BATT_ID over vadc, rc=%d\n", rc);
1350 return rc;
1351 }
1352
Kiran Gunda0f5de042018-03-02 13:02:22 +05301353 batt_id_mv = div_s64(result.physical, 1000);
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301354 if (batt_id_mv == 0) {
1355 pr_debug("batt_id_mv = 0 from ADC\n");
1356 return 0;
1357 }
1358
1359 denom = div64_s64(BID_VREF_MV * 1000, batt_id_mv) - 1000;
1360 if (denom <= 0) {
1361 /* batt id connector might be open, return 0 kohms */
1362 return 0;
1363 }
1364
1365 *batt_id_ohm = div64_u64(BID_RPULL_OHM * 1000 + denom / 2, denom);
1366
1367 qg_dbg(chip, QG_DEBUG_PROFILE, "batt_id_mv=%d, batt_id_ohm=%d\n",
1368 batt_id_mv, *batt_id_ohm);
1369
1370 return 0;
1371}
1372
1373static int qg_load_battery_profile(struct qpnp_qg *chip)
1374{
1375 struct device_node *node = chip->dev->of_node;
1376 struct device_node *batt_node, *profile_node;
1377 int rc;
1378
1379 batt_node = of_find_node_by_name(node, "qcom,battery-data");
1380 if (!batt_node) {
1381 pr_err("Batterydata not available\n");
1382 return -ENXIO;
1383 }
1384
1385 profile_node = of_batterydata_get_best_profile(batt_node,
1386 chip->batt_id_ohm / 1000, NULL);
1387 if (IS_ERR(profile_node)) {
1388 rc = PTR_ERR(profile_node);
1389 pr_err("Failed to detect valid QG battery profile %d\n", rc);
1390 return rc;
1391 }
1392
1393 rc = of_property_read_string(profile_node, "qcom,battery-type",
1394 &chip->bp.batt_type_str);
1395 if (rc < 0) {
1396 pr_err("Failed to detect battery type rc:%d\n", rc);
1397 return rc;
1398 }
1399
1400 rc = qg_batterydata_init(profile_node);
1401 if (rc < 0) {
1402 pr_err("Failed to initialize battery-profile rc=%d\n", rc);
1403 return rc;
1404 }
1405
1406 rc = of_property_read_u32(profile_node, "qcom,max-voltage-uv",
1407 &chip->bp.float_volt_uv);
1408 if (rc < 0) {
1409 pr_err("Failed to read battery float-voltage rc:%d\n", rc);
1410 chip->bp.float_volt_uv = -EINVAL;
1411 }
1412
1413 rc = of_property_read_u32(profile_node, "qcom,fastchg-current-ma",
1414 &chip->bp.fastchg_curr_ma);
1415 if (rc < 0) {
1416 pr_err("Failed to read battery fastcharge current rc:%d\n", rc);
1417 chip->bp.fastchg_curr_ma = -EINVAL;
1418 }
1419
1420 rc = of_property_read_u32(profile_node, "qcom,qg-batt-profile-ver",
1421 &chip->bp.qg_profile_version);
1422 if (rc < 0) {
1423 pr_err("Failed to read QG profile version rc:%d\n", rc);
1424 chip->bp.qg_profile_version = -EINVAL;
1425 }
1426
1427 qg_dbg(chip, QG_DEBUG_PROFILE, "profile=%s FV=%duV FCC=%dma\n",
1428 chip->bp.batt_type_str, chip->bp.float_volt_uv,
1429 chip->bp.fastchg_curr_ma);
1430
1431 return 0;
1432}
1433
1434static int qg_setup_battery(struct qpnp_qg *chip)
1435{
1436 int rc;
1437
1438 if (!is_battery_present(chip)) {
1439 qg_dbg(chip, QG_DEBUG_PROFILE, "Battery Missing!\n");
1440 chip->battery_missing = true;
1441 chip->profile_loaded = false;
1442 } else {
1443 /* battery present */
1444 rc = get_batt_id_ohm(chip, &chip->batt_id_ohm);
1445 if (rc < 0) {
1446 pr_err("Failed to detect batt_id rc=%d\n", rc);
1447 chip->profile_loaded = false;
1448 } else {
1449 rc = qg_load_battery_profile(chip);
1450 if (rc < 0)
1451 pr_err("Failed to load battery-profile rc=%d\n",
1452 rc);
1453 else
1454 chip->profile_loaded = true;
1455 }
1456 }
1457
1458 qg_dbg(chip, QG_DEBUG_PROFILE, "battery_missing=%d batt_id_ohm=%d Ohm profile_loaded=%d profile=%s\n",
1459 chip->battery_missing, chip->batt_id_ohm,
1460 chip->profile_loaded, chip->bp.batt_type_str);
1461
1462 return 0;
1463}
1464
1465static int qg_determine_pon_soc(struct qpnp_qg *chip)
1466{
1467 u8 status;
1468 int rc, batt_temp = 0;
1469 bool use_pon_ocv = false;
1470 unsigned long rtc_sec = 0;
1471 u32 ocv_uv = 0, soc = 0, shutdown[SDAM_MAX] = {0};
1472
1473 if (!chip->profile_loaded) {
1474 qg_dbg(chip, QG_DEBUG_PON, "No Profile, skipping PON soc\n");
1475 return 0;
1476 }
1477
1478 rc = qg_get_battery_temp(chip, &batt_temp);
1479 if (rc) {
1480 pr_err("Failed to read BATT_TEMP at PON rc=%d\n", rc);
1481 return rc;
1482 }
1483
1484 rc = qg_read(chip, chip->qg_base + QG_STATUS2_REG,
1485 &status, 1);
1486 if (rc < 0) {
1487 pr_err("Failed to read status2 register rc=%d\n", rc);
1488 return rc;
1489 }
1490
1491 if (status & GOOD_OCV_BIT) {
1492 qg_dbg(chip, QG_DEBUG_PON, "Using GOOD_OCV @ PON\n");
1493 rc = qg_read_ocv(chip, &ocv_uv, GOOD_OCV);
1494 if (rc < 0) {
1495 pr_err("Failed to read good_ocv rc=%d\n", rc);
1496 use_pon_ocv = true;
1497 } else {
1498 rc = lookup_soc_ocv(&soc, ocv_uv, batt_temp, false);
1499 if (rc < 0) {
1500 pr_err("Failed to lookup SOC (GOOD_OCV) @ PON rc=%d\n",
1501 rc);
1502 use_pon_ocv = true;
1503 }
1504 }
1505 } else {
1506 rc = get_rtc_time(&rtc_sec);
1507 if (rc < 0) {
1508 pr_err("Failed to read RTC time rc=%d\n", rc);
1509 use_pon_ocv = true;
1510 goto done;
1511 }
1512
1513 rc = qg_sdam_read_all(shutdown);
1514 if (rc < 0) {
1515 pr_err("Failed to read shutdown params rc=%d\n", rc);
1516 use_pon_ocv = true;
1517 goto done;
1518 }
Anirudh Ghayal07fbf792018-02-26 11:38:33 +05301519 qg_dbg(chip, QG_DEBUG_PON, "Shutdown: Valid=%d SOC=%d OCV=%duV time=%dsecs, time_now=%ldsecs\n",
1520 shutdown[SDAM_VALID],
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05301521 shutdown[SDAM_SOC],
1522 shutdown[SDAM_OCV_UV],
1523 shutdown[SDAM_TIME_SEC],
1524 rtc_sec);
1525 /*
1526 * Use the shutdown SOC if
1527 * 1. The device was powered off for < 180 seconds
1528 * 2. SDAM read is a success & SDAM data is valid
1529 */
1530 use_pon_ocv = true;
1531 if (!rc && shutdown[SDAM_VALID] &&
1532 ((rtc_sec - shutdown[SDAM_TIME_SEC]) < 180)) {
1533 use_pon_ocv = false;
1534 ocv_uv = shutdown[SDAM_OCV_UV];
1535 soc = shutdown[SDAM_SOC];
1536 qg_dbg(chip, QG_DEBUG_PON, "Using SHUTDOWN_SOC @ PON\n");
1537 }
1538 }
1539done:
1540 /*
1541 * Use PON OCV if
1542 * OCV_UV is not set or shutdown SOC is invalid.
1543 */
1544 if (use_pon_ocv || !ocv_uv || !rtc_sec) {
1545 qg_dbg(chip, QG_DEBUG_PON, "Using PON_OCV @ PON\n");
1546 rc = qg_read_ocv(chip, &ocv_uv, PON_OCV);
1547 if (rc < 0) {
1548 pr_err("Failed to read HW PON ocv rc=%d\n", rc);
1549 return rc;
1550 }
1551 rc = lookup_soc_ocv(&soc, ocv_uv, batt_temp, false);
1552 if (rc < 0) {
1553 pr_err("Failed to lookup SOC @ PON rc=%d\n", rc);
1554 soc = 50;
1555 }
1556 }
1557
1558 chip->pon_soc = chip->catch_up_soc = chip->msoc = soc;
1559 chip->kdata.param[QG_PON_OCV_UV].data = ocv_uv;
1560 chip->kdata.param[QG_PON_OCV_UV].valid = true;
1561
1562 /* write back to SDAM */
1563 chip->sdam_data[SDAM_SOC] = soc;
1564 chip->sdam_data[SDAM_OCV_UV] = ocv_uv;
1565 chip->sdam_data[SDAM_VALID] = 1;
1566
1567 rc = qg_write_monotonic_soc(chip, chip->msoc);
1568 if (rc < 0)
1569 pr_err("Failed to update MSOC register rc=%d\n", rc);
1570
1571 rc = qg_update_sdam_params(chip);
1572 if (rc < 0)
1573 pr_err("Failed to update sdam params rc=%d\n", rc);
1574
1575 pr_info("use_pon_ocv=%d good_ocv=%d ocv_uv=%duV temp=%d soc=%d\n",
1576 use_pon_ocv, !!(status & GOOD_OCV_BIT),
1577 ocv_uv, batt_temp, chip->msoc);
1578
1579 return 0;
1580}
1581
1582static int qg_set_wa_flags(struct qpnp_qg *chip)
1583{
1584 switch (chip->pmic_rev_id->pmic_subtype) {
1585 case PMI632_SUBTYPE:
1586 if (chip->pmic_rev_id->rev4 == PMI632_V1P0_REV4)
1587 chip->wa_flags |= QG_VBAT_LOW_WA;
1588 break;
1589 default:
1590 pr_err("Unsupported PMIC subtype %d\n",
1591 chip->pmic_rev_id->pmic_subtype);
1592 return -EINVAL;
1593 }
1594
1595 qg_dbg(chip, QG_DEBUG_PON, "wa_flags = %x\n", chip->wa_flags);
1596
1597 return 0;
1598}
1599
1600static int qg_hw_init(struct qpnp_qg *chip)
1601{
1602 int rc, temp;
1603 u8 reg;
1604
1605 rc = qg_set_wa_flags(chip);
1606 if (rc < 0) {
1607 pr_err("Failed to update PMIC type flags, rc=%d\n", rc);
1608 return rc;
1609 }
1610
1611 rc = qg_master_hold(chip, true);
1612 if (rc < 0) {
1613 pr_err("Failed to hold master, rc=%d\n", rc);
1614 goto done_fifo;
1615 }
1616
1617 rc = qg_process_rt_fifo(chip);
1618 if (rc < 0) {
1619 pr_err("Failed to process FIFO real-time, rc=%d\n", rc);
1620 goto done_fifo;
1621 }
1622
1623 /* update the changed S2 fifo DT parameters */
1624 if (chip->dt.s2_fifo_length > 0) {
1625 rc = qg_update_fifo_length(chip, chip->dt.s2_fifo_length);
1626 if (rc < 0)
1627 goto done_fifo;
1628 }
1629
1630 if (chip->dt.s2_acc_length > 0) {
1631 reg = ilog2(chip->dt.s2_acc_length) - 1;
1632 rc = qg_masked_write(chip, chip->qg_base +
1633 QG_S2_NORMAL_MEAS_CTL2_REG,
1634 NUM_OF_ACCUM_MASK, reg);
1635 if (rc < 0) {
1636 pr_err("Failed to write S2 ACC length, rc=%d\n", rc);
1637 goto done_fifo;
1638 }
1639 }
1640
1641 if (chip->dt.s2_acc_intvl_ms > 0) {
1642 reg = chip->dt.s2_acc_intvl_ms / 10;
1643 rc = qg_write(chip, chip->qg_base +
1644 QG_S2_NORMAL_MEAS_CTL3_REG,
1645 &reg, 1);
1646 if (rc < 0) {
1647 pr_err("Failed to write S2 ACC intrvl, rc=%d\n", rc);
1648 goto done_fifo;
1649 }
1650 }
1651
1652 /* signal the read thread */
1653 chip->data_ready = true;
1654 wake_up_interruptible(&chip->qg_wait_q);
1655
1656done_fifo:
1657 rc = qg_master_hold(chip, false);
1658 if (rc < 0) {
1659 pr_err("Failed to release master, rc=%d\n", rc);
1660 return rc;
1661 }
1662 chip->last_fifo_update_time = ktime_get();
1663
1664 if (chip->dt.ocv_timer_expiry_min != -EINVAL) {
1665 if (chip->dt.ocv_timer_expiry_min < 2)
1666 chip->dt.ocv_timer_expiry_min = 2;
1667 else if (chip->dt.ocv_timer_expiry_min > 30)
1668 chip->dt.ocv_timer_expiry_min = 30;
1669
1670 reg = (chip->dt.ocv_timer_expiry_min - 2) / 4;
1671 rc = qg_masked_write(chip,
1672 chip->qg_base + QG_S3_SLEEP_OCV_MEAS_CTL4_REG,
1673 SLEEP_IBAT_QUALIFIED_LENGTH_MASK, reg);
1674 if (rc < 0) {
1675 pr_err("Failed to write OCV timer, rc=%d\n", rc);
1676 return rc;
1677 }
1678 }
1679
1680 if (chip->dt.ocv_tol_threshold_uv != -EINVAL) {
1681 if (chip->dt.ocv_tol_threshold_uv < 0)
1682 chip->dt.ocv_tol_threshold_uv = 0;
1683 else if (chip->dt.ocv_tol_threshold_uv > 12262)
1684 chip->dt.ocv_tol_threshold_uv = 12262;
1685
1686 reg = chip->dt.ocv_tol_threshold_uv / 195;
1687 rc = qg_masked_write(chip,
1688 chip->qg_base + QG_S3_SLEEP_OCV_TREND_CTL2_REG,
1689 TREND_TOL_MASK, reg);
1690 if (rc < 0) {
1691 pr_err("Failed to write OCV tol-thresh, rc=%d\n", rc);
1692 return rc;
1693 }
1694 }
1695
1696 if (chip->dt.s3_entry_fifo_length != -EINVAL) {
1697 if (chip->dt.s3_entry_fifo_length < 1)
1698 chip->dt.s3_entry_fifo_length = 1;
1699 else if (chip->dt.s3_entry_fifo_length > 8)
1700 chip->dt.s3_entry_fifo_length = 8;
1701
1702 reg = chip->dt.s3_entry_fifo_length - 1;
1703 rc = qg_masked_write(chip,
1704 chip->qg_base + QG_S3_SLEEP_OCV_IBAT_CTL1_REG,
1705 SLEEP_IBAT_QUALIFIED_LENGTH_MASK, reg);
1706 if (rc < 0) {
1707 pr_err("Failed to write S3-entry fifo-length, rc=%d\n",
1708 rc);
1709 return rc;
1710 }
1711 }
1712
1713 if (chip->dt.s3_entry_ibat_ua != -EINVAL) {
1714 if (chip->dt.s3_entry_ibat_ua < 0)
1715 chip->dt.s3_entry_ibat_ua = 0;
1716 else if (chip->dt.s3_entry_ibat_ua > 155550)
1717 chip->dt.s3_entry_ibat_ua = 155550;
1718
1719 reg = chip->dt.s3_entry_ibat_ua / 610;
1720 rc = qg_write(chip, chip->qg_base +
1721 QG_S3_ENTRY_IBAT_THRESHOLD_REG,
1722 &reg, 1);
1723 if (rc < 0) {
1724 pr_err("Failed to write S3-entry ibat-uA, rc=%d\n", rc);
1725 return rc;
1726 }
1727 }
1728
1729 if (chip->dt.s3_exit_ibat_ua != -EINVAL) {
1730 if (chip->dt.s3_exit_ibat_ua < 0)
1731 chip->dt.s3_exit_ibat_ua = 0;
1732 else if (chip->dt.s3_exit_ibat_ua > 155550)
1733 chip->dt.s3_exit_ibat_ua = 155550;
1734
1735 rc = qg_read(chip, chip->qg_base +
1736 QG_S3_ENTRY_IBAT_THRESHOLD_REG,
1737 &reg, 1);
1738 if (rc < 0) {
1739 pr_err("Failed to read S3-entry ibat-uA, rc=%d", rc);
1740 return rc;
1741 }
1742 temp = reg * 610;
1743 if (chip->dt.s3_exit_ibat_ua < temp)
1744 chip->dt.s3_exit_ibat_ua = temp;
1745 else
1746 chip->dt.s3_exit_ibat_ua -= temp;
1747
1748 reg = chip->dt.s3_exit_ibat_ua / 610;
1749 rc = qg_write(chip,
1750 chip->qg_base + QG_S3_EXIT_IBAT_THRESHOLD_REG,
1751 &reg, 1);
1752 if (rc < 0) {
1753 pr_err("Failed to write S3-entry ibat-uA, rc=%d\n", rc);
1754 return rc;
1755 }
1756 }
1757
1758 /* vbat low */
1759 if (chip->dt.vbatt_low_mv < 0)
1760 chip->dt.vbatt_low_mv = 0;
1761 else if (chip->dt.vbatt_low_mv > 12750)
1762 chip->dt.vbatt_low_mv = 12750;
1763
1764 reg = chip->dt.vbatt_low_mv / 50;
1765 rc = qg_write(chip, chip->qg_base + QG_VBAT_LOW_THRESHOLD_REG,
1766 &reg, 1);
1767 if (rc < 0) {
1768 pr_err("Failed to write vbat-low, rc=%d\n", rc);
1769 return rc;
1770 }
1771
1772 /* vbat empty */
1773 if (chip->dt.vbatt_empty_mv < 0)
1774 chip->dt.vbatt_empty_mv = 0;
1775 else if (chip->dt.vbatt_empty_mv > 12750)
1776 chip->dt.vbatt_empty_mv = 12750;
1777
1778 reg = chip->dt.vbatt_empty_mv / 50;
1779 rc = qg_write(chip, chip->qg_base + QG_VBAT_EMPTY_THRESHOLD_REG,
1780 &reg, 1);
1781 if (rc < 0) {
1782 pr_err("Failed to write vbat-empty, rc=%d\n", rc);
1783 return rc;
1784 }
1785
1786 return 0;
1787}
1788
1789static int qg_post_init(struct qpnp_qg *chip)
1790{
1791 /* disable all IRQs if profile is not loaded */
1792 if (!chip->profile_loaded) {
1793 vote(chip->vbatt_irq_disable_votable,
1794 PROFILE_IRQ_DISABLE, true, 0);
1795 vote(chip->fifo_irq_disable_votable,
1796 PROFILE_IRQ_DISABLE, true, 0);
1797 vote(chip->good_ocv_irq_disable_votable,
1798 PROFILE_IRQ_DISABLE, true, 0);
1799 } else {
1800 /* disable GOOD_OCV IRQ at init */
1801 vote(chip->good_ocv_irq_disable_votable,
1802 QG_INIT_STATE_IRQ_DISABLE, true, 0);
1803 }
1804
1805 return 0;
1806}
1807
1808static int qg_get_irq_index_byname(const char *irq_name)
1809{
1810 int i;
1811
1812 for (i = 0; i < ARRAY_SIZE(qg_irqs); i++) {
1813 if (strcmp(qg_irqs[i].name, irq_name) == 0)
1814 return i;
1815 }
1816
1817 return -ENOENT;
1818}
1819
1820static int qg_request_interrupt(struct qpnp_qg *chip,
1821 struct device_node *node, const char *irq_name)
1822{
1823 int rc, irq, irq_index;
1824
1825 irq = of_irq_get_byname(node, irq_name);
1826 if (irq < 0) {
1827 pr_err("Failed to get irq %s byname\n", irq_name);
1828 return irq;
1829 }
1830
1831 irq_index = qg_get_irq_index_byname(irq_name);
1832 if (irq_index < 0) {
1833 pr_err("%s is not a defined irq\n", irq_name);
1834 return irq_index;
1835 }
1836
1837 if (!qg_irqs[irq_index].handler)
1838 return 0;
1839
1840 rc = devm_request_threaded_irq(chip->dev, irq, NULL,
1841 qg_irqs[irq_index].handler,
1842 IRQF_ONESHOT, irq_name, chip);
1843 if (rc < 0) {
1844 pr_err("Failed to request irq %d\n", irq);
1845 return rc;
1846 }
1847
1848 qg_irqs[irq_index].irq = irq;
1849 if (qg_irqs[irq_index].wake)
1850 enable_irq_wake(irq);
1851
1852 qg_dbg(chip, QG_DEBUG_PON, "IRQ %s registered wakeable=%d\n",
1853 qg_irqs[irq_index].name, qg_irqs[irq_index].wake);
1854
1855 return 0;
1856}
1857
1858static int qg_request_irqs(struct qpnp_qg *chip)
1859{
1860 struct device_node *node = chip->dev->of_node;
1861 struct device_node *child;
1862 const char *name;
1863 struct property *prop;
1864 int rc = 0;
1865
1866 for_each_available_child_of_node(node, child) {
1867 of_property_for_each_string(child, "interrupt-names",
1868 prop, name) {
1869 rc = qg_request_interrupt(chip, child, name);
1870 if (rc < 0)
1871 return rc;
1872 }
1873 }
1874
1875
1876 return 0;
1877}
1878
1879#define DEFAULT_VBATT_EMPTY_MV 3200
1880#define DEFAULT_VBATT_CUTOFF_MV 3400
1881#define DEFAULT_VBATT_LOW_MV 3500
1882#define DEFAULT_ITERM_MA 100
1883#define DEFAULT_S2_FIFO_LENGTH 5
1884#define DEFAULT_S2_VBAT_LOW_LENGTH 2
1885#define DEFAULT_S2_ACC_LENGTH 128
1886#define DEFAULT_S2_ACC_INTVL_MS 100
1887#define DEFAULT_DELTA_SOC 1
1888static int qg_parse_dt(struct qpnp_qg *chip)
1889{
1890 int rc = 0;
1891 struct device_node *revid_node, *child, *node = chip->dev->of_node;
1892 u32 base, temp;
1893 u8 type;
1894
1895 if (!node) {
1896 pr_err("Failed to find device-tree node\n");
1897 return -ENXIO;
1898 }
1899
1900 revid_node = of_parse_phandle(node, "qcom,pmic-revid", 0);
1901 if (!revid_node) {
1902 pr_err("Missing qcom,pmic-revid property - driver failed\n");
1903 return -EINVAL;
1904 }
1905
1906 chip->pmic_rev_id = get_revid_data(revid_node);
1907 of_node_put(revid_node);
1908 if (IS_ERR_OR_NULL(chip->pmic_rev_id)) {
1909 pr_err("Failed to get pmic_revid, rc=%ld\n",
1910 PTR_ERR(chip->pmic_rev_id));
1911 /*
1912 * the revid peripheral must be registered, any failure
1913 * here only indicates that the rev-id module has not
1914 * probed yet.
1915 */
1916 return -EPROBE_DEFER;
1917 }
1918
1919 qg_dbg(chip, QG_DEBUG_PON, "PMIC subtype %d Digital major %d\n",
1920 chip->pmic_rev_id->pmic_subtype, chip->pmic_rev_id->rev4);
1921
1922 for_each_available_child_of_node(node, child) {
1923 rc = of_property_read_u32(child, "reg", &base);
1924 if (rc < 0) {
1925 pr_err("Failed to read base address, rc=%d\n", rc);
1926 return rc;
1927 }
1928
1929 rc = qg_read(chip, base + PERPH_TYPE_REG, &type, 1);
1930 if (rc < 0) {
1931 pr_err("Failed to read type, rc=%d\n", rc);
1932 return rc;
1933 }
1934
1935 switch (type) {
1936 case QG_TYPE:
1937 chip->qg_base = base;
1938 break;
1939 default:
1940 break;
1941 }
1942 }
1943
1944 if (!chip->qg_base) {
1945 pr_err("QG device node missing\n");
1946 return -EINVAL;
1947 }
1948
1949 /* S2 state params */
1950 rc = of_property_read_u32(node, "qcom,s2-fifo-length", &temp);
1951 if (rc < 0)
1952 chip->dt.s2_fifo_length = DEFAULT_S2_FIFO_LENGTH;
1953 else
1954 chip->dt.s2_fifo_length = temp;
1955
1956 rc = of_property_read_u32(node, "qcom,s2-vbat-low-fifo-length", &temp);
1957 if (rc < 0)
1958 chip->dt.s2_vbat_low_fifo_length = DEFAULT_S2_VBAT_LOW_LENGTH;
1959 else
1960 chip->dt.s2_vbat_low_fifo_length = temp;
1961
1962 rc = of_property_read_u32(node, "qcom,s2-acc-length", &temp);
1963 if (rc < 0)
1964 chip->dt.s2_acc_length = DEFAULT_S2_ACC_LENGTH;
1965 else
1966 chip->dt.s2_acc_length = temp;
1967
1968 rc = of_property_read_u32(node, "qcom,s2-acc-interval-ms", &temp);
1969 if (rc < 0)
1970 chip->dt.s2_acc_intvl_ms = DEFAULT_S2_ACC_INTVL_MS;
1971 else
1972 chip->dt.s2_acc_intvl_ms = temp;
1973
1974 qg_dbg(chip, QG_DEBUG_PON, "DT: S2 FIFO length=%d low_vbat_length=%d acc_length=%d acc_interval=%d\n",
1975 chip->dt.s2_fifo_length, chip->dt.s2_vbat_low_fifo_length,
1976 chip->dt.s2_acc_length, chip->dt.s2_acc_intvl_ms);
1977
1978 /* OCV params */
1979 rc = of_property_read_u32(node, "qcom,ocv-timer-expiry-min", &temp);
1980 if (rc < 0)
1981 chip->dt.ocv_timer_expiry_min = -EINVAL;
1982 else
1983 chip->dt.ocv_timer_expiry_min = temp;
1984
1985 rc = of_property_read_u32(node, "qcom,ocv-tol-threshold-uv", &temp);
1986 if (rc < 0)
1987 chip->dt.ocv_tol_threshold_uv = -EINVAL;
1988 else
1989 chip->dt.ocv_tol_threshold_uv = temp;
1990
1991 qg_dbg(chip, QG_DEBUG_PON, "DT: OCV timer_expiry =%dmin ocv_tol_threshold=%duV\n",
1992 chip->dt.ocv_timer_expiry_min, chip->dt.ocv_tol_threshold_uv);
1993
1994 /* S3 sleep configuration */
1995 rc = of_property_read_u32(node, "qcom,s3-entry-fifo-length", &temp);
1996 if (rc < 0)
1997 chip->dt.s3_entry_fifo_length = -EINVAL;
1998 else
1999 chip->dt.s3_entry_fifo_length = temp;
2000
2001 rc = of_property_read_u32(node, "qcom,s3-entry-ibat-ua", &temp);
2002 if (rc < 0)
2003 chip->dt.s3_entry_ibat_ua = -EINVAL;
2004 else
2005 chip->dt.s3_entry_ibat_ua = temp;
2006
2007 rc = of_property_read_u32(node, "qcom,s3-entry-ibat-ua", &temp);
2008 if (rc < 0)
2009 chip->dt.s3_exit_ibat_ua = -EINVAL;
2010 else
2011 chip->dt.s3_exit_ibat_ua = temp;
2012
2013 /* VBAT thresholds */
2014 rc = of_property_read_u32(node, "qcom,vbatt-empty-mv", &temp);
2015 if (rc < 0)
2016 chip->dt.vbatt_empty_mv = DEFAULT_VBATT_EMPTY_MV;
2017 else
2018 chip->dt.vbatt_empty_mv = temp;
2019
2020 rc = of_property_read_u32(node, "qcom,vbatt-low-mv", &temp);
2021 if (rc < 0)
2022 chip->dt.vbatt_low_mv = DEFAULT_VBATT_LOW_MV;
2023 else
2024 chip->dt.vbatt_low_mv = temp;
2025
2026 rc = of_property_read_u32(node, "qcom,vbatt-cutoff-mv", &temp);
2027 if (rc < 0)
2028 chip->dt.vbatt_cutoff_mv = DEFAULT_VBATT_CUTOFF_MV;
2029 else
2030 chip->dt.vbatt_cutoff_mv = temp;
2031
2032 /* IBAT thresholds */
2033 rc = of_property_read_u32(node, "qcom,qg-iterm-ma", &temp);
2034 if (rc < 0)
2035 chip->dt.iterm_ma = DEFAULT_ITERM_MA;
2036 else
2037 chip->dt.iterm_ma = temp;
2038
2039 rc = of_property_read_u32(node, "qcom,delta-soc", &temp);
2040 if (rc < 0)
2041 chip->dt.delta_soc = DEFAULT_DELTA_SOC;
2042 else
2043 chip->dt.delta_soc = temp;
2044
2045 rc = of_property_read_u32(node, "qcom,rbat-conn-mohm", &temp);
2046 if (rc < 0)
2047 chip->dt.rbat_conn_mohm = 0;
2048 else
2049 chip->dt.rbat_conn_mohm = temp;
2050
2051 qg_dbg(chip, QG_DEBUG_PON, "DT: vbatt_empty_mv=%dmV vbatt_low_mv=%dmV delta_soc=%d\n",
2052 chip->dt.vbatt_empty_mv, chip->dt.vbatt_low_mv,
2053 chip->dt.delta_soc);
2054
2055 return 0;
2056}
2057
2058static int process_suspend(struct qpnp_qg *chip)
2059{
2060 int rc;
2061 u32 fifo_rt_length = 0, sleep_fifo_length = 0;
2062
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302063 chip->suspend_data = false;
2064
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302065 /* ignore any suspend processing if we are charging */
2066 if (chip->charge_status == POWER_SUPPLY_STATUS_CHARGING) {
2067 qg_dbg(chip, QG_DEBUG_PM, "Charging @ suspend - ignore processing\n");
2068 return 0;
2069 }
2070
2071 rc = get_fifo_length(chip, &fifo_rt_length, true);
2072 if (rc < 0) {
2073 pr_err("Failed to read FIFO RT count, rc=%d\n", rc);
2074 return rc;
2075 }
2076
2077 rc = qg_read(chip, chip->qg_base + QG_S3_SLEEP_OCV_IBAT_CTL1_REG,
2078 (u8 *)&sleep_fifo_length, 1);
2079 if (rc < 0) {
2080 pr_err("Failed to read sleep FIFO count, rc=%d\n", rc);
2081 return rc;
2082 }
2083 sleep_fifo_length &= SLEEP_IBAT_QUALIFIED_LENGTH_MASK;
2084 /*
2085 * If the real-time FIFO count is greater than
2086 * the the #fifo to enter sleep, save the FIFO data
2087 * and reset the fifo count.
2088 */
2089 if (fifo_rt_length >= (chip->dt.s2_fifo_length - sleep_fifo_length)) {
2090 rc = qg_master_hold(chip, true);
2091 if (rc < 0) {
2092 pr_err("Failed to hold master, rc=%d\n", rc);
2093 return rc;
2094 }
2095
2096 rc = qg_process_rt_fifo(chip);
2097 if (rc < 0) {
2098 pr_err("Failed to process FIFO real-time, rc=%d\n", rc);
2099 qg_master_hold(chip, false);
2100 return rc;
2101 }
2102
2103 rc = qg_master_hold(chip, false);
2104 if (rc < 0) {
2105 pr_err("Failed to release master, rc=%d\n", rc);
2106 return rc;
2107 }
2108 /* FIFOs restarted */
2109 chip->last_fifo_update_time = ktime_get();
2110
2111 chip->suspend_data = true;
2112 }
2113
2114 qg_dbg(chip, QG_DEBUG_PM, "FIFO rt_length=%d sleep_fifo_length=%d default_s2_count=%d suspend_data=%d\n",
2115 fifo_rt_length, sleep_fifo_length,
2116 chip->dt.s2_fifo_length, chip->suspend_data);
2117
2118 return rc;
2119}
2120
2121static int process_resume(struct qpnp_qg *chip)
2122{
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302123 u8 status2 = 0, rt_status = 0;
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302124 u32 ocv_uv = 0;
2125 int rc, batt_temp = 0;
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302126
2127 rc = qg_read(chip, chip->qg_base + QG_STATUS2_REG, &status2, 1);
2128 if (rc < 0) {
2129 pr_err("Failed to read status2 register, rc=%d\n", rc);
2130 return rc;
2131 }
2132
2133 if (status2 & GOOD_OCV_BIT) {
2134 rc = qg_read_ocv(chip, &ocv_uv, GOOD_OCV);
2135 if (rc < 0) {
2136 pr_err("Failed to read good_ocv, rc=%d\n", rc);
2137 return rc;
2138 }
2139 rc = qg_get_battery_temp(chip, &batt_temp);
2140 if (rc < 0) {
2141 pr_err("Failed to read BATT_TEMP, rc=%d\n", rc);
2142 return rc;
2143 }
2144
2145 chip->kdata.param[QG_GOOD_OCV_UV].data = ocv_uv;
2146 chip->kdata.param[QG_GOOD_OCV_UV].valid = true;
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302147 /* Clear suspend data as there has been a GOOD OCV */
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302148 chip->suspend_data = false;
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302149 qg_dbg(chip, QG_DEBUG_PM, "GOOD OCV @ resume good_ocv=%d uV\n",
2150 ocv_uv);
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302151 }
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302152
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302153 rc = qg_read(chip, chip->qg_base + QG_INT_LATCHED_STS_REG,
2154 &rt_status, 1);
2155 if (rc < 0) {
2156 pr_err("Failed to read latched status register, rc=%d\n", rc);
2157 return rc;
2158 }
2159 rt_status &= FIFO_UPDATE_DONE_INT_LAT_STS_BIT;
2160
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302161 qg_dbg(chip, QG_DEBUG_PM, "FIFO_DONE_STS=%d suspend_data=%d good_ocv=%d\n",
2162 !!rt_status, chip->suspend_data,
2163 chip->kdata.param[QG_GOOD_OCV_UV].valid);
2164 /*
2165 * If this is not a wakeup from FIFO-done,
2166 * process the data immediately if - we have data from
2167 * suspend or there is a good OCV.
2168 */
2169 if (!rt_status && (chip->suspend_data ||
2170 chip->kdata.param[QG_GOOD_OCV_UV].valid)) {
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302171 vote(chip->awake_votable, SUSPEND_DATA_VOTER, true, 0);
2172 /* signal the read thread */
2173 chip->data_ready = true;
2174 wake_up_interruptible(&chip->qg_wait_q);
Anirudh Ghayalc6096392018-03-07 19:57:05 +05302175 chip->suspend_data = false;
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302176 }
2177
Anirudh Ghayale6b2f4a2018-01-02 19:35:40 +05302178 return rc;
2179}
2180
2181static int qpnp_qg_suspend_noirq(struct device *dev)
2182{
2183 int rc;
2184 struct qpnp_qg *chip = dev_get_drvdata(dev);
2185
2186 mutex_lock(&chip->data_lock);
2187
2188 rc = process_suspend(chip);
2189 if (rc < 0)
2190 pr_err("Failed to process QG suspend, rc=%d\n", rc);
2191
2192 mutex_unlock(&chip->data_lock);
2193
2194 return 0;
2195}
2196
2197static int qpnp_qg_resume_noirq(struct device *dev)
2198{
2199 int rc;
2200 struct qpnp_qg *chip = dev_get_drvdata(dev);
2201
2202 mutex_lock(&chip->data_lock);
2203
2204 rc = process_resume(chip);
2205 if (rc < 0)
2206 pr_err("Failed to process QG resume, rc=%d\n", rc);
2207
2208 mutex_unlock(&chip->data_lock);
2209
2210 return 0;
2211}
2212
2213static const struct dev_pm_ops qpnp_qg_pm_ops = {
2214 .suspend_noirq = qpnp_qg_suspend_noirq,
2215 .resume_noirq = qpnp_qg_resume_noirq,
2216};
2217
2218static int qpnp_qg_probe(struct platform_device *pdev)
2219{
2220 int rc = 0, soc = 0;
2221 struct qpnp_qg *chip;
2222
2223 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
2224 if (!chip)
2225 return -ENOMEM;
2226
2227 chip->regmap = dev_get_regmap(pdev->dev.parent, NULL);
2228 if (!chip->regmap) {
2229 pr_err("Parent regmap is unavailable\n");
2230 return -ENXIO;
2231 }
2232
2233 /* VADC for BID */
2234 chip->vadc_dev = qpnp_get_vadc(&pdev->dev, "qg");
2235 if (IS_ERR(chip->vadc_dev)) {
2236 rc = PTR_ERR(chip->vadc_dev);
2237 if (rc != -EPROBE_DEFER)
2238 pr_err("Failed to find VADC node, rc=%d\n", rc);
2239
2240 return rc;
2241 }
2242
2243 chip->dev = &pdev->dev;
2244 chip->debug_mask = &qg_debug_mask;
2245 platform_set_drvdata(pdev, chip);
2246 INIT_WORK(&chip->udata_work, process_udata_work);
2247 INIT_WORK(&chip->qg_status_change_work, qg_status_change_work);
2248 mutex_init(&chip->bus_lock);
2249 mutex_init(&chip->soc_lock);
2250 mutex_init(&chip->data_lock);
2251 init_waitqueue_head(&chip->qg_wait_q);
2252
2253 rc = qg_parse_dt(chip);
2254 if (rc < 0) {
2255 pr_err("Failed to parse DT, rc=%d\n", rc);
2256 return rc;
2257 }
2258
2259 rc = qg_hw_init(chip);
2260 if (rc < 0) {
2261 pr_err("Failed to hw_init, rc=%d\n", rc);
2262 return rc;
2263 }
2264
2265 rc = qg_setup_battery(chip);
2266 if (rc < 0) {
2267 pr_err("Failed to setup battery, rc=%d\n", rc);
2268 return rc;
2269 }
2270
2271 rc = qg_register_device(chip);
2272 if (rc < 0) {
2273 pr_err("Failed to register QG char device, rc=%d\n", rc);
2274 return rc;
2275 }
2276
2277 rc = qg_sdam_init(chip->dev);
2278 if (rc < 0) {
2279 pr_err("Failed to initialize QG SDAM, rc=%d\n", rc);
2280 return rc;
2281 }
2282
2283 rc = qg_soc_init(chip);
2284 if (rc < 0) {
2285 pr_err("Failed to initialize SOC scaling init rc=%d\n", rc);
2286 return rc;
2287 }
2288
2289 rc = qg_determine_pon_soc(chip);
2290 if (rc < 0) {
2291 pr_err("Failed to determine initial state, rc=%d\n", rc);
2292 goto fail_device;
2293 }
2294
2295 chip->awake_votable = create_votable("QG_WS", VOTE_SET_ANY,
2296 qg_awake_cb, chip);
2297 if (IS_ERR(chip->awake_votable)) {
2298 rc = PTR_ERR(chip->awake_votable);
2299 chip->awake_votable = NULL;
2300 goto fail_device;
2301 }
2302
2303 chip->vbatt_irq_disable_votable = create_votable("QG_VBATT_IRQ_DISABLE",
2304 VOTE_SET_ANY, qg_vbatt_irq_disable_cb, chip);
2305 if (IS_ERR(chip->vbatt_irq_disable_votable)) {
2306 rc = PTR_ERR(chip->vbatt_irq_disable_votable);
2307 chip->vbatt_irq_disable_votable = NULL;
2308 goto fail_device;
2309 }
2310
2311 chip->fifo_irq_disable_votable = create_votable("QG_FIFO_IRQ_DISABLE",
2312 VOTE_SET_ANY, qg_fifo_irq_disable_cb, chip);
2313 if (IS_ERR(chip->fifo_irq_disable_votable)) {
2314 rc = PTR_ERR(chip->fifo_irq_disable_votable);
2315 chip->fifo_irq_disable_votable = NULL;
2316 goto fail_device;
2317 }
2318
2319 chip->good_ocv_irq_disable_votable =
2320 create_votable("QG_GOOD_IRQ_DISABLE",
2321 VOTE_SET_ANY, qg_good_ocv_irq_disable_cb, chip);
2322 if (IS_ERR(chip->good_ocv_irq_disable_votable)) {
2323 rc = PTR_ERR(chip->good_ocv_irq_disable_votable);
2324 chip->good_ocv_irq_disable_votable = NULL;
2325 goto fail_device;
2326 }
2327
2328 rc = qg_init_psy(chip);
2329 if (rc < 0) {
2330 pr_err("Failed to initialize QG psy, rc=%d\n", rc);
2331 goto fail_votable;
2332 }
2333
2334 rc = qg_request_irqs(chip);
2335 if (rc < 0) {
2336 pr_err("Failed to register QG interrupts, rc=%d\n", rc);
2337 goto fail_votable;
2338 }
2339
2340 rc = qg_post_init(chip);
2341 if (rc < 0) {
2342 pr_err("Failed in qg_post_init rc=%d\n", rc);
2343 goto fail_votable;
2344 }
2345
2346 qg_get_battery_capacity(chip, &soc);
2347 pr_info("QG initialized! battery_profile=%s SOC=%d\n",
2348 qg_get_battery_type(chip), soc);
2349
2350 return rc;
2351
2352fail_votable:
2353 destroy_votable(chip->awake_votable);
2354fail_device:
2355 device_destroy(chip->qg_class, chip->dev_no);
2356 cdev_del(&chip->qg_cdev);
2357 unregister_chrdev_region(chip->dev_no, 1);
2358 return rc;
2359}
2360
2361static int qpnp_qg_remove(struct platform_device *pdev)
2362{
2363 struct qpnp_qg *chip = platform_get_drvdata(pdev);
2364
2365 qg_batterydata_exit();
2366 qg_soc_exit(chip);
2367
2368 cancel_work_sync(&chip->udata_work);
2369 cancel_work_sync(&chip->qg_status_change_work);
2370 device_destroy(chip->qg_class, chip->dev_no);
2371 cdev_del(&chip->qg_cdev);
2372 unregister_chrdev_region(chip->dev_no, 1);
2373 mutex_destroy(&chip->bus_lock);
2374 mutex_destroy(&chip->data_lock);
2375 mutex_destroy(&chip->soc_lock);
2376 if (chip->awake_votable)
2377 destroy_votable(chip->awake_votable);
2378
2379 return 0;
2380}
2381
2382static const struct of_device_id match_table[] = {
2383 { .compatible = "qcom,qpnp-qg", },
2384 { },
2385};
2386
2387static struct platform_driver qpnp_qg_driver = {
2388 .driver = {
2389 .name = "qcom,qpnp-qg",
2390 .owner = THIS_MODULE,
2391 .of_match_table = match_table,
2392 .pm = &qpnp_qg_pm_ops,
2393 },
2394 .probe = qpnp_qg_probe,
2395 .remove = qpnp_qg_remove,
2396};
2397module_platform_driver(qpnp_qg_driver);
2398
2399MODULE_DESCRIPTION("QPNP QG Driver");
2400MODULE_LICENSE("GPL v2");