blob: c0e56aab5489c4ae33f89c6f2d6f2c0ae1e2385e [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Peter P Waskiewicz Jr3efac5a2009-02-01 01:19:20 -08004 Copyright(c) 1999 - 2009 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
31#include <linux/types.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080034#include <linux/aer.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035
36#include "ixgbe_type.h"
37#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080038#include "ixgbe_dcb.h"
Jeff Garzik5dd2d332008-10-16 05:09:31 -040039#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080040#include <linux/dca.h>
41#endif
Auke Kok9a799d72007-09-15 14:07:45 -070042
Auke Kok9a799d72007-09-15 14:07:45 -070043#define PFX "ixgbe: "
44#define DPRINTK(nlevel, klevel, fmt, args...) \
45 ((void)((NETIF_MSG_##nlevel & adapter->msg_enable) && \
46 printk(KERN_##klevel PFX "%s: %s: " fmt, adapter->netdev->name, \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070047 __func__ , ## args)))
Auke Kok9a799d72007-09-15 14:07:45 -070048
49/* TX/RX descriptor defines */
50#define IXGBE_DEFAULT_TXD 1024
51#define IXGBE_MAX_TXD 4096
52#define IXGBE_MIN_TXD 64
53
54#define IXGBE_DEFAULT_RXD 1024
55#define IXGBE_MAX_RXD 4096
56#define IXGBE_MIN_RXD 64
57
Auke Kok9a799d72007-09-15 14:07:45 -070058/* flow control */
59#define IXGBE_DEFAULT_FCRTL 0x10000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070060#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070061#define IXGBE_MAX_FCRTL 0x7FF80
62#define IXGBE_DEFAULT_FCRTH 0x20000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070063#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070064#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MIN_FCPAUSE 0
67#define IXGBE_MAX_FCPAUSE 0xFFFF
68
69/* Supported Rx Buffer Sizes */
70#define IXGBE_RXBUFFER_64 64 /* Used for packet split */
71#define IXGBE_RXBUFFER_128 128 /* Used for packet split */
72#define IXGBE_RXBUFFER_256 256 /* Used for packet split */
73#define IXGBE_RXBUFFER_2048 2048
74
75#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
76
77#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
78
Auke Kok9a799d72007-09-15 14:07:45 -070079/* How many Rx Buffers do we bundle into one write to the hardware ? */
80#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
81
82#define IXGBE_TX_FLAGS_CSUM (u32)(1)
83#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
84#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
85#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
86#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2f90b862008-11-20 20:52:10 -080087#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
Auke Kok9a799d72007-09-15 14:07:45 -070088#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
89
90/* wrapper around a pointer to a socket buffer,
91 * so a DMA handle can be stored along with the buffer */
92struct ixgbe_tx_buffer {
93 struct sk_buff *skb;
94 dma_addr_t dma;
95 unsigned long time_stamp;
96 u16 length;
97 u16 next_to_watch;
98};
99
100struct ixgbe_rx_buffer {
101 struct sk_buff *skb;
102 dma_addr_t dma;
103 struct page *page;
104 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700105 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700106};
107
108struct ixgbe_queue_stats {
109 u64 packets;
110 u64 bytes;
111};
112
113struct ixgbe_ring {
Auke Kok9a799d72007-09-15 14:07:45 -0700114 void *desc; /* descriptor ring memory */
115 dma_addr_t dma; /* phys. address of descriptor ring */
116 unsigned int size; /* length in bytes */
117 unsigned int count; /* amount of descriptors */
118 unsigned int next_to_use;
119 unsigned int next_to_clean;
120
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800121 int queue_index; /* needed for multiqueue queue management */
Auke Kok9a799d72007-09-15 14:07:45 -0700122 union {
123 struct ixgbe_tx_buffer *tx_buffer_info;
124 struct ixgbe_rx_buffer *rx_buffer_info;
125 };
126
127 u16 head;
128 u16 tail;
129
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800130 unsigned int total_bytes;
131 unsigned int total_packets;
Auke Kok9a799d72007-09-15 14:07:45 -0700132
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800133 u16 reg_idx; /* holds the special value that gets the hardware register
134 * offset associated with this ring, which is different
Alexander Duyck2f90b862008-11-20 20:52:10 -0800135 * for DCB and RSS modes */
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800136
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400137#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800138 /* cpu for tx queue */
139 int cpu;
140#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700141 struct ixgbe_queue_stats stats;
Jesse Brandeburgff819cf2008-09-11 19:58:29 -0700142 u16 v_idx; /* maps directly to the index for this ring in the hardware
143 * vector array, can also be used for finding the bit in EICR
144 * and friends that represents the vector for this ring */
Auke Kok9a799d72007-09-15 14:07:45 -0700145
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Auke Kok9a799d72007-09-15 14:07:45 -0700147 u16 work_limit; /* max work per interrupt */
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -0700148 u16 rx_buf_len;
Auke Kok9a799d72007-09-15 14:07:45 -0700149};
150
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800151enum ixgbe_ring_f_enum {
152 RING_F_NONE = 0,
153 RING_F_DCB,
154 RING_F_VMDQ,
155 RING_F_RSS,
156
157 RING_F_ARRAY_SIZE /* must be last in enum set */
158};
159
Alexander Duyck2f90b862008-11-20 20:52:10 -0800160#define IXGBE_MAX_DCB_INDICES 8
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800161#define IXGBE_MAX_RSS_INDICES 16
162#define IXGBE_MAX_VMDQ_INDICES 16
163struct ixgbe_ring_feature {
164 int indices;
165 int mask;
166};
167
168#define MAX_RX_QUEUES 64
169#define MAX_TX_QUEUES 32
170
Alexander Duyck2f90b862008-11-20 20:52:10 -0800171#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
172 ? 8 : 1)
173#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
174
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800175/* MAX_MSIX_Q_VECTORS of these are allocated,
176 * but we only use one per queue-specific vector.
177 */
178struct ixgbe_q_vector {
179 struct ixgbe_adapter *adapter;
180 struct napi_struct napi;
181 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
182 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
183 u8 rxr_count; /* Rx ring count assigned to this vector */
184 u8 txr_count; /* Tx ring count assigned to this vector */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700185 u8 tx_itr;
186 u8 rx_itr;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800187 u32 eitr;
188};
189
Auke Kok9a799d72007-09-15 14:07:45 -0700190/* Helper macros to switch between ints/sec and what the register uses.
191 * And yes, it's the same math going both ways.
192 */
193#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
194 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 0)
195#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
196
197#define IXGBE_DESC_UNUSED(R) \
198 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
199 (R)->next_to_clean - (R)->next_to_use - 1)
200
201#define IXGBE_RX_DESC_ADV(R, i) \
202 (&(((union ixgbe_adv_rx_desc *)((R).desc))[i]))
203#define IXGBE_TX_DESC_ADV(R, i) \
204 (&(((union ixgbe_adv_tx_desc *)((R).desc))[i]))
205#define IXGBE_TX_CTXTDESC_ADV(R, i) \
206 (&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i]))
207
208#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
209
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800210#define OTHER_VECTOR 1
211#define NON_Q_VECTORS (OTHER_VECTOR)
212
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800213#define MAX_MSIX_VECTORS_82598 18
214#define MAX_MSIX_Q_VECTORS_82598 16
215
216#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82598
217#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82598
218
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800219#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800220#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
221
Auke Kok9a799d72007-09-15 14:07:45 -0700222/* board specific private data structure */
223struct ixgbe_adapter {
224 struct timer_list watchdog_timer;
225 struct vlan_group *vlgrp;
226 u16 bd_number;
Auke Kok9a799d72007-09-15 14:07:45 -0700227 struct work_struct reset_task;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800228 struct ixgbe_q_vector q_vector[MAX_MSIX_Q_VECTORS];
229 char name[MAX_MSIX_COUNT][IFNAMSIZ + 5];
Alexander Duyck2f90b862008-11-20 20:52:10 -0800230 struct ixgbe_dcb_config dcb_cfg;
231 struct ixgbe_dcb_config temp_dcb_cfg;
232 u8 dcb_set_bitmap;
Auke Kok9a799d72007-09-15 14:07:45 -0700233
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800234 /* Interrupt Throttle Rate */
235 u32 itr_setting;
236 u16 eitr_low;
237 u16 eitr_high;
238
Auke Kok9a799d72007-09-15 14:07:45 -0700239 /* TX */
240 struct ixgbe_ring *tx_ring; /* One per active queue */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700241 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700242 u64 restart_queue;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700243 u64 hw_csum_tx_good;
Auke Kok9a799d72007-09-15 14:07:45 -0700244 u64 lsc_int;
245 u64 hw_tso_ctxt;
246 u64 hw_tso6_ctxt;
247 u32 tx_timeout_count;
248 bool detect_tx_hung;
249
250 /* RX */
251 struct ixgbe_ring *rx_ring; /* One per active queue */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700252 int num_rx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700253 u64 hw_csum_rx_error;
254 u64 hw_csum_rx_good;
255 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800256 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800257 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800258 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700259 struct msix_entry *msix_entries;
260
261 u64 rx_hdr_split;
262 u32 alloc_rx_page_failed;
263 u32 alloc_rx_buff_failed;
264
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800265 /* Some features need tri-state capability,
266 * thus the additional *_CAPABLE flags.
267 */
Auke Kok9a799d72007-09-15 14:07:45 -0700268 u32 flags;
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700269#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
270#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
271#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
272#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
273#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
274#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
275#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
276#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
277#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
278#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
279#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
280#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
281#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
282#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
283#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
284#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
285#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700286#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700287#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
288#define IXGBE_FLAG_IN_WATCHDOG_TASK (u32)(1 << 23)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800289#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 24)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700290
291/* default to trying for four seconds */
292#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700293
294 /* OS defined structs */
295 struct net_device *netdev;
296 struct pci_dev *pdev;
297 struct net_device_stats net_stats;
298
299 /* structs defined in ixgbe_hw.h */
300 struct ixgbe_hw hw;
301 u16 msg_enable;
302 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800303
304 /* Interrupt Throttle Rate */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700305 u32 eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700306
307 unsigned long state;
308 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700309 unsigned int tx_ring_count;
310 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700311
312 u32 link_speed;
313 bool link_up;
314 unsigned long link_check_timeout;
315
316 struct work_struct watchdog_task;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800317 struct work_struct sfp_task;
318 struct timer_list sfp_timer;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800319
320 u16 eeprom_version;
Auke Kok9a799d72007-09-15 14:07:45 -0700321};
322
323enum ixbge_state_t {
324 __IXGBE_TESTING,
325 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800326 __IXGBE_DOWN,
327 __IXGBE_SFP_MODULE_NOT_FOUND
Auke Kok9a799d72007-09-15 14:07:45 -0700328};
329
330enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700331 board_82598,
Auke Kok9a799d72007-09-15 14:07:45 -0700332};
333
Auke Kok3957d632007-10-31 15:22:10 -0700334extern struct ixgbe_info ixgbe_82598_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800335#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -0800336extern struct dcbnl_rtnl_ops dcbnl_ops;
337extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
338 struct ixgbe_dcb_config *dst_dcb_cfg,
339 int tc_max);
340#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700341
342extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700343extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700344
345extern int ixgbe_up(struct ixgbe_adapter *adapter);
346extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800347extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700348extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700349extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700350extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
351extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
352extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
353extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
354extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800355extern void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter);
356extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
357void ixgbe_napi_add_all(struct ixgbe_adapter *adapter);
358void ixgbe_napi_del_all(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700359
360#endif /* _IXGBE_H_ */