blob: d901f1a47be6c5e4af71ea7543f7dc7163eca2f9 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
2 * Copyright (C) 2012 ARM Ltd.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#ifndef __ASM_ARM_KVM_VGIC_H
20#define __ASM_ARM_KVM_VGIC_H
21
Marc Zyngierb47ef922013-01-21 19:36:14 -050022#include <linux/kernel.h>
23#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/irqreturn.h>
25#include <linux/spinlock.h>
26#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000027#include <kvm/iodev.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier5fb66da2014-07-08 12:09:05 +010029#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050030#define VGIC_NR_SGIS 16
31#define VGIC_NR_PPIS 16
32#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier8f186d52014-02-04 18:13:03 +000033
34#define VGIC_V2_MAX_LRS (1 << 6)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010035#define VGIC_V3_MAX_LRS 16
Marc Zyngierc3c91832014-07-08 12:09:04 +010036#define VGIC_MAX_IRQS 1024
Andre Przywara3caa2d82014-06-02 16:26:01 +020037#define VGIC_V2_MAX_CPUS 8
Marc Zyngierb47ef922013-01-21 19:36:14 -050038
39/* Sanity checks... */
Andre Przywaraac3d3732014-06-03 10:26:30 +020040#if (KVM_MAX_VCPUS > 255)
41#error Too many KVM VCPUs, the VGIC only supports up to 255 VCPUs for now
Marc Zyngierb47ef922013-01-21 19:36:14 -050042#endif
43
Marc Zyngier5fb66da2014-07-08 12:09:05 +010044#if (VGIC_NR_IRQS_LEGACY & 31)
Marc Zyngierb47ef922013-01-21 19:36:14 -050045#error "VGIC_NR_IRQS must be a multiple of 32"
46#endif
47
Marc Zyngier5fb66da2014-07-08 12:09:05 +010048#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
Marc Zyngierb47ef922013-01-21 19:36:14 -050049#error "VGIC_NR_IRQS must be <= 1024"
50#endif
51
52/*
53 * The GIC distributor registers describing interrupts have two parts:
54 * - 32 per-CPU interrupts (SGI + PPI)
55 * - a bunch of shared interrupts (SPI)
56 */
57struct vgic_bitmap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010058 /*
59 * - One UL per VCPU for private interrupts (assumes UL is at
60 * least 32 bits)
61 * - As many UL as necessary for shared interrupts.
62 *
63 * The private interrupts are accessed via the "private"
64 * field, one UL per vcpu (the state for vcpu n is in
65 * private[n]). The shared interrupts are accessed via the
66 * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
67 */
68 unsigned long *private;
69 unsigned long *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050070};
71
72struct vgic_bytemap {
Marc Zyngierc1bfb572014-07-08 12:09:01 +010073 /*
74 * - 8 u32 per VCPU for private interrupts
75 * - As many u32 as necessary for shared interrupts.
76 *
77 * The private interrupts are accessed via the "private"
78 * field, (the state for vcpu n is in private[n*8] to
79 * private[n*8 + 7]). The shared interrupts are accessed via
80 * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
81 * shared[(n-32)/4] word).
82 */
83 u32 *private;
84 u32 *shared;
Marc Zyngierb47ef922013-01-21 19:36:14 -050085};
86
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010087struct kvm_vcpu;
88
Marc Zyngier1a9b1302013-06-21 11:57:56 +010089enum vgic_type {
90 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010091 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010092};
93
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010094#define LR_STATE_PENDING (1 << 0)
95#define LR_STATE_ACTIVE (1 << 1)
96#define LR_STATE_MASK (3 << 0)
97#define LR_EOI_INT (1 << 2)
Marc Zyngier32d2d802015-06-08 15:21:32 +010098#define LR_HW (1 << 3)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010099
100struct vgic_lr {
Marc Zyngier32d2d802015-06-08 15:21:32 +0100101 unsigned irq:10;
102 union {
103 unsigned hwirq:10;
104 unsigned source:3;
105 };
106 unsigned state:4;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100107};
108
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000109struct vgic_vmcr {
110 u32 ctlr;
111 u32 abpr;
112 u32 bpr;
113 u32 pmr;
114};
115
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100116struct vgic_ops {
117 struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
118 void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
Marc Zyngier69bb2c92013-06-04 10:29:39 +0100119 void (*sync_lr_elrsr)(struct kvm_vcpu *, int, struct vgic_lr);
120 u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
Marc Zyngier8d6a0312013-06-04 10:33:43 +0100121 u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
Christoffer Dallae705932015-03-13 17:02:56 +0000122 void (*clear_eisr)(struct kvm_vcpu *vcpu);
Marc Zyngier495dd852013-06-04 11:02:10 +0100123 u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
Marc Zyngier909d9b52013-06-04 11:24:17 +0100124 void (*enable_underflow)(struct kvm_vcpu *vcpu);
125 void (*disable_underflow)(struct kvm_vcpu *vcpu);
Marc Zyngierbeee38b2014-02-04 17:48:10 +0000126 void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
127 void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
Marc Zyngierda8dafd12013-06-04 11:36:38 +0100128 void (*enable)(struct kvm_vcpu *vcpu);
Marc Zyngier8d5c6b02013-06-03 15:55:02 +0100129};
130
Marc Zyngierca85f622013-06-18 19:17:28 +0100131struct vgic_params {
Marc Zyngier1a9b1302013-06-21 11:57:56 +0100132 /* vgic type */
133 enum vgic_type type;
Marc Zyngierca85f622013-06-18 19:17:28 +0100134 /* Physical address of vgic virtual cpu interface */
135 phys_addr_t vcpu_base;
136 /* Number of list registers */
137 u32 nr_lr;
138 /* Interrupt number */
139 unsigned int maint_irq;
140 /* Virtual control interface base address */
141 void __iomem *vctrl_base;
Andre Przywara3caa2d82014-06-02 16:26:01 +0200142 int max_gic_vcpus;
Andre Przywarab5d84ff2014-06-03 10:26:03 +0200143 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
144 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +0100145};
146
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200147struct vgic_vm_ops {
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200148 bool (*queue_sgi)(struct kvm_vcpu *, int irq);
149 void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
150 int (*init_model)(struct kvm *);
151 int (*map_resources)(struct kvm *, const struct vgic_params *);
152};
153
Andre Przywara6777f772015-03-26 14:39:34 +0000154struct vgic_io_device {
155 gpa_t addr;
156 int len;
157 const struct vgic_io_range *reg_ranges;
158 struct kvm_vcpu *redist_vcpu;
159 struct kvm_io_device dev;
160};
161
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100162struct irq_phys_map {
163 u32 virt_irq;
164 u32 phys_irq;
165 u32 irq;
166 bool active;
167};
168
169struct irq_phys_map_entry {
170 struct list_head entry;
171 struct rcu_head rcu;
172 struct irq_phys_map map;
173};
174
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500175struct vgic_dist {
Marc Zyngierb47ef922013-01-21 19:36:14 -0500176 spinlock_t lock;
Marc Zyngierf982cf42014-05-15 10:03:25 +0100177 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500178 bool ready;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500179
Andre Przywara598921362014-06-03 09:33:10 +0200180 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
181 u32 vgic_model;
182
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100183 int nr_cpus;
184 int nr_irqs;
185
Marc Zyngierb47ef922013-01-21 19:36:14 -0500186 /* Virtual control interface mapping */
187 void __iomem *vctrl_base;
188
Christoffer Dall330690c2013-01-21 19:36:13 -0500189 /* Distributor and vcpu interface mapping in the guest */
190 phys_addr_t vgic_dist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200191 /* GICv2 and GICv3 use different mapped register blocks */
192 union {
193 phys_addr_t vgic_cpu_base;
194 phys_addr_t vgic_redist_base;
195 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500196
197 /* Distributor enabled */
198 u32 enabled;
199
200 /* Interrupt enabled (one bit per IRQ) */
201 struct vgic_bitmap irq_enabled;
202
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200203 /* Level-triggered interrupt external input is asserted */
204 struct vgic_bitmap irq_level;
205
206 /*
207 * Interrupt state is pending on the distributor
208 */
Christoffer Dall227844f2014-06-09 12:27:18 +0200209 struct vgic_bitmap irq_pending;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500210
Christoffer Dallfaa1b462014-06-14 21:54:51 +0200211 /*
212 * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
213 * interrupts. Essentially holds the state of the flip-flop in
214 * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
215 * Once set, it is only cleared for level-triggered interrupts on
216 * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
217 */
218 struct vgic_bitmap irq_soft_pend;
219
Christoffer Dalldbf20f92014-06-09 12:55:13 +0200220 /* Level-triggered interrupt queued on VCPU interface */
221 struct vgic_bitmap irq_queued;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500222
Christoffer Dall47a98b12015-03-13 17:02:54 +0000223 /* Interrupt was active when unqueue from VCPU interface */
224 struct vgic_bitmap irq_active;
225
Marc Zyngierb47ef922013-01-21 19:36:14 -0500226 /* Interrupt priority. Not used yet. */
227 struct vgic_bytemap irq_priority;
228
229 /* Level/edge triggered */
230 struct vgic_bitmap irq_cfg;
231
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100232 /*
233 * Source CPU per SGI and target CPU:
234 *
235 * Each byte represent a SGI observable on a VCPU, each bit of
236 * this byte indicating if the corresponding VCPU has
237 * generated this interrupt. This is a GICv2 feature only.
238 *
239 * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
240 * the SGIs observable on VCPUn.
241 */
242 u8 *irq_sgi_sources;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500243
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100244 /*
245 * Target CPU for each SPI:
246 *
247 * Array of available SPI, each byte indicating the target
248 * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
249 */
250 u8 *irq_spi_cpu;
251
252 /*
253 * Reverse lookup of irq_spi_cpu for faster compute pending:
254 *
255 * Array of bitmaps, one per VCPU, describing if IRQn is
256 * routed to a particular VCPU.
257 */
258 struct vgic_bitmap *irq_spi_target;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500259
Andre Przywaraa0675c22014-06-07 00:54:51 +0200260 /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
261 u32 *irq_spi_mpidr;
262
Marc Zyngierb47ef922013-01-21 19:36:14 -0500263 /* Bitmap indicating which CPU has something pending */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100264 unsigned long *irq_pending_on_cpu;
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200265
Christoffer Dall47a98b12015-03-13 17:02:54 +0000266 /* Bitmap indicating which CPU has active IRQs */
267 unsigned long *irq_active_on_cpu;
268
Andre Przywarab26e5fd2014-06-02 16:19:12 +0200269 struct vgic_vm_ops vm_ops;
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000270 struct vgic_io_device dist_iodev;
Andre Przywarafb8f61a2015-03-26 14:39:37 +0000271 struct vgic_io_device *redist_iodevs;
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100272
273 /* Virtual irq to hwirq mapping */
274 spinlock_t irq_phys_map_lock;
275 struct list_head irq_phys_map_list;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500276};
277
Marc Zyngiereede8212013-05-30 10:20:36 +0100278struct vgic_v2_cpu_if {
279 u32 vgic_hcr;
280 u32 vgic_vmcr;
281 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200282 u64 vgic_eisr; /* Saved only */
283 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100284 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000285 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100286};
287
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100288struct vgic_v3_cpu_if {
289#ifdef CONFIG_ARM_GIC_V3
290 u32 vgic_hcr;
291 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200292 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100293 u32 vgic_misr; /* Saved only */
294 u32 vgic_eisr; /* Saved only */
295 u32 vgic_elrsr; /* Saved only */
296 u32 vgic_ap0r[4];
297 u32 vgic_ap1r[4];
298 u64 vgic_lr[VGIC_V3_MAX_LRS];
299#endif
300};
301
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500302struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500303 /* per IRQ to LR mapping */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100304 u8 *vgic_irq_lr_map;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500305
Christoffer Dall47a98b12015-03-13 17:02:54 +0000306 /* Pending/active/both interrupts on this VCPU */
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500307 DECLARE_BITMAP( pending_percpu, VGIC_NR_PRIVATE_IRQS);
Christoffer Dall47a98b12015-03-13 17:02:54 +0000308 DECLARE_BITMAP( active_percpu, VGIC_NR_PRIVATE_IRQS);
309 DECLARE_BITMAP( pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
310
311 /* Pending/active/both shared interrupts, dynamically sized */
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100312 unsigned long *pending_shared;
Christoffer Dall47a98b12015-03-13 17:02:54 +0000313 unsigned long *active_shared;
314 unsigned long *pend_act_shared;
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500315
316 /* Bitmap of used/free list registers */
Marc Zyngier8f186d52014-02-04 18:13:03 +0000317 DECLARE_BITMAP( lr_used, VGIC_V2_MAX_LRS);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500318
319 /* Number of list registers on this CPU */
320 int nr_lr;
321
322 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100323 union {
324 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100325 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100326 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100327
328 /* Protected by the distributor's irq_phys_map_lock */
329 struct list_head irq_phys_map_list;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500330};
331
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500332#define LR_EMPTY 0xff
333
Marc Zyngier495dd852013-06-04 11:02:10 +0100334#define INT_STATUS_EOI (1 << 0)
335#define INT_STATUS_UNDERFLOW (1 << 1)
336
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500337struct kvm;
338struct kvm_vcpu;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500339
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700340int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500341int kvm_vgic_hyp_init(void);
Peter Maydell6d3cfbe2014-12-04 15:02:24 +0000342int kvm_vgic_map_resources(struct kvm *kvm);
Andre Przywara3caa2d82014-06-02 16:26:01 +0200343int kvm_vgic_get_max_vcpus(void);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100344void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200345int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100346void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100347void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100348void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500349void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
350void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500351int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
352 bool level);
Marc Zyngier773299a2015-07-24 11:30:43 +0100353int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
354 struct irq_phys_map *map, bool level);
Andre Przywara6d52f352014-06-03 10:13:13 +0200355void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500356int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
Christoffer Dall47a98b12015-03-13 17:02:54 +0000357int kvm_vgic_vcpu_active_irq(struct kvm_vcpu *vcpu);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100358struct irq_phys_map *kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu,
359 int virt_irq, int irq);
360int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
Marc Zyngier6e84e0e2015-06-08 16:13:30 +0100361bool kvm_vgic_get_phys_irq_active(struct irq_phys_map *map);
362void kvm_vgic_set_phys_irq_active(struct irq_phys_map *map, bool active);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500363
Marc Zyngierf982cf42014-05-15 10:03:25 +0100364#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Christoffer Dall1f57be22014-12-09 14:30:36 +0100365#define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
Christoffer Dallc52edf52014-12-09 14:28:09 +0100366#define vgic_ready(k) ((k)->arch.vgic.ready)
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500367
Marc Zyngier8f186d52014-02-04 18:13:03 +0000368int vgic_v2_probe(struct device_node *vgic_node,
369 const struct vgic_ops **ops,
370 const struct vgic_params **params);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100371#ifdef CONFIG_ARM_GIC_V3
372int vgic_v3_probe(struct device_node *vgic_node,
373 const struct vgic_ops **ops,
374 const struct vgic_params **params);
375#else
376static inline int vgic_v3_probe(struct device_node *vgic_node,
377 const struct vgic_ops **ops,
378 const struct vgic_params **params)
379{
380 return -ENODEV;
381}
382#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000383
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500384#endif