Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2010 Daniel Vetter |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
| 24 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 25 | #include <drm/drmP.h> |
| 26 | #include <drm/i915_drm.h> |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 27 | #include "i915_drv.h" |
| 28 | #include "i915_trace.h" |
| 29 | #include "intel_drv.h" |
| 30 | |
Ben Widawsky | 6670a5a | 2013-06-27 16:30:04 -0700 | [diff] [blame] | 31 | #define GEN6_PPGTT_PD_ENTRIES 512 |
| 32 | #define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t)) |
Ben Widawsky | d31eb10 | 2013-11-02 21:07:17 -0700 | [diff] [blame] | 33 | typedef uint64_t gen8_gtt_pte_t; |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 34 | typedef gen8_gtt_pte_t gen8_ppgtt_pde_t; |
Ben Widawsky | 6670a5a | 2013-06-27 16:30:04 -0700 | [diff] [blame] | 35 | |
Ben Widawsky | 26b1ff3 | 2012-11-04 09:21:31 -0800 | [diff] [blame] | 36 | /* PPGTT stuff */ |
| 37 | #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0)) |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 38 | #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0)) |
Ben Widawsky | 26b1ff3 | 2012-11-04 09:21:31 -0800 | [diff] [blame] | 39 | |
| 40 | #define GEN6_PDE_VALID (1 << 0) |
| 41 | /* gen6+ has bit 11-4 for physical addr bit 39-32 */ |
| 42 | #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) |
| 43 | |
| 44 | #define GEN6_PTE_VALID (1 << 0) |
| 45 | #define GEN6_PTE_UNCACHED (1 << 1) |
| 46 | #define HSW_PTE_UNCACHED (0) |
| 47 | #define GEN6_PTE_CACHE_LLC (2 << 1) |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 48 | #define GEN7_PTE_CACHE_L3_LLC (3 << 1) |
Ben Widawsky | 26b1ff3 | 2012-11-04 09:21:31 -0800 | [diff] [blame] | 49 | #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 50 | #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr) |
| 51 | |
| 52 | /* Cacheability Control is a 4-bit value. The low three bits are stored in * |
| 53 | * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE. |
| 54 | */ |
| 55 | #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \ |
| 56 | (((bits) & 0x8) << (11 - 3))) |
Ben Widawsky | 87a6b68 | 2013-08-04 23:47:29 -0700 | [diff] [blame] | 57 | #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2) |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 58 | #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3) |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 59 | #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb) |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 60 | #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6) |
Ben Widawsky | 26b1ff3 | 2012-11-04 09:21:31 -0800 | [diff] [blame] | 61 | |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 62 | #define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t)) |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 63 | #define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t)) |
| 64 | #define GEN8_LEGACY_PDPS 4 |
| 65 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 66 | #define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD) |
| 67 | #define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */ |
| 68 | #define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */ |
| 69 | #define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */ |
| 70 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 71 | static void ppgtt_bind_vma(struct i915_vma *vma, |
| 72 | enum i915_cache_level cache_level, |
| 73 | u32 flags); |
| 74 | static void ppgtt_unbind_vma(struct i915_vma *vma); |
| 75 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 76 | static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr, |
| 77 | enum i915_cache_level level, |
| 78 | bool valid) |
| 79 | { |
| 80 | gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0; |
| 81 | pte |= addr; |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 82 | if (level != I915_CACHE_NONE) |
| 83 | pte |= PPAT_CACHED_INDEX; |
| 84 | else |
| 85 | pte |= PPAT_UNCACHED_INDEX; |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 86 | return pte; |
| 87 | } |
| 88 | |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 89 | static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev, |
| 90 | dma_addr_t addr, |
| 91 | enum i915_cache_level level) |
| 92 | { |
| 93 | gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW; |
| 94 | pde |= addr; |
| 95 | if (level != I915_CACHE_NONE) |
| 96 | pde |= PPAT_CACHED_PDE_INDEX; |
| 97 | else |
| 98 | pde |= PPAT_UNCACHED_INDEX; |
| 99 | return pde; |
| 100 | } |
| 101 | |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 102 | static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr, |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 103 | enum i915_cache_level level, |
| 104 | bool valid) |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 105 | { |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 106 | gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 107 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 108 | |
| 109 | switch (level) { |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 110 | case I915_CACHE_L3_LLC: |
| 111 | case I915_CACHE_LLC: |
| 112 | pte |= GEN6_PTE_CACHE_LLC; |
| 113 | break; |
| 114 | case I915_CACHE_NONE: |
| 115 | pte |= GEN6_PTE_UNCACHED; |
| 116 | break; |
| 117 | default: |
| 118 | WARN_ON(1); |
| 119 | } |
| 120 | |
| 121 | return pte; |
| 122 | } |
| 123 | |
| 124 | static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr, |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 125 | enum i915_cache_level level, |
| 126 | bool valid) |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 127 | { |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 128 | gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 129 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 130 | |
| 131 | switch (level) { |
| 132 | case I915_CACHE_L3_LLC: |
| 133 | pte |= GEN7_PTE_CACHE_L3_LLC; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 134 | break; |
| 135 | case I915_CACHE_LLC: |
| 136 | pte |= GEN6_PTE_CACHE_LLC; |
| 137 | break; |
| 138 | case I915_CACHE_NONE: |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 139 | pte |= GEN6_PTE_UNCACHED; |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 140 | break; |
| 141 | default: |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 142 | WARN_ON(1); |
Ben Widawsky | e7210c3 | 2012-10-19 09:33:22 -0700 | [diff] [blame] | 143 | } |
| 144 | |
Ben Widawsky | 54d1252 | 2012-09-24 16:44:32 -0700 | [diff] [blame] | 145 | return pte; |
| 146 | } |
| 147 | |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 148 | #define BYT_PTE_WRITEABLE (1 << 1) |
| 149 | #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2) |
| 150 | |
Ben Widawsky | 80a74f7 | 2013-06-27 16:30:19 -0700 | [diff] [blame] | 151 | static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr, |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 152 | enum i915_cache_level level, |
| 153 | bool valid) |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 154 | { |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 155 | gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Kenneth Graunke | 93c34e7 | 2013-04-22 00:53:50 -0700 | [diff] [blame] | 156 | pte |= GEN6_PTE_ADDR_ENCODE(addr); |
| 157 | |
| 158 | /* Mark the page as writeable. Other platforms don't have a |
| 159 | * setting for read-only/writable, so this matches that behavior. |
| 160 | */ |
| 161 | pte |= BYT_PTE_WRITEABLE; |
| 162 | |
| 163 | if (level != I915_CACHE_NONE) |
| 164 | pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES; |
| 165 | |
| 166 | return pte; |
| 167 | } |
| 168 | |
Ben Widawsky | 80a74f7 | 2013-06-27 16:30:19 -0700 | [diff] [blame] | 169 | static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr, |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 170 | enum i915_cache_level level, |
| 171 | bool valid) |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 172 | { |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 173 | gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 0d8ff15 | 2013-07-04 11:02:03 -0700 | [diff] [blame] | 174 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 175 | |
| 176 | if (level != I915_CACHE_NONE) |
Ben Widawsky | 87a6b68 | 2013-08-04 23:47:29 -0700 | [diff] [blame] | 177 | pte |= HSW_WB_LLC_AGE3; |
Kenneth Graunke | 9119708 | 2013-04-22 00:53:51 -0700 | [diff] [blame] | 178 | |
| 179 | return pte; |
| 180 | } |
| 181 | |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 182 | static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr, |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 183 | enum i915_cache_level level, |
| 184 | bool valid) |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 185 | { |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 186 | gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 187 | pte |= HSW_PTE_ADDR_ENCODE(addr); |
| 188 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 189 | switch (level) { |
| 190 | case I915_CACHE_NONE: |
| 191 | break; |
| 192 | case I915_CACHE_WT: |
| 193 | pte |= HSW_WT_ELLC_LLC_AGE0; |
| 194 | break; |
| 195 | default: |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 196 | pte |= HSW_WB_ELLC_LLC_AGE0; |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 197 | break; |
| 198 | } |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 199 | |
| 200 | return pte; |
| 201 | } |
| 202 | |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 203 | /* Broadwell Page Directory Pointer Descriptors */ |
| 204 | static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry, |
Ben Widawsky | e178f70 | 2013-12-06 14:10:47 -0800 | [diff] [blame] | 205 | uint64_t val, bool synchronous) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 206 | { |
Ben Widawsky | e178f70 | 2013-12-06 14:10:47 -0800 | [diff] [blame] | 207 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 208 | int ret; |
| 209 | |
| 210 | BUG_ON(entry >= 4); |
| 211 | |
Ben Widawsky | e178f70 | 2013-12-06 14:10:47 -0800 | [diff] [blame] | 212 | if (synchronous) { |
| 213 | I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32); |
| 214 | I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val); |
| 215 | return 0; |
| 216 | } |
| 217 | |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 218 | ret = intel_ring_begin(ring, 6); |
| 219 | if (ret) |
| 220 | return ret; |
| 221 | |
| 222 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 223 | intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry)); |
| 224 | intel_ring_emit(ring, (u32)(val >> 32)); |
| 225 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 226 | intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry)); |
| 227 | intel_ring_emit(ring, (u32)(val)); |
| 228 | intel_ring_advance(ring); |
| 229 | |
| 230 | return 0; |
| 231 | } |
| 232 | |
Ben Widawsky | a3d67d2 | 2013-12-06 14:11:06 -0800 | [diff] [blame] | 233 | static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 234 | { |
Ben Widawsky | a3d67d2 | 2013-12-06 14:11:06 -0800 | [diff] [blame] | 235 | struct drm_device *dev = ppgtt->base.dev; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 236 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 237 | struct intel_ring_buffer *ring; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 238 | int i, j, ret; |
| 239 | |
| 240 | /* bit of a hack to find the actual last used pd */ |
| 241 | int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE; |
| 242 | |
| 243 | for_each_ring(ring, dev_priv, j) { |
| 244 | I915_WRITE(RING_MODE_GEN7(ring), |
| 245 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
| 246 | } |
| 247 | |
| 248 | for (i = used_pd - 1; i >= 0; i--) { |
| 249 | dma_addr_t addr = ppgtt->pd_dma_addr[i]; |
| 250 | for_each_ring(ring, dev_priv, j) { |
Ben Widawsky | e178f70 | 2013-12-06 14:10:47 -0800 | [diff] [blame] | 251 | ret = gen8_write_pdp(ring, i, addr, |
| 252 | i915_reset_in_progress(&dev_priv->gpu_error)); |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 253 | if (ret) |
Ben Widawsky | d595bd4 | 2013-11-25 09:54:32 -0800 | [diff] [blame] | 254 | goto err_out; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 255 | } |
| 256 | } |
| 257 | return 0; |
Ben Widawsky | d595bd4 | 2013-11-25 09:54:32 -0800 | [diff] [blame] | 258 | |
| 259 | err_out: |
| 260 | for_each_ring(ring, dev_priv, j) |
| 261 | I915_WRITE(RING_MODE_GEN7(ring), |
| 262 | _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE)); |
| 263 | return ret; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 264 | } |
| 265 | |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 266 | static void gen8_ppgtt_clear_range(struct i915_address_space *vm, |
| 267 | unsigned first_entry, |
| 268 | unsigned num_entries, |
| 269 | bool use_scratch) |
| 270 | { |
| 271 | struct i915_hw_ppgtt *ppgtt = |
| 272 | container_of(vm, struct i915_hw_ppgtt, base); |
| 273 | gen8_gtt_pte_t *pt_vaddr, scratch_pte; |
| 274 | unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE; |
| 275 | unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE; |
| 276 | unsigned last_pte, i; |
| 277 | |
| 278 | scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr, |
| 279 | I915_CACHE_LLC, use_scratch); |
| 280 | |
| 281 | while (num_entries) { |
| 282 | struct page *page_table = &ppgtt->gen8_pt_pages[act_pt]; |
| 283 | |
| 284 | last_pte = first_pte + num_entries; |
| 285 | if (last_pte > GEN8_PTES_PER_PAGE) |
| 286 | last_pte = GEN8_PTES_PER_PAGE; |
| 287 | |
| 288 | pt_vaddr = kmap_atomic(page_table); |
| 289 | |
| 290 | for (i = first_pte; i < last_pte; i++) |
| 291 | pt_vaddr[i] = scratch_pte; |
| 292 | |
| 293 | kunmap_atomic(pt_vaddr); |
| 294 | |
| 295 | num_entries -= last_pte - first_pte; |
| 296 | first_pte = 0; |
| 297 | act_pt++; |
| 298 | } |
| 299 | } |
| 300 | |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 301 | static void gen8_ppgtt_insert_entries(struct i915_address_space *vm, |
| 302 | struct sg_table *pages, |
| 303 | unsigned first_entry, |
| 304 | enum i915_cache_level cache_level) |
| 305 | { |
| 306 | struct i915_hw_ppgtt *ppgtt = |
| 307 | container_of(vm, struct i915_hw_ppgtt, base); |
| 308 | gen8_gtt_pte_t *pt_vaddr; |
| 309 | unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE; |
| 310 | unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE; |
| 311 | struct sg_page_iter sg_iter; |
| 312 | |
| 313 | pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]); |
| 314 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
| 315 | dma_addr_t page_addr; |
| 316 | |
| 317 | page_addr = sg_dma_address(sg_iter.sg) + |
| 318 | (sg_iter.sg_pgoffset << PAGE_SHIFT); |
| 319 | pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level, |
| 320 | true); |
| 321 | if (++act_pte == GEN8_PTES_PER_PAGE) { |
| 322 | kunmap_atomic(pt_vaddr); |
| 323 | act_pt++; |
| 324 | pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]); |
| 325 | act_pte = 0; |
| 326 | |
| 327 | } |
| 328 | } |
| 329 | kunmap_atomic(pt_vaddr); |
| 330 | } |
| 331 | |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 332 | static void gen8_ppgtt_cleanup(struct i915_address_space *vm) |
| 333 | { |
| 334 | struct i915_hw_ppgtt *ppgtt = |
| 335 | container_of(vm, struct i915_hw_ppgtt, base); |
| 336 | int i, j; |
| 337 | |
Ben Widawsky | 686e1f6 | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 338 | drm_mm_takedown(&vm->mm); |
| 339 | |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 340 | for (i = 0; i < ppgtt->num_pd_pages ; i++) { |
| 341 | if (ppgtt->pd_dma_addr[i]) { |
| 342 | pci_unmap_page(ppgtt->base.dev->pdev, |
| 343 | ppgtt->pd_dma_addr[i], |
| 344 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
| 345 | |
| 346 | for (j = 0; j < GEN8_PDES_PER_PAGE; j++) { |
| 347 | dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j]; |
| 348 | if (addr) |
| 349 | pci_unmap_page(ppgtt->base.dev->pdev, |
| 350 | addr, |
| 351 | PAGE_SIZE, |
| 352 | PCI_DMA_BIDIRECTIONAL); |
| 353 | |
| 354 | } |
| 355 | } |
| 356 | kfree(ppgtt->gen8_pt_dma_addr[i]); |
| 357 | } |
| 358 | |
Ben Widawsky | 230f955 | 2013-11-07 21:40:48 -0800 | [diff] [blame] | 359 | __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT)); |
| 360 | __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT)); |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 361 | } |
| 362 | |
| 363 | /** |
| 364 | * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a |
| 365 | * net effect resembling a 2-level page table in normal x86 terms. Each PDP |
| 366 | * represents 1GB of memory |
| 367 | * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space. |
| 368 | * |
| 369 | * TODO: Do something with the size parameter |
| 370 | **/ |
| 371 | static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size) |
| 372 | { |
| 373 | struct page *pt_pages; |
| 374 | int i, j, ret = -ENOMEM; |
| 375 | const int max_pdp = DIV_ROUND_UP(size, 1 << 30); |
| 376 | const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp; |
| 377 | |
| 378 | if (size % (1<<30)) |
| 379 | DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size); |
| 380 | |
| 381 | /* FIXME: split allocation into smaller pieces. For now we only ever do |
| 382 | * this once, but with full PPGTT, the multiple contiguous allocations |
| 383 | * will be bad. |
| 384 | */ |
| 385 | ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT)); |
| 386 | if (!ppgtt->pd_pages) |
| 387 | return -ENOMEM; |
| 388 | |
| 389 | pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT)); |
| 390 | if (!pt_pages) { |
| 391 | __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT)); |
| 392 | return -ENOMEM; |
| 393 | } |
| 394 | |
| 395 | ppgtt->gen8_pt_pages = pt_pages; |
| 396 | ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT); |
| 397 | ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT); |
| 398 | ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE; |
Ben Widawsky | 94e409c | 2013-11-04 22:29:36 -0800 | [diff] [blame] | 399 | ppgtt->enable = gen8_ppgtt_enable; |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 400 | ppgtt->base.clear_range = gen8_ppgtt_clear_range; |
Ben Widawsky | 9df15b4 | 2013-11-02 21:07:24 -0700 | [diff] [blame] | 401 | ppgtt->base.insert_entries = gen8_ppgtt_insert_entries; |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 402 | ppgtt->base.cleanup = gen8_ppgtt_cleanup; |
Ben Widawsky | 686e1f6 | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 403 | ppgtt->base.start = 0; |
| 404 | ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE; |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 405 | |
| 406 | BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS); |
| 407 | |
| 408 | /* |
| 409 | * - Create a mapping for the page directories. |
| 410 | * - For each page directory: |
| 411 | * allocate space for page table mappings. |
| 412 | * map each page table |
| 413 | */ |
| 414 | for (i = 0; i < max_pdp; i++) { |
| 415 | dma_addr_t temp; |
| 416 | temp = pci_map_page(ppgtt->base.dev->pdev, |
| 417 | &ppgtt->pd_pages[i], 0, |
| 418 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
| 419 | if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp)) |
| 420 | goto err_out; |
| 421 | |
| 422 | ppgtt->pd_dma_addr[i] = temp; |
| 423 | |
| 424 | ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL); |
| 425 | if (!ppgtt->gen8_pt_dma_addr[i]) |
| 426 | goto err_out; |
| 427 | |
| 428 | for (j = 0; j < GEN8_PDES_PER_PAGE; j++) { |
| 429 | struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j]; |
| 430 | temp = pci_map_page(ppgtt->base.dev->pdev, |
| 431 | p, 0, PAGE_SIZE, |
| 432 | PCI_DMA_BIDIRECTIONAL); |
| 433 | |
| 434 | if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp)) |
| 435 | goto err_out; |
| 436 | |
| 437 | ppgtt->gen8_pt_dma_addr[i][j] = temp; |
| 438 | } |
| 439 | } |
| 440 | |
Ben Widawsky | b1fe667 | 2013-11-04 21:20:14 -0800 | [diff] [blame] | 441 | /* For now, the PPGTT helper functions all require that the PDEs are |
| 442 | * plugged in correctly. So we do that now/here. For aliasing PPGTT, we |
| 443 | * will never need to touch the PDEs again */ |
| 444 | for (i = 0; i < max_pdp; i++) { |
| 445 | gen8_ppgtt_pde_t *pd_vaddr; |
| 446 | pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]); |
| 447 | for (j = 0; j < GEN8_PDES_PER_PAGE; j++) { |
| 448 | dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j]; |
| 449 | pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr, |
| 450 | I915_CACHE_LLC); |
| 451 | } |
| 452 | kunmap_atomic(pd_vaddr); |
| 453 | } |
| 454 | |
Ben Widawsky | 459108b | 2013-11-02 21:07:23 -0700 | [diff] [blame] | 455 | ppgtt->base.clear_range(&ppgtt->base, 0, |
| 456 | ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE, |
| 457 | true); |
| 458 | |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 459 | DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n", |
| 460 | ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp); |
| 461 | DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n", |
| 462 | ppgtt->num_pt_pages, |
| 463 | (ppgtt->num_pt_pages - num_pt_pages) + |
| 464 | size % (1<<30)); |
Ben Widawsky | 28cf541 | 2013-11-02 21:07:26 -0700 | [diff] [blame] | 465 | return 0; |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 466 | |
| 467 | err_out: |
| 468 | ppgtt->base.cleanup(&ppgtt->base); |
| 469 | return ret; |
| 470 | } |
| 471 | |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 472 | static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 473 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 474 | struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 475 | gen6_gtt_pte_t __iomem *pd_addr; |
| 476 | uint32_t pd_entry; |
| 477 | int i; |
| 478 | |
Ben Widawsky | 0a73287 | 2013-04-23 23:15:30 -0700 | [diff] [blame] | 479 | WARN_ON(ppgtt->pd_offset & 0x3f); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 480 | pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm + |
| 481 | ppgtt->pd_offset / sizeof(gen6_gtt_pte_t); |
| 482 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 483 | dma_addr_t pt_addr; |
| 484 | |
| 485 | pt_addr = ppgtt->pt_dma_addr[i]; |
| 486 | pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr); |
| 487 | pd_entry |= GEN6_PDE_VALID; |
| 488 | |
| 489 | writel(pd_entry, pd_addr + i); |
| 490 | } |
| 491 | readl(pd_addr); |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 492 | } |
| 493 | |
Ben Widawsky | a3d67d2 | 2013-12-06 14:11:06 -0800 | [diff] [blame] | 494 | static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt) |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 495 | { |
Ben Widawsky | a3d67d2 | 2013-12-06 14:11:06 -0800 | [diff] [blame] | 496 | struct drm_device *dev = ppgtt->base.dev; |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 497 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 498 | uint32_t pd_offset; |
| 499 | struct intel_ring_buffer *ring; |
Ben Widawsky | 3e30254 | 2013-04-23 23:15:32 -0700 | [diff] [blame] | 500 | int i; |
| 501 | |
| 502 | BUG_ON(ppgtt->pd_offset & 0x3f); |
| 503 | |
| 504 | gen6_write_pdes(ppgtt); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 505 | |
| 506 | pd_offset = ppgtt->pd_offset; |
| 507 | pd_offset /= 64; /* in cachelines, */ |
| 508 | pd_offset <<= 16; |
| 509 | |
| 510 | if (INTEL_INFO(dev)->gen == 6) { |
| 511 | uint32_t ecochk, gab_ctl, ecobits; |
| 512 | |
| 513 | ecobits = I915_READ(GAC_ECO_BITS); |
Ville Syrjälä | 3b9d788 | 2013-04-04 15:13:40 +0300 | [diff] [blame] | 514 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT | |
| 515 | ECOBITS_PPGTT_CACHE64B); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 516 | |
| 517 | gab_ctl = I915_READ(GAB_CTL); |
| 518 | I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT); |
| 519 | |
| 520 | ecochk = I915_READ(GAM_ECOCHK); |
| 521 | I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | |
| 522 | ECOCHK_PPGTT_CACHE64B); |
| 523 | I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
| 524 | } else if (INTEL_INFO(dev)->gen >= 7) { |
Ville Syrjälä | a6f429a | 2013-04-04 15:13:42 +0300 | [diff] [blame] | 525 | uint32_t ecochk, ecobits; |
Ville Syrjälä | a65c2fc | 2013-04-04 15:13:41 +0300 | [diff] [blame] | 526 | |
| 527 | ecobits = I915_READ(GAC_ECO_BITS); |
| 528 | I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B); |
| 529 | |
Ville Syrjälä | a6f429a | 2013-04-04 15:13:42 +0300 | [diff] [blame] | 530 | ecochk = I915_READ(GAM_ECOCHK); |
| 531 | if (IS_HASWELL(dev)) { |
| 532 | ecochk |= ECOCHK_PPGTT_WB_HSW; |
| 533 | } else { |
| 534 | ecochk |= ECOCHK_PPGTT_LLC_IVB; |
| 535 | ecochk &= ~ECOCHK_PPGTT_GFDT_IVB; |
| 536 | } |
| 537 | I915_WRITE(GAM_ECOCHK, ecochk); |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 538 | /* GFX_MODE is per-ring on gen7+ */ |
| 539 | } |
| 540 | |
| 541 | for_each_ring(ring, dev_priv, i) { |
| 542 | if (INTEL_INFO(dev)->gen >= 7) |
| 543 | I915_WRITE(RING_MODE_GEN7(ring), |
| 544 | _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)); |
| 545 | |
| 546 | I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G); |
| 547 | I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset); |
| 548 | } |
Ben Widawsky | b7c36d2 | 2013-04-08 18:43:56 -0700 | [diff] [blame] | 549 | return 0; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 550 | } |
| 551 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 552 | /* PPGTT support for Sandybdrige/Gen6 and later */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 553 | static void gen6_ppgtt_clear_range(struct i915_address_space *vm, |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 554 | unsigned first_entry, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 555 | unsigned num_entries, |
| 556 | bool use_scratch) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 557 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 558 | struct i915_hw_ppgtt *ppgtt = |
| 559 | container_of(vm, struct i915_hw_ppgtt, base); |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 560 | gen6_gtt_pte_t *pt_vaddr, scratch_pte; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 561 | unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 562 | unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES; |
| 563 | unsigned last_pte, i; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 564 | |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 565 | scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 566 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 567 | while (num_entries) { |
| 568 | last_pte = first_pte + num_entries; |
| 569 | if (last_pte > I915_PPGTT_PT_ENTRIES) |
| 570 | last_pte = I915_PPGTT_PT_ENTRIES; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 571 | |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 572 | pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 573 | |
| 574 | for (i = first_pte; i < last_pte; i++) |
| 575 | pt_vaddr[i] = scratch_pte; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 576 | |
| 577 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 578 | |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 579 | num_entries -= last_pte - first_pte; |
| 580 | first_pte = 0; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 581 | act_pt++; |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 582 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 583 | } |
| 584 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 585 | static void gen6_ppgtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 586 | struct sg_table *pages, |
| 587 | unsigned first_entry, |
| 588 | enum i915_cache_level cache_level) |
| 589 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 590 | struct i915_hw_ppgtt *ppgtt = |
| 591 | container_of(vm, struct i915_hw_ppgtt, base); |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 592 | gen6_gtt_pte_t *pt_vaddr; |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 593 | unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 594 | unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES; |
| 595 | struct sg_page_iter sg_iter; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 596 | |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 597 | pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 598 | for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) { |
| 599 | dma_addr_t page_addr; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 600 | |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 601 | page_addr = sg_page_iter_dma_address(&sg_iter); |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 602 | pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 603 | if (++act_pte == I915_PPGTT_PT_ENTRIES) { |
| 604 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | a15326a | 2013-03-19 23:48:39 +0100 | [diff] [blame] | 605 | act_pt++; |
| 606 | pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 607 | act_pte = 0; |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 608 | |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 609 | } |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 610 | } |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 611 | kunmap_atomic(pt_vaddr); |
Daniel Vetter | def886c | 2013-01-24 14:44:56 -0800 | [diff] [blame] | 612 | } |
| 613 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 614 | static void gen6_ppgtt_cleanup(struct i915_address_space *vm) |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 615 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 616 | struct i915_hw_ppgtt *ppgtt = |
| 617 | container_of(vm, struct i915_hw_ppgtt, base); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 618 | int i; |
| 619 | |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 620 | drm_mm_takedown(&ppgtt->base.mm); |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 621 | drm_mm_remove_node(&ppgtt->node); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 622 | |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 623 | if (ppgtt->pt_dma_addr) { |
| 624 | for (i = 0; i < ppgtt->num_pd_entries; i++) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 625 | pci_unmap_page(ppgtt->base.dev->pdev, |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 626 | ppgtt->pt_dma_addr[i], |
| 627 | 4096, PCI_DMA_BIDIRECTIONAL); |
| 628 | } |
| 629 | |
| 630 | kfree(ppgtt->pt_dma_addr); |
| 631 | for (i = 0; i < ppgtt->num_pd_entries; i++) |
| 632 | __free_page(ppgtt->pt_pages[i]); |
| 633 | kfree(ppgtt->pt_pages); |
| 634 | kfree(ppgtt); |
| 635 | } |
| 636 | |
| 637 | static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt) |
| 638 | { |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 639 | #define GEN6_PD_ALIGN (PAGE_SIZE * 16) |
| 640 | #define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 641 | struct drm_device *dev = ppgtt->base.dev; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 642 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 643 | int i, ret; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 644 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 645 | /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The |
| 646 | * allocator works in address space sizes, so it's multiplied by page |
| 647 | * size. We allocate at the top of the GTT to avoid fragmentation. |
| 648 | */ |
| 649 | BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm)); |
| 650 | ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm, |
| 651 | &ppgtt->node, GEN6_PD_SIZE, |
| 652 | GEN6_PD_ALIGN, 0, |
| 653 | 0, dev_priv->gtt.base.total, |
| 654 | DRM_MM_SEARCH_DEFAULT); |
| 655 | if (ret) |
| 656 | return ret; |
| 657 | |
| 658 | if (ppgtt->node.start < dev_priv->gtt.mappable_end) |
| 659 | DRM_DEBUG("Forced to use aperture for PDEs\n"); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 660 | |
Chris Wilson | 08c4526 | 2013-07-30 19:04:37 +0100 | [diff] [blame] | 661 | ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode; |
Ben Widawsky | 6670a5a | 2013-06-27 16:30:04 -0700 | [diff] [blame] | 662 | ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES; |
Ben Widawsky | 6197349 | 2013-04-08 18:43:54 -0700 | [diff] [blame] | 663 | ppgtt->enable = gen6_ppgtt_enable; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 664 | ppgtt->base.clear_range = gen6_ppgtt_clear_range; |
| 665 | ppgtt->base.insert_entries = gen6_ppgtt_insert_entries; |
| 666 | ppgtt->base.cleanup = gen6_ppgtt_cleanup; |
| 667 | ppgtt->base.scratch = dev_priv->gtt.base.scratch; |
Ben Widawsky | 686e1f6 | 2013-11-25 09:54:34 -0800 | [diff] [blame] | 668 | ppgtt->base.start = 0; |
| 669 | ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE; |
Daniel Vetter | a1e2265 | 2013-09-21 00:35:38 +0200 | [diff] [blame] | 670 | ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *), |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 671 | GFP_KERNEL); |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 672 | if (!ppgtt->pt_pages) { |
| 673 | drm_mm_remove_node(&ppgtt->node); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 674 | return -ENOMEM; |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 675 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 676 | |
| 677 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 678 | ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL); |
| 679 | if (!ppgtt->pt_pages[i]) |
| 680 | goto err_pt_alloc; |
| 681 | } |
| 682 | |
Daniel Vetter | a1e2265 | 2013-09-21 00:35:38 +0200 | [diff] [blame] | 683 | ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t), |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 684 | GFP_KERNEL); |
| 685 | if (!ppgtt->pt_dma_addr) |
| 686 | goto err_pt_alloc; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 687 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 688 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 689 | dma_addr_t pt_addr; |
Daniel Vetter | 211c568 | 2012-04-10 17:29:17 +0200 | [diff] [blame] | 690 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 691 | pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096, |
| 692 | PCI_DMA_BIDIRECTIONAL); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 693 | |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 694 | if (pci_dma_mapping_error(dev->pdev, pt_addr)) { |
| 695 | ret = -EIO; |
| 696 | goto err_pd_pin; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 697 | |
Daniel Vetter | 211c568 | 2012-04-10 17:29:17 +0200 | [diff] [blame] | 698 | } |
Ben Widawsky | 8d2e630 | 2013-01-18 12:30:33 -0800 | [diff] [blame] | 699 | ppgtt->pt_dma_addr[i] = pt_addr; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 700 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 701 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 702 | ppgtt->base.clear_range(&ppgtt->base, 0, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 703 | ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 704 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 705 | DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n", |
| 706 | ppgtt->node.size >> 20, |
| 707 | ppgtt->node.start / PAGE_SIZE); |
| 708 | ppgtt->pd_offset = |
| 709 | ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t); |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 710 | |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 711 | return 0; |
| 712 | |
| 713 | err_pd_pin: |
| 714 | if (ppgtt->pt_dma_addr) { |
| 715 | for (i--; i >= 0; i--) |
| 716 | pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i], |
| 717 | 4096, PCI_DMA_BIDIRECTIONAL); |
| 718 | } |
| 719 | err_pt_alloc: |
| 720 | kfree(ppgtt->pt_dma_addr); |
| 721 | for (i = 0; i < ppgtt->num_pd_entries; i++) { |
| 722 | if (ppgtt->pt_pages[i]) |
| 723 | __free_page(ppgtt->pt_pages[i]); |
| 724 | } |
| 725 | kfree(ppgtt->pt_pages); |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 726 | drm_mm_remove_node(&ppgtt->node); |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 727 | |
| 728 | return ret; |
| 729 | } |
| 730 | |
| 731 | static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev) |
| 732 | { |
| 733 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 734 | struct i915_hw_ppgtt *ppgtt; |
| 735 | int ret; |
| 736 | |
| 737 | ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL); |
| 738 | if (!ppgtt) |
| 739 | return -ENOMEM; |
| 740 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 741 | ppgtt->base.dev = dev; |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 742 | |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 743 | if (INTEL_INFO(dev)->gen < 8) |
| 744 | ret = gen6_ppgtt_init(ppgtt); |
Daniel Vetter | 8fe6bd2 | 2013-11-02 21:07:01 -0700 | [diff] [blame] | 745 | else if (IS_GEN8(dev)) |
Ben Widawsky | 37aca44 | 2013-11-04 20:47:32 -0800 | [diff] [blame] | 746 | ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total); |
Ben Widawsky | 3ed124b | 2013-04-08 18:43:53 -0700 | [diff] [blame] | 747 | else |
| 748 | BUG(); |
| 749 | |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 750 | if (ret) |
| 751 | kfree(ppgtt); |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 752 | else { |
Daniel Vetter | 3440d26 | 2013-01-24 13:49:56 -0800 | [diff] [blame] | 753 | dev_priv->mm.aliasing_ppgtt = ppgtt; |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 754 | drm_mm_init(&ppgtt->base.mm, ppgtt->base.start, |
| 755 | ppgtt->base.total); |
| 756 | } |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 757 | |
| 758 | return ret; |
| 759 | } |
| 760 | |
| 761 | void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev) |
| 762 | { |
| 763 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 764 | struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 765 | |
| 766 | if (!ppgtt) |
| 767 | return; |
| 768 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 769 | ppgtt->base.cleanup(&ppgtt->base); |
Ben Widawsky | 5963cf0 | 2013-04-08 18:43:55 -0700 | [diff] [blame] | 770 | dev_priv->mm.aliasing_ppgtt = NULL; |
Daniel Vetter | 1d2a314 | 2012-02-09 17:15:46 +0100 | [diff] [blame] | 771 | } |
| 772 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 773 | static void __always_unused |
| 774 | ppgtt_bind_vma(struct i915_vma *vma, |
| 775 | enum i915_cache_level cache_level, |
| 776 | u32 flags) |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 777 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 778 | const unsigned long entry = vma->node.start >> PAGE_SHIFT; |
| 779 | |
| 780 | WARN_ON(flags); |
| 781 | |
| 782 | vma->vm->insert_entries(vma->vm, vma->obj->pages, entry, cache_level); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 783 | } |
| 784 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 785 | static void __always_unused ppgtt_unbind_vma(struct i915_vma *vma) |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 786 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 787 | const unsigned long entry = vma->node.start >> PAGE_SHIFT; |
| 788 | |
| 789 | vma->vm->clear_range(vma->vm, |
| 790 | entry, |
| 791 | vma->obj->base.size >> PAGE_SHIFT, |
| 792 | true); |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 793 | } |
| 794 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 795 | extern int intel_iommu_gfx_mapped; |
| 796 | /* Certain Gen5 chipsets require require idling the GPU before |
| 797 | * unmapping anything from the GTT when VT-d is enabled. |
| 798 | */ |
| 799 | static inline bool needs_idle_maps(struct drm_device *dev) |
| 800 | { |
| 801 | #ifdef CONFIG_INTEL_IOMMU |
| 802 | /* Query intel_iommu to see if we need the workaround. Presumably that |
| 803 | * was loaded first. |
| 804 | */ |
| 805 | if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped) |
| 806 | return true; |
| 807 | #endif |
| 808 | return false; |
| 809 | } |
| 810 | |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 811 | static bool do_idling(struct drm_i915_private *dev_priv) |
| 812 | { |
| 813 | bool ret = dev_priv->mm.interruptible; |
| 814 | |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 815 | if (unlikely(dev_priv->gtt.do_idle_maps)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 816 | dev_priv->mm.interruptible = false; |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 817 | if (i915_gpu_idle(dev_priv->dev)) { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 818 | DRM_ERROR("Couldn't idle GPU\n"); |
| 819 | /* Wait a bit, in hopes it avoids the hang */ |
| 820 | udelay(10); |
| 821 | } |
| 822 | } |
| 823 | |
| 824 | return ret; |
| 825 | } |
| 826 | |
| 827 | static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible) |
| 828 | { |
Ben Widawsky | a81cc00 | 2013-01-18 12:30:31 -0800 | [diff] [blame] | 829 | if (unlikely(dev_priv->gtt.do_idle_maps)) |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 830 | dev_priv->mm.interruptible = interruptible; |
| 831 | } |
| 832 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 833 | void i915_check_and_clear_faults(struct drm_device *dev) |
| 834 | { |
| 835 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 836 | struct intel_ring_buffer *ring; |
| 837 | int i; |
| 838 | |
| 839 | if (INTEL_INFO(dev)->gen < 6) |
| 840 | return; |
| 841 | |
| 842 | for_each_ring(ring, dev_priv, i) { |
| 843 | u32 fault_reg; |
| 844 | fault_reg = I915_READ(RING_FAULT_REG(ring)); |
| 845 | if (fault_reg & RING_FAULT_VALID) { |
| 846 | DRM_DEBUG_DRIVER("Unexpected fault\n" |
| 847 | "\tAddr: 0x%08lx\\n" |
| 848 | "\tAddress space: %s\n" |
| 849 | "\tSource ID: %d\n" |
| 850 | "\tType: %d\n", |
| 851 | fault_reg & PAGE_MASK, |
| 852 | fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT", |
| 853 | RING_FAULT_SRCID(fault_reg), |
| 854 | RING_FAULT_FAULT_TYPE(fault_reg)); |
| 855 | I915_WRITE(RING_FAULT_REG(ring), |
| 856 | fault_reg & ~RING_FAULT_VALID); |
| 857 | } |
| 858 | } |
| 859 | POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS])); |
| 860 | } |
| 861 | |
| 862 | void i915_gem_suspend_gtt_mappings(struct drm_device *dev) |
| 863 | { |
| 864 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 865 | |
| 866 | /* Don't bother messing with faults pre GEN6 as we have little |
| 867 | * documentation supporting that it's a good idea. |
| 868 | */ |
| 869 | if (INTEL_INFO(dev)->gen < 6) |
| 870 | return; |
| 871 | |
| 872 | i915_check_and_clear_faults(dev); |
| 873 | |
| 874 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
| 875 | dev_priv->gtt.base.start / PAGE_SIZE, |
| 876 | dev_priv->gtt.base.total / PAGE_SIZE, |
| 877 | false); |
| 878 | } |
| 879 | |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 880 | void i915_gem_restore_gtt_mappings(struct drm_device *dev) |
| 881 | { |
| 882 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 883 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 884 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 885 | i915_check_and_clear_faults(dev); |
| 886 | |
Chris Wilson | bee4a18 | 2011-01-21 10:54:32 +0000 | [diff] [blame] | 887 | /* First fill our portion of the GTT with scratch pages */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 888 | dev_priv->gtt.base.clear_range(&dev_priv->gtt.base, |
| 889 | dev_priv->gtt.base.start / PAGE_SIZE, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 890 | dev_priv->gtt.base.total / PAGE_SIZE, |
| 891 | true); |
Chris Wilson | bee4a18 | 2011-01-21 10:54:32 +0000 | [diff] [blame] | 892 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 893 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 894 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, |
| 895 | &dev_priv->gtt.base); |
| 896 | if (!vma) |
| 897 | continue; |
| 898 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 899 | i915_gem_clflush_object(obj, obj->pin_display); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 900 | /* The bind_vma code tries to be smart about tracking mappings. |
| 901 | * Unfortunately above, we've just wiped out the mappings |
| 902 | * without telling our object about it. So we need to fake it. |
| 903 | */ |
| 904 | obj->has_global_gtt_mapping = 0; |
| 905 | vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND); |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 906 | } |
| 907 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 908 | i915_gem_chipset_flush(dev); |
Daniel Vetter | 76aaf22 | 2010-11-05 22:23:30 +0100 | [diff] [blame] | 909 | } |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 910 | |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 911 | int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 912 | { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 913 | if (obj->has_dma_mapping) |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 914 | return 0; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 915 | |
| 916 | if (!dma_map_sg(&obj->base.dev->pdev->dev, |
| 917 | obj->pages->sgl, obj->pages->nents, |
| 918 | PCI_DMA_BIDIRECTIONAL)) |
| 919 | return -ENOSPC; |
| 920 | |
| 921 | return 0; |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 922 | } |
| 923 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 924 | static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte) |
| 925 | { |
| 926 | #ifdef writeq |
| 927 | writeq(pte, addr); |
| 928 | #else |
| 929 | iowrite32((u32)pte, addr); |
| 930 | iowrite32(pte >> 32, addr + 4); |
| 931 | #endif |
| 932 | } |
| 933 | |
| 934 | static void gen8_ggtt_insert_entries(struct i915_address_space *vm, |
| 935 | struct sg_table *st, |
| 936 | unsigned int first_entry, |
| 937 | enum i915_cache_level level) |
| 938 | { |
| 939 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
| 940 | gen8_gtt_pte_t __iomem *gtt_entries = |
| 941 | (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
| 942 | int i = 0; |
| 943 | struct sg_page_iter sg_iter; |
| 944 | dma_addr_t addr; |
| 945 | |
| 946 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
| 947 | addr = sg_dma_address(sg_iter.sg) + |
| 948 | (sg_iter.sg_pgoffset << PAGE_SHIFT); |
| 949 | gen8_set_pte(>t_entries[i], |
| 950 | gen8_pte_encode(addr, level, true)); |
| 951 | i++; |
| 952 | } |
| 953 | |
| 954 | /* |
| 955 | * XXX: This serves as a posting read to make sure that the PTE has |
| 956 | * actually been updated. There is some concern that even though |
| 957 | * registers and PTEs are within the same BAR that they are potentially |
| 958 | * of NUMA access patterns. Therefore, even with the way we assume |
| 959 | * hardware should work, we must keep this posting read for paranoia. |
| 960 | */ |
| 961 | if (i != 0) |
| 962 | WARN_ON(readq(>t_entries[i-1]) |
| 963 | != gen8_pte_encode(addr, level, true)); |
| 964 | |
| 965 | #if 0 /* TODO: Still needed on GEN8? */ |
| 966 | /* This next bit makes the above posting read even more important. We |
| 967 | * want to flush the TLBs only after we're certain all the PTE updates |
| 968 | * have finished. |
| 969 | */ |
| 970 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 971 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
| 972 | #endif |
| 973 | } |
| 974 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 975 | /* |
| 976 | * Binds an object into the global gtt with the specified cache level. The object |
| 977 | * will be accessible to the GPU via commands whose operands reference offsets |
| 978 | * within the global GTT as well as accessible by the GPU through the GMADR |
| 979 | * mapped BAR (dev_priv->mm.gtt->gtt). |
| 980 | */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 981 | static void gen6_ggtt_insert_entries(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 982 | struct sg_table *st, |
| 983 | unsigned int first_entry, |
| 984 | enum i915_cache_level level) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 985 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 986 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 987 | gen6_gtt_pte_t __iomem *gtt_entries = |
| 988 | (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry; |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 989 | int i = 0; |
| 990 | struct sg_page_iter sg_iter; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 991 | dma_addr_t addr; |
| 992 | |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 993 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 994 | addr = sg_page_iter_dma_address(&sg_iter); |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 995 | iowrite32(vm->pte_encode(addr, level, true), >t_entries[i]); |
Imre Deak | 6e995e2 | 2013-02-18 19:28:04 +0200 | [diff] [blame] | 996 | i++; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 997 | } |
| 998 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 999 | /* XXX: This serves as a posting read to make sure that the PTE has |
| 1000 | * actually been updated. There is some concern that even though |
| 1001 | * registers and PTEs are within the same BAR that they are potentially |
| 1002 | * of NUMA access patterns. Therefore, even with the way we assume |
| 1003 | * hardware should work, we must keep this posting read for paranoia. |
| 1004 | */ |
| 1005 | if (i != 0) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1006 | WARN_ON(readl(>t_entries[i-1]) != |
Ben Widawsky | b35b380 | 2013-10-16 09:18:21 -0700 | [diff] [blame] | 1007 | vm->pte_encode(addr, level, true)); |
Ben Widawsky | 0f9b91c | 2012-11-04 09:21:30 -0800 | [diff] [blame] | 1008 | |
| 1009 | /* This next bit makes the above posting read even more important. We |
| 1010 | * want to flush the TLBs only after we're certain all the PTE updates |
| 1011 | * have finished. |
| 1012 | */ |
| 1013 | I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN); |
| 1014 | POSTING_READ(GFX_FLSH_CNTL_GEN6); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1015 | } |
| 1016 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1017 | static void gen8_ggtt_clear_range(struct i915_address_space *vm, |
| 1018 | unsigned int first_entry, |
| 1019 | unsigned int num_entries, |
| 1020 | bool use_scratch) |
| 1021 | { |
| 1022 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
| 1023 | gen8_gtt_pte_t scratch_pte, __iomem *gtt_base = |
| 1024 | (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
| 1025 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
| 1026 | int i; |
| 1027 | |
| 1028 | if (WARN(num_entries > max_entries, |
| 1029 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 1030 | first_entry, num_entries, max_entries)) |
| 1031 | num_entries = max_entries; |
| 1032 | |
| 1033 | scratch_pte = gen8_pte_encode(vm->scratch.addr, |
| 1034 | I915_CACHE_LLC, |
| 1035 | use_scratch); |
| 1036 | for (i = 0; i < num_entries; i++) |
| 1037 | gen8_set_pte(>t_base[i], scratch_pte); |
| 1038 | readl(gtt_base); |
| 1039 | } |
| 1040 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1041 | static void gen6_ggtt_clear_range(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1042 | unsigned int first_entry, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1043 | unsigned int num_entries, |
| 1044 | bool use_scratch) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1045 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1046 | struct drm_i915_private *dev_priv = vm->dev->dev_private; |
Ben Widawsky | e7c2b58 | 2013-04-08 18:43:48 -0700 | [diff] [blame] | 1047 | gen6_gtt_pte_t scratch_pte, __iomem *gtt_base = |
| 1048 | (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry; |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 1049 | const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1050 | int i; |
| 1051 | |
| 1052 | if (WARN(num_entries > max_entries, |
| 1053 | "First entry = %d; Num entries = %d (max=%d)\n", |
| 1054 | first_entry, num_entries, max_entries)) |
| 1055 | num_entries = max_entries; |
| 1056 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1057 | scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch); |
| 1058 | |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1059 | for (i = 0; i < num_entries; i++) |
| 1060 | iowrite32(scratch_pte, >t_base[i]); |
| 1061 | readl(gtt_base); |
| 1062 | } |
| 1063 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1064 | |
| 1065 | static void i915_ggtt_bind_vma(struct i915_vma *vma, |
| 1066 | enum i915_cache_level cache_level, |
| 1067 | u32 unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1068 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1069 | const unsigned long entry = vma->node.start >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1070 | unsigned int flags = (cache_level == I915_CACHE_NONE) ? |
| 1071 | AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY; |
| 1072 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1073 | BUG_ON(!i915_is_ggtt(vma->vm)); |
| 1074 | intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags); |
| 1075 | vma->obj->has_global_gtt_mapping = 1; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1076 | } |
| 1077 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1078 | static void i915_ggtt_clear_range(struct i915_address_space *vm, |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1079 | unsigned int first_entry, |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1080 | unsigned int num_entries, |
| 1081 | bool unused) |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1082 | { |
| 1083 | intel_gtt_clear_range(first_entry, num_entries); |
| 1084 | } |
| 1085 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1086 | static void i915_ggtt_unbind_vma(struct i915_vma *vma) |
Chris Wilson | d5bd144 | 2011-04-14 06:48:26 +0100 | [diff] [blame] | 1087 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1088 | const unsigned int first = vma->node.start >> PAGE_SHIFT; |
| 1089 | const unsigned int size = vma->obj->base.size >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1090 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1091 | BUG_ON(!i915_is_ggtt(vma->vm)); |
| 1092 | vma->obj->has_global_gtt_mapping = 0; |
| 1093 | intel_gtt_clear_range(first, size); |
Chris Wilson | d5bd144 | 2011-04-14 06:48:26 +0100 | [diff] [blame] | 1094 | } |
| 1095 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1096 | static void ggtt_bind_vma(struct i915_vma *vma, |
| 1097 | enum i915_cache_level cache_level, |
| 1098 | u32 flags) |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1099 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1100 | struct drm_device *dev = vma->vm->dev; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1101 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1102 | struct drm_i915_gem_object *obj = vma->obj; |
| 1103 | const unsigned long entry = vma->node.start >> PAGE_SHIFT; |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1104 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1105 | /* If there is no aliasing PPGTT, or the caller needs a global mapping, |
| 1106 | * or we have a global mapping already but the cacheability flags have |
| 1107 | * changed, set the global PTEs. |
| 1108 | * |
| 1109 | * If there is an aliasing PPGTT it is anecdotally faster, so use that |
| 1110 | * instead if none of the above hold true. |
| 1111 | * |
| 1112 | * NB: A global mapping should only be needed for special regions like |
| 1113 | * "gtt mappable", SNB errata, or if specified via special execbuf |
| 1114 | * flags. At all other times, the GPU will use the aliasing PPGTT. |
| 1115 | */ |
| 1116 | if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) { |
| 1117 | if (!obj->has_global_gtt_mapping || |
| 1118 | (cache_level != obj->cache_level)) { |
| 1119 | vma->vm->insert_entries(vma->vm, obj->pages, entry, |
| 1120 | cache_level); |
| 1121 | obj->has_global_gtt_mapping = 1; |
| 1122 | } |
| 1123 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 1124 | |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1125 | if (dev_priv->mm.aliasing_ppgtt && |
| 1126 | (!obj->has_aliasing_ppgtt_mapping || |
| 1127 | (cache_level != obj->cache_level))) { |
| 1128 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
| 1129 | appgtt->base.insert_entries(&appgtt->base, |
| 1130 | vma->obj->pages, entry, cache_level); |
| 1131 | vma->obj->has_aliasing_ppgtt_mapping = 1; |
| 1132 | } |
| 1133 | } |
| 1134 | |
| 1135 | static void ggtt_unbind_vma(struct i915_vma *vma) |
| 1136 | { |
| 1137 | struct drm_device *dev = vma->vm->dev; |
| 1138 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1139 | struct drm_i915_gem_object *obj = vma->obj; |
| 1140 | const unsigned long entry = vma->node.start >> PAGE_SHIFT; |
| 1141 | |
| 1142 | if (obj->has_global_gtt_mapping) { |
| 1143 | vma->vm->clear_range(vma->vm, entry, |
| 1144 | vma->obj->base.size >> PAGE_SHIFT, |
| 1145 | true); |
| 1146 | obj->has_global_gtt_mapping = 0; |
| 1147 | } |
| 1148 | |
| 1149 | if (obj->has_aliasing_ppgtt_mapping) { |
| 1150 | struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt; |
| 1151 | appgtt->base.clear_range(&appgtt->base, |
| 1152 | entry, |
| 1153 | obj->base.size >> PAGE_SHIFT, |
| 1154 | true); |
| 1155 | obj->has_aliasing_ppgtt_mapping = 0; |
| 1156 | } |
Daniel Vetter | 7416390 | 2012-02-15 23:50:21 +0100 | [diff] [blame] | 1157 | } |
| 1158 | |
| 1159 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj) |
| 1160 | { |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1161 | struct drm_device *dev = obj->base.dev; |
| 1162 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1163 | bool interruptible; |
| 1164 | |
| 1165 | interruptible = do_idling(dev_priv); |
| 1166 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1167 | if (!obj->has_dma_mapping) |
| 1168 | dma_unmap_sg(&dev->pdev->dev, |
| 1169 | obj->pages->sgl, obj->pages->nents, |
| 1170 | PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 5c04228 | 2011-10-17 15:51:55 -0700 | [diff] [blame] | 1171 | |
| 1172 | undo_idling(dev_priv, interruptible); |
Daniel Vetter | 7c2e6fd | 2010-11-06 10:10:47 +0100 | [diff] [blame] | 1173 | } |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1174 | |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1175 | static void i915_gtt_color_adjust(struct drm_mm_node *node, |
| 1176 | unsigned long color, |
| 1177 | unsigned long *start, |
| 1178 | unsigned long *end) |
| 1179 | { |
| 1180 | if (node->color != color) |
| 1181 | *start += 4096; |
| 1182 | |
| 1183 | if (!list_empty(&node->node_list)) { |
| 1184 | node = list_entry(node->node_list.next, |
| 1185 | struct drm_mm_node, |
| 1186 | node_list); |
| 1187 | if (node->allocated && node->color != color) |
| 1188 | *end -= 4096; |
| 1189 | } |
| 1190 | } |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 1191 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1192 | void i915_gem_setup_global_gtt(struct drm_device *dev, |
| 1193 | unsigned long start, |
| 1194 | unsigned long mappable_end, |
| 1195 | unsigned long end) |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1196 | { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 1197 | /* Let GEM Manage all of the aperture. |
| 1198 | * |
| 1199 | * However, leave one page at the end still bound to the scratch page. |
| 1200 | * There are a number of places where the hardware apparently prefetches |
| 1201 | * past the end of the object, and we've seen multiple hangs with the |
| 1202 | * GPU head pointer stuck in a batchbuffer bound at the last page of the |
| 1203 | * aperture. One page should be enough to keep any prefetching inside |
| 1204 | * of the aperture. |
| 1205 | */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 1206 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1207 | struct i915_address_space *ggtt_vm = &dev_priv->gtt.base; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1208 | struct drm_mm_node *entry; |
| 1209 | struct drm_i915_gem_object *obj; |
| 1210 | unsigned long hole_start, hole_end; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1211 | |
Ben Widawsky | 35451cb | 2013-01-17 12:45:13 -0800 | [diff] [blame] | 1212 | BUG_ON(mappable_end > end); |
| 1213 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1214 | /* Subtract the guard page ... */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 1215 | drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE); |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 1216 | if (!HAS_LLC(dev)) |
Ben Widawsky | 93bd864 | 2013-07-16 16:50:06 -0700 | [diff] [blame] | 1217 | dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1218 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1219 | /* Mark any preallocated objects as occupied */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 1220 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 1221 | struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm); |
Ben Widawsky | b3a070c | 2013-07-05 14:41:02 -0700 | [diff] [blame] | 1222 | int ret; |
Ben Widawsky | edd41a8 | 2013-07-05 14:41:05 -0700 | [diff] [blame] | 1223 | DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n", |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 1224 | i915_gem_obj_ggtt_offset(obj), obj->base.size); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1225 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 1226 | WARN_ON(i915_gem_obj_ggtt_bound(obj)); |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 1227 | ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node); |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 1228 | if (ret) |
Ben Widawsky | b3a070c | 2013-07-05 14:41:02 -0700 | [diff] [blame] | 1229 | DRM_DEBUG_KMS("Reservation failed\n"); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1230 | obj->has_global_gtt_mapping = 1; |
| 1231 | } |
| 1232 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1233 | dev_priv->gtt.base.start = start; |
| 1234 | dev_priv->gtt.base.total = end - start; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1235 | |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1236 | /* Clear any non-preallocated blocks */ |
Ben Widawsky | 40d74980 | 2013-07-31 16:59:59 -0700 | [diff] [blame] | 1237 | drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1238 | const unsigned long count = (hole_end - hole_start) / PAGE_SIZE; |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1239 | DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n", |
| 1240 | hole_start, hole_end); |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1241 | ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true); |
Chris Wilson | ed2f345 | 2012-11-15 11:32:19 +0000 | [diff] [blame] | 1242 | } |
| 1243 | |
| 1244 | /* And finally clear the reserved guard page */ |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 1245 | ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1246 | } |
| 1247 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1248 | static bool |
| 1249 | intel_enable_ppgtt(struct drm_device *dev) |
| 1250 | { |
| 1251 | if (i915_enable_ppgtt >= 0) |
| 1252 | return i915_enable_ppgtt; |
| 1253 | |
| 1254 | #ifdef CONFIG_INTEL_IOMMU |
| 1255 | /* Disable ppgtt on SNB if VT-d is on. */ |
| 1256 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 1257 | return false; |
| 1258 | #endif |
| 1259 | |
| 1260 | return true; |
| 1261 | } |
| 1262 | |
| 1263 | void i915_gem_init_global_gtt(struct drm_device *dev) |
| 1264 | { |
| 1265 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1266 | unsigned long gtt_size, mappable_size; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1267 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1268 | gtt_size = dev_priv->gtt.base.total; |
Ben Widawsky | 93d1879 | 2013-01-17 12:45:17 -0800 | [diff] [blame] | 1269 | mappable_size = dev_priv->gtt.mappable_end; |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1270 | |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 1271 | i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size); |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1272 | if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) { |
Ben Widawsky | e78891c | 2013-01-25 16:41:04 -0800 | [diff] [blame] | 1273 | int ret; |
Ben Widawsky | 3eb1c00 | 2013-04-08 18:43:52 -0700 | [diff] [blame] | 1274 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1275 | ret = i915_gem_init_aliasing_ppgtt(dev); |
Ben Widawsky | c8d4c0d | 2013-12-06 14:11:07 -0800 | [diff] [blame^] | 1276 | if (ret) |
| 1277 | DRM_ERROR("Aliased PPGTT setup failed %d\n", ret); |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 1278 | } |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1279 | } |
| 1280 | |
| 1281 | static int setup_scratch_page(struct drm_device *dev) |
| 1282 | { |
| 1283 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1284 | struct page *page; |
| 1285 | dma_addr_t dma_addr; |
| 1286 | |
| 1287 | page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO); |
| 1288 | if (page == NULL) |
| 1289 | return -ENOMEM; |
| 1290 | get_page(page); |
| 1291 | set_pages_uc(page, 1); |
| 1292 | |
| 1293 | #ifdef CONFIG_INTEL_IOMMU |
| 1294 | dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE, |
| 1295 | PCI_DMA_BIDIRECTIONAL); |
| 1296 | if (pci_dma_mapping_error(dev->pdev, dma_addr)) |
| 1297 | return -EINVAL; |
| 1298 | #else |
| 1299 | dma_addr = page_to_phys(page); |
| 1300 | #endif |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1301 | dev_priv->gtt.base.scratch.page = page; |
| 1302 | dev_priv->gtt.base.scratch.addr = dma_addr; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1303 | |
| 1304 | return 0; |
| 1305 | } |
| 1306 | |
| 1307 | static void teardown_scratch_page(struct drm_device *dev) |
| 1308 | { |
| 1309 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1310 | struct page *page = dev_priv->gtt.base.scratch.page; |
| 1311 | |
| 1312 | set_pages_wb(page, 1); |
| 1313 | pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr, |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1314 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1315 | put_page(page); |
| 1316 | __free_page(page); |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1317 | } |
| 1318 | |
| 1319 | static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl) |
| 1320 | { |
| 1321 | snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT; |
| 1322 | snb_gmch_ctl &= SNB_GMCH_GGMS_MASK; |
| 1323 | return snb_gmch_ctl << 20; |
| 1324 | } |
| 1325 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 1326 | static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl) |
| 1327 | { |
| 1328 | bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT; |
| 1329 | bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK; |
| 1330 | if (bdw_gmch_ctl) |
| 1331 | bdw_gmch_ctl = 1 << bdw_gmch_ctl; |
Ben Widawsky | 3a2ffb6 | 2013-11-07 21:40:51 -0800 | [diff] [blame] | 1332 | if (bdw_gmch_ctl > 4) { |
| 1333 | WARN_ON(!i915_preliminary_hw_support); |
| 1334 | return 4<<20; |
| 1335 | } |
| 1336 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 1337 | return bdw_gmch_ctl << 20; |
| 1338 | } |
| 1339 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1340 | static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1341 | { |
| 1342 | snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT; |
| 1343 | snb_gmch_ctl &= SNB_GMCH_GMS_MASK; |
| 1344 | return snb_gmch_ctl << 25; /* 32 MB units */ |
| 1345 | } |
| 1346 | |
Ben Widawsky | 9459d25 | 2013-11-03 16:53:55 -0800 | [diff] [blame] | 1347 | static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl) |
| 1348 | { |
| 1349 | bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT; |
| 1350 | bdw_gmch_ctl &= BDW_GMCH_GMS_MASK; |
| 1351 | return bdw_gmch_ctl << 25; /* 32 MB units */ |
| 1352 | } |
| 1353 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1354 | static int ggtt_probe_common(struct drm_device *dev, |
| 1355 | size_t gtt_size) |
| 1356 | { |
| 1357 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1358 | phys_addr_t gtt_bus_addr; |
| 1359 | int ret; |
| 1360 | |
| 1361 | /* For Modern GENs the PTEs and register space are split in the BAR */ |
| 1362 | gtt_bus_addr = pci_resource_start(dev->pdev, 0) + |
| 1363 | (pci_resource_len(dev->pdev, 0) / 2); |
| 1364 | |
| 1365 | dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size); |
| 1366 | if (!dev_priv->gtt.gsm) { |
| 1367 | DRM_ERROR("Failed to map the gtt page table\n"); |
| 1368 | return -ENOMEM; |
| 1369 | } |
| 1370 | |
| 1371 | ret = setup_scratch_page(dev); |
| 1372 | if (ret) { |
| 1373 | DRM_ERROR("Scratch setup failed\n"); |
| 1374 | /* iounmap will also get called at remove, but meh */ |
| 1375 | iounmap(dev_priv->gtt.gsm); |
| 1376 | } |
| 1377 | |
| 1378 | return ret; |
| 1379 | } |
| 1380 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 1381 | /* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability |
| 1382 | * bits. When using advanced contexts each context stores its own PAT, but |
| 1383 | * writing this data shouldn't be harmful even in those cases. */ |
| 1384 | static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv) |
| 1385 | { |
| 1386 | #define GEN8_PPAT_UC (0<<0) |
| 1387 | #define GEN8_PPAT_WC (1<<0) |
| 1388 | #define GEN8_PPAT_WT (2<<0) |
| 1389 | #define GEN8_PPAT_WB (3<<0) |
| 1390 | #define GEN8_PPAT_ELLC_OVERRIDE (0<<2) |
| 1391 | /* FIXME(BDW): Bspec is completely confused about cache control bits. */ |
| 1392 | #define GEN8_PPAT_LLC (1<<2) |
| 1393 | #define GEN8_PPAT_LLCELLC (2<<2) |
| 1394 | #define GEN8_PPAT_LLCeLLC (3<<2) |
| 1395 | #define GEN8_PPAT_AGE(x) (x<<4) |
| 1396 | #define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8)) |
| 1397 | uint64_t pat; |
| 1398 | |
| 1399 | pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */ |
| 1400 | GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */ |
| 1401 | GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */ |
| 1402 | GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */ |
| 1403 | GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) | |
| 1404 | GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) | |
| 1405 | GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) | |
| 1406 | GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3)); |
| 1407 | |
| 1408 | /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b |
| 1409 | * write would work. */ |
| 1410 | I915_WRITE(GEN8_PRIVATE_PAT, pat); |
| 1411 | I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32); |
| 1412 | } |
| 1413 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1414 | static int gen8_gmch_probe(struct drm_device *dev, |
| 1415 | size_t *gtt_total, |
| 1416 | size_t *stolen, |
| 1417 | phys_addr_t *mappable_base, |
| 1418 | unsigned long *mappable_end) |
| 1419 | { |
| 1420 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1421 | unsigned int gtt_size; |
| 1422 | u16 snb_gmch_ctl; |
| 1423 | int ret; |
| 1424 | |
| 1425 | /* TODO: We're not aware of mappable constraints on gen8 yet */ |
| 1426 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 1427 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 1428 | |
| 1429 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39))) |
| 1430 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39)); |
| 1431 | |
| 1432 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
| 1433 | |
| 1434 | *stolen = gen8_get_stolen_size(snb_gmch_ctl); |
| 1435 | |
| 1436 | gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl); |
Ben Widawsky | d31eb10 | 2013-11-02 21:07:17 -0700 | [diff] [blame] | 1437 | *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1438 | |
Ben Widawsky | fbe5d36 | 2013-11-04 19:56:49 -0800 | [diff] [blame] | 1439 | gen8_setup_private_ppat(dev_priv); |
| 1440 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1441 | ret = ggtt_probe_common(dev, gtt_size); |
| 1442 | |
Ben Widawsky | 94ec8f6 | 2013-11-02 21:07:18 -0700 | [diff] [blame] | 1443 | dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range; |
| 1444 | dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1445 | |
| 1446 | return ret; |
| 1447 | } |
| 1448 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1449 | static int gen6_gmch_probe(struct drm_device *dev, |
| 1450 | size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 1451 | size_t *stolen, |
| 1452 | phys_addr_t *mappable_base, |
| 1453 | unsigned long *mappable_end) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1454 | { |
| 1455 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1456 | unsigned int gtt_size; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1457 | u16 snb_gmch_ctl; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1458 | int ret; |
| 1459 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 1460 | *mappable_base = pci_resource_start(dev->pdev, 2); |
| 1461 | *mappable_end = pci_resource_len(dev->pdev, 2); |
| 1462 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1463 | /* 64/512MB is the current min/max we actually know of, but this is just |
| 1464 | * a coarse sanity check. |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1465 | */ |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 1466 | if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) { |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1467 | DRM_ERROR("Unknown GMADR size (%lx)\n", |
| 1468 | dev_priv->gtt.mappable_end); |
| 1469 | return -ENXIO; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1470 | } |
| 1471 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1472 | if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40))) |
| 1473 | pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40)); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1474 | pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1475 | |
Ben Widawsky | c4ae25e | 2013-05-01 11:00:34 -0700 | [diff] [blame] | 1476 | *stolen = gen6_get_stolen_size(snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1477 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1478 | gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1479 | *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT; |
| 1480 | |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1481 | ret = ggtt_probe_common(dev, gtt_size); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1482 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1483 | dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range; |
| 1484 | dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1485 | |
| 1486 | return ret; |
| 1487 | } |
| 1488 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1489 | static void gen6_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1490 | { |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1491 | |
| 1492 | struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base); |
Ben Widawsky | 5ed1678 | 2013-11-25 09:54:43 -0800 | [diff] [blame] | 1493 | |
| 1494 | drm_mm_takedown(&vm->mm); |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1495 | iounmap(gtt->gsm); |
| 1496 | teardown_scratch_page(vm->dev); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1497 | } |
| 1498 | |
| 1499 | static int i915_gmch_probe(struct drm_device *dev, |
| 1500 | size_t *gtt_total, |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 1501 | size_t *stolen, |
| 1502 | phys_addr_t *mappable_base, |
| 1503 | unsigned long *mappable_end) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1504 | { |
| 1505 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1506 | int ret; |
| 1507 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1508 | ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL); |
| 1509 | if (!ret) { |
| 1510 | DRM_ERROR("failed to set up gmch\n"); |
| 1511 | return -EIO; |
| 1512 | } |
| 1513 | |
Ben Widawsky | 41907dd | 2013-02-08 11:32:47 -0800 | [diff] [blame] | 1514 | intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end); |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1515 | |
| 1516 | dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev); |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1517 | dev_priv->gtt.base.clear_range = i915_ggtt_clear_range; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1518 | |
| 1519 | return 0; |
| 1520 | } |
| 1521 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1522 | static void i915_gmch_remove(struct i915_address_space *vm) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1523 | { |
| 1524 | intel_gmch_remove(); |
| 1525 | } |
| 1526 | |
| 1527 | int i915_gem_gtt_init(struct drm_device *dev) |
| 1528 | { |
| 1529 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1530 | struct i915_gtt *gtt = &dev_priv->gtt; |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1531 | int ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1532 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1533 | if (INTEL_INFO(dev)->gen <= 5) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 1534 | gtt->gtt_probe = i915_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1535 | gtt->base.cleanup = i915_gmch_remove; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1536 | } else if (INTEL_INFO(dev)->gen < 8) { |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 1537 | gtt->gtt_probe = gen6_gmch_probe; |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1538 | gtt->base.cleanup = gen6_gmch_remove; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 1539 | if (IS_HASWELL(dev) && dev_priv->ellc_size) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1540 | gtt->base.pte_encode = iris_pte_encode; |
Ben Widawsky | 4d15c14 | 2013-07-04 11:02:06 -0700 | [diff] [blame] | 1541 | else if (IS_HASWELL(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1542 | gtt->base.pte_encode = hsw_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 1543 | else if (IS_VALLEYVIEW(dev)) |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1544 | gtt->base.pte_encode = byt_pte_encode; |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 1545 | else if (INTEL_INFO(dev)->gen >= 7) |
| 1546 | gtt->base.pte_encode = ivb_pte_encode; |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 1547 | else |
Chris Wilson | 350ec88 | 2013-08-06 13:17:02 +0100 | [diff] [blame] | 1548 | gtt->base.pte_encode = snb_pte_encode; |
Ben Widawsky | 6334013 | 2013-11-04 19:32:22 -0800 | [diff] [blame] | 1549 | } else { |
| 1550 | dev_priv->gtt.gtt_probe = gen8_gmch_probe; |
| 1551 | dev_priv->gtt.base.cleanup = gen6_gmch_remove; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1552 | } |
| 1553 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1554 | ret = gtt->gtt_probe(dev, >t->base.total, >t->stolen_size, |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 1555 | >t->mappable_base, >t->mappable_end); |
Ben Widawsky | a54c0c2 | 2013-01-24 14:45:00 -0800 | [diff] [blame] | 1556 | if (ret) |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1557 | return ret; |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1558 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1559 | gtt->base.dev = dev; |
| 1560 | |
Ben Widawsky | baa09f5 | 2013-01-24 13:49:57 -0800 | [diff] [blame] | 1561 | /* GMADR is the PCI mmio aperture into the global GTT. */ |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 1562 | DRM_INFO("Memory usable by graphics device = %zdM\n", |
| 1563 | gtt->base.total >> 20); |
Ben Widawsky | b2f21b4 | 2013-06-27 16:30:20 -0700 | [diff] [blame] | 1564 | DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20); |
| 1565 | DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20); |
Daniel Vetter | 7faf1ab | 2013-01-24 14:44:55 -0800 | [diff] [blame] | 1566 | |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1567 | return 0; |
Daniel Vetter | 644ec02 | 2012-03-26 09:45:40 +0200 | [diff] [blame] | 1568 | } |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 1569 | |
| 1570 | static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj, |
| 1571 | struct i915_address_space *vm) |
| 1572 | { |
| 1573 | struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL); |
| 1574 | if (vma == NULL) |
| 1575 | return ERR_PTR(-ENOMEM); |
| 1576 | |
| 1577 | INIT_LIST_HEAD(&vma->vma_link); |
| 1578 | INIT_LIST_HEAD(&vma->mm_list); |
| 1579 | INIT_LIST_HEAD(&vma->exec_list); |
| 1580 | vma->vm = vm; |
| 1581 | vma->obj = obj; |
| 1582 | |
| 1583 | switch (INTEL_INFO(vm->dev)->gen) { |
| 1584 | case 8: |
| 1585 | case 7: |
| 1586 | case 6: |
| 1587 | vma->unbind_vma = ggtt_unbind_vma; |
| 1588 | vma->bind_vma = ggtt_bind_vma; |
| 1589 | break; |
| 1590 | case 5: |
| 1591 | case 4: |
| 1592 | case 3: |
| 1593 | case 2: |
| 1594 | BUG_ON(!i915_is_ggtt(vm)); |
| 1595 | vma->unbind_vma = i915_ggtt_unbind_vma; |
| 1596 | vma->bind_vma = i915_ggtt_bind_vma; |
| 1597 | break; |
| 1598 | default: |
| 1599 | BUG(); |
| 1600 | } |
| 1601 | |
| 1602 | /* Keep GGTT vmas first to make debug easier */ |
| 1603 | if (i915_is_ggtt(vm)) |
| 1604 | list_add(&vma->vma_link, &obj->vma_list); |
| 1605 | else |
| 1606 | list_add_tail(&vma->vma_link, &obj->vma_list); |
| 1607 | |
| 1608 | return vma; |
| 1609 | } |
| 1610 | |
| 1611 | struct i915_vma * |
| 1612 | i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj, |
| 1613 | struct i915_address_space *vm) |
| 1614 | { |
| 1615 | struct i915_vma *vma; |
| 1616 | |
| 1617 | vma = i915_gem_obj_to_vma(obj, vm); |
| 1618 | if (!vma) |
| 1619 | vma = __i915_gem_vma_create(obj, vm); |
| 1620 | |
| 1621 | return vma; |
| 1622 | } |