Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Wey-Yi Guy | 901069c | 2011-04-05 09:42:00 -0700 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved. |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 4 | * |
| 5 | * Portions of this file are derived from the ipw3945 project, as well |
| 6 | * as portions of the ieee80211 subsystem header files. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of version 2 of the GNU General Public License as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 15 | * more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along with |
| 18 | * this program; if not, write to the Free Software Foundation, Inc., |
| 19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 20 | * |
| 21 | * The full GNU General Public License is included in this distribution in the |
| 22 | * file called LICENSE. |
| 23 | * |
| 24 | * Contact Information: |
Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 25 | * Intel Linux Wireless <ilw@linux.intel.com> |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 27 | * |
| 28 | *****************************************************************************/ |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 29 | #include <linux/etherdevice.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 31 | #include <linux/sched.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 32 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 33 | #include "iwl-agn.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 34 | #include "iwl-dev.h" |
| 35 | #include "iwl-core.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 36 | #include "iwl-io.h" |
| 37 | #include "iwl-helpers.h" |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 38 | #include "iwl-trans-int-pcie.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 39 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 40 | /** |
| 41 | * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array |
| 42 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 43 | void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 44 | struct iwl_tx_queue *txq, |
| 45 | u16 byte_cnt) |
| 46 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 47 | struct iwlagn_scd_bc_tbl *scd_bc_tbl; |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 48 | struct iwl_trans_pcie *trans_pcie = |
| 49 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 50 | int write_ptr = txq->q.write_ptr; |
| 51 | int txq_id = txq->q.id; |
| 52 | u8 sec_ctl = 0; |
| 53 | u8 sta_id = 0; |
| 54 | u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE; |
| 55 | __le16 bc_ent; |
| 56 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 57 | scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
| 58 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 59 | WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX); |
| 60 | |
| 61 | sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id; |
| 62 | sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl; |
| 63 | |
| 64 | switch (sec_ctl & TX_CMD_SEC_MSK) { |
| 65 | case TX_CMD_SEC_CCM: |
| 66 | len += CCMP_MIC_LEN; |
| 67 | break; |
| 68 | case TX_CMD_SEC_TKIP: |
| 69 | len += TKIP_ICV_LEN; |
| 70 | break; |
| 71 | case TX_CMD_SEC_WEP: |
| 72 | len += WEP_IV_LEN + WEP_ICV_LEN; |
| 73 | break; |
| 74 | } |
| 75 | |
| 76 | bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12)); |
| 77 | |
| 78 | scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent; |
| 79 | |
| 80 | if (write_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 81 | scd_bc_tbl[txq_id]. |
| 82 | tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent; |
| 83 | } |
| 84 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 85 | /** |
| 86 | * iwl_txq_update_write_ptr - Send new write index to hardware |
| 87 | */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 88 | void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 89 | { |
| 90 | u32 reg = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 91 | int txq_id = txq->q.id; |
| 92 | |
| 93 | if (txq->need_update == 0) |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 94 | return; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 95 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 96 | if (hw_params(trans).shadow_reg_enable) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 97 | /* shadow register enabled */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 98 | iwl_write32(bus(trans), HBUS_TARG_WRPTR, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 99 | txq->q.write_ptr | (txq_id << 8)); |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 100 | } else { |
| 101 | /* if we're trying to save power */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 102 | if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 103 | /* wake up nic if it's powered down ... |
| 104 | * uCode will wake up, and interrupt us again, so next |
| 105 | * time we'll skip this part. */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 106 | reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 107 | |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 108 | if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 109 | IWL_DEBUG_INFO(trans, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 110 | "Tx queue %d requesting wakeup," |
| 111 | " GP1 = 0x%x\n", txq_id, reg); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 112 | iwl_set_bit(bus(trans), CSR_GP_CNTRL, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 113 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 114 | return; |
| 115 | } |
| 116 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 117 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 118 | txq->q.write_ptr | (txq_id << 8)); |
| 119 | |
| 120 | /* |
| 121 | * else not in power-save mode, |
| 122 | * uCode will never sleep when we're |
| 123 | * trying to tx (during RFKILL, we're not trying to tx). |
| 124 | */ |
| 125 | } else |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 126 | iwl_write32(bus(trans), HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 127 | txq->q.write_ptr | (txq_id << 8)); |
| 128 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 129 | txq->need_update = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 130 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 131 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 132 | static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
| 133 | { |
| 134 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 135 | |
| 136 | dma_addr_t addr = get_unaligned_le32(&tb->lo); |
| 137 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 138 | addr |= |
| 139 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; |
| 140 | |
| 141 | return addr; |
| 142 | } |
| 143 | |
| 144 | static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) |
| 145 | { |
| 146 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 147 | |
| 148 | return le16_to_cpu(tb->hi_n_len) >> 4; |
| 149 | } |
| 150 | |
| 151 | static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, |
| 152 | dma_addr_t addr, u16 len) |
| 153 | { |
| 154 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 155 | u16 hi_n_len = len << 4; |
| 156 | |
| 157 | put_unaligned_le32(addr, &tb->lo); |
| 158 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 159 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; |
| 160 | |
| 161 | tb->hi_n_len = cpu_to_le16(hi_n_len); |
| 162 | |
| 163 | tfd->num_tbs = idx + 1; |
| 164 | } |
| 165 | |
| 166 | static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd) |
| 167 | { |
| 168 | return tfd->num_tbs & 0x1f; |
| 169 | } |
| 170 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 171 | static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 172 | struct iwl_tfd *tfd, enum dma_data_direction dma_dir) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 173 | { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 174 | int i; |
| 175 | int num_tbs; |
| 176 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 177 | /* Sanity check on number of chunks */ |
| 178 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 179 | |
| 180 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 181 | IWL_ERR(trans, "Too many chunks: %i\n", num_tbs); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 182 | /* @todo issue fatal error, it is quite serious situation */ |
| 183 | return; |
| 184 | } |
| 185 | |
| 186 | /* Unmap tx_cmd */ |
| 187 | if (num_tbs) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 188 | dma_unmap_single(bus(trans)->dev, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 189 | dma_unmap_addr(meta, mapping), |
| 190 | dma_unmap_len(meta, len), |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 191 | DMA_BIDIRECTIONAL); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 192 | |
| 193 | /* Unmap chunks, if any. */ |
| 194 | for (i = 1; i < num_tbs; i++) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 195 | dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i), |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 196 | iwl_tfd_tb_get_len(tfd, i), dma_dir); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | /** |
| 200 | * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 201 | * @trans - transport private data |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 202 | * @txq - tx queue |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 203 | * @index - the index of the TFD to be freed |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 204 | * |
| 205 | * Does NOT advance any TFD circular buffer read/write indexes |
| 206 | * Does NOT free the TFD itself (which is within circular buffer) |
| 207 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 208 | void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq, |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 209 | int index) |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 210 | { |
| 211 | struct iwl_tfd *tfd_tmp = txq->tfds; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 212 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 213 | iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 214 | DMA_TO_DEVICE); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 215 | |
| 216 | /* free SKB */ |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 217 | if (txq->skbs) { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 218 | struct sk_buff *skb; |
| 219 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 220 | skb = txq->skbs[index]; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 221 | |
| 222 | /* can be called from irqs-disabled context */ |
| 223 | if (skb) { |
| 224 | dev_kfree_skb_any(skb); |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 225 | txq->skbs[index] = NULL; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 226 | } |
| 227 | } |
| 228 | } |
| 229 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 230 | int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans, |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 231 | struct iwl_tx_queue *txq, |
| 232 | dma_addr_t addr, u16 len, |
Johannes Berg | 4c42db0 | 2011-05-04 07:50:48 -0700 | [diff] [blame] | 233 | u8 reset) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 234 | { |
| 235 | struct iwl_queue *q; |
| 236 | struct iwl_tfd *tfd, *tfd_tmp; |
| 237 | u32 num_tbs; |
| 238 | |
| 239 | q = &txq->q; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 240 | tfd_tmp = txq->tfds; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 241 | tfd = &tfd_tmp[q->write_ptr]; |
| 242 | |
| 243 | if (reset) |
| 244 | memset(tfd, 0, sizeof(*tfd)); |
| 245 | |
| 246 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 247 | |
| 248 | /* Each TFD can point to a maximum 20 Tx buffers */ |
| 249 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 250 | IWL_ERR(trans, "Error can not send more than %d chunks\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 251 | IWL_NUM_OF_TBS); |
| 252 | return -EINVAL; |
| 253 | } |
| 254 | |
| 255 | if (WARN_ON(addr & ~DMA_BIT_MASK(36))) |
| 256 | return -EINVAL; |
| 257 | |
| 258 | if (unlikely(addr & ~IWL_TX_DMA_MASK)) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 259 | IWL_ERR(trans, "Unaligned address = %llx\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 260 | (unsigned long long)addr); |
| 261 | |
| 262 | iwl_tfd_set_tb(tfd, num_tbs, addr, len); |
| 263 | |
| 264 | return 0; |
| 265 | } |
| 266 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 267 | /*************** DMA-QUEUE-GENERAL-FUNCTIONS ***** |
| 268 | * DMA services |
| 269 | * |
| 270 | * Theory of operation |
| 271 | * |
| 272 | * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer |
| 273 | * of buffer descriptors, each of which points to one or more data buffers for |
| 274 | * the device to read from or fill. Driver and device exchange status of each |
| 275 | * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty |
| 276 | * entries in each circular buffer, to protect against confusing empty and full |
| 277 | * queue states. |
| 278 | * |
| 279 | * The device reads or writes the data in the queues via the device's several |
| 280 | * DMA/FIFO channels. Each queue is mapped to a single DMA channel. |
| 281 | * |
| 282 | * For Tx queue, there are low mark and high mark limits. If, after queuing |
| 283 | * the packet for Tx, free space become < low mark, Tx queue stopped. When |
| 284 | * reclaiming packets (on 'tx done IRQ), if free space become > high mark, |
| 285 | * Tx queue resumed. |
| 286 | * |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 287 | ***************************************************/ |
| 288 | |
| 289 | int iwl_queue_space(const struct iwl_queue *q) |
| 290 | { |
| 291 | int s = q->read_ptr - q->write_ptr; |
| 292 | |
| 293 | if (q->read_ptr > q->write_ptr) |
| 294 | s -= q->n_bd; |
| 295 | |
| 296 | if (s <= 0) |
| 297 | s += q->n_window; |
| 298 | /* keep some reserve to not confuse empty and full situations */ |
| 299 | s -= 2; |
| 300 | if (s < 0) |
| 301 | s = 0; |
| 302 | return s; |
| 303 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 304 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 305 | /** |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 306 | * iwl_queue_init - Initialize queue's high/low-water and read/write indexes |
| 307 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 308 | int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 309 | { |
| 310 | q->n_bd = count; |
| 311 | q->n_window = slots_num; |
| 312 | q->id = id; |
| 313 | |
| 314 | /* count must be power-of-two size, otherwise iwl_queue_inc_wrap |
| 315 | * and iwl_queue_dec_wrap are broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 316 | if (WARN_ON(!is_power_of_2(count))) |
| 317 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 318 | |
| 319 | /* slots_num must be power-of-two size, otherwise |
| 320 | * get_cmd_index is broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 321 | if (WARN_ON(!is_power_of_2(slots_num))) |
| 322 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 323 | |
| 324 | q->low_mark = q->n_window / 4; |
| 325 | if (q->low_mark < 4) |
| 326 | q->low_mark = 4; |
| 327 | |
| 328 | q->high_mark = q->n_window / 8; |
| 329 | if (q->high_mark < 2) |
| 330 | q->high_mark = 2; |
| 331 | |
| 332 | q->write_ptr = q->read_ptr = 0; |
| 333 | |
| 334 | return 0; |
| 335 | } |
| 336 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 337 | static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 338 | struct iwl_tx_queue *txq) |
| 339 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 340 | struct iwl_trans_pcie *trans_pcie = |
| 341 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 342 | struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 343 | int txq_id = txq->q.id; |
| 344 | int read_ptr = txq->q.read_ptr; |
| 345 | u8 sta_id = 0; |
| 346 | __le16 bc_ent; |
| 347 | |
| 348 | WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX); |
| 349 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 350 | if (txq_id != trans->shrd->cmd_queue) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 351 | sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id; |
| 352 | |
| 353 | bc_ent = cpu_to_le16(1 | (sta_id << 12)); |
| 354 | scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent; |
| 355 | |
| 356 | if (read_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 357 | scd_bc_tbl[txq_id]. |
| 358 | tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent; |
| 359 | } |
| 360 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 361 | static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 362 | u16 txq_id) |
| 363 | { |
| 364 | u32 tbl_dw_addr; |
| 365 | u32 tbl_dw; |
| 366 | u16 scd_q2ratid; |
| 367 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 368 | struct iwl_trans_pcie *trans_pcie = |
| 369 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 370 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 371 | scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK; |
| 372 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 373 | tbl_dw_addr = trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 374 | SCD_TRANS_TBL_OFFSET_QUEUE(txq_id); |
| 375 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 376 | tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 377 | |
| 378 | if (txq_id & 0x1) |
| 379 | tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF); |
| 380 | else |
| 381 | tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000); |
| 382 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 383 | iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 384 | |
| 385 | return 0; |
| 386 | } |
| 387 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 388 | static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 389 | { |
| 390 | /* Simply stop the queue, but don't change any configuration; |
| 391 | * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 392 | iwl_write_prph(bus(trans), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 393 | SCD_QUEUE_STATUS_BITS(txq_id), |
| 394 | (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)| |
| 395 | (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN)); |
| 396 | } |
| 397 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 398 | void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 399 | int txq_id, u32 index) |
| 400 | { |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 401 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 402 | (index & 0xff) | (txq_id << 8)); |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 403 | iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 404 | } |
| 405 | |
| 406 | void iwl_trans_tx_queue_set_status(struct iwl_priv *priv, |
| 407 | struct iwl_tx_queue *txq, |
| 408 | int tx_fifo_id, int scd_retry) |
| 409 | { |
| 410 | int txq_id = txq->q.id; |
| 411 | int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0; |
| 412 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 413 | iwl_write_prph(bus(priv), SCD_QUEUE_STATUS_BITS(txq_id), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 414 | (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) | |
| 415 | (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) | |
| 416 | (1 << SCD_QUEUE_STTS_REG_POS_WSL) | |
| 417 | SCD_QUEUE_STTS_REG_MSK); |
| 418 | |
| 419 | txq->sched_retry = scd_retry; |
| 420 | |
| 421 | IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n", |
| 422 | active ? "Activate" : "Deactivate", |
| 423 | scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id); |
| 424 | } |
| 425 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 426 | static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie, |
| 427 | u8 ctx, u16 tid) |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 428 | { |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 429 | const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx]; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 430 | if (likely(tid < ARRAY_SIZE(tid_to_ac))) |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 431 | return ac_to_fifo[tid_to_ac[tid]]; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 432 | |
| 433 | /* no support for TIDs 8-15 yet */ |
| 434 | return -EINVAL; |
| 435 | } |
| 436 | |
| 437 | void iwl_trans_pcie_txq_agg_setup(struct iwl_priv *priv, |
| 438 | enum iwl_rxon_context_id ctx, int sta_id, |
| 439 | int tid, int frame_limit) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 440 | { |
| 441 | int tx_fifo, txq_id, ssn_idx; |
| 442 | u16 ra_tid; |
| 443 | unsigned long flags; |
| 444 | struct iwl_tid_data *tid_data; |
| 445 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 446 | struct iwl_trans *trans = trans(priv); |
| 447 | struct iwl_trans_pcie *trans_pcie = |
| 448 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 449 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 450 | if (WARN_ON(sta_id == IWL_INVALID_STATION)) |
| 451 | return; |
Emmanuel Grumbach | 5f85a78 | 2011-08-25 23:11:18 -0700 | [diff] [blame] | 452 | if (WARN_ON(tid >= IWL_MAX_TID_COUNT)) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 453 | return; |
| 454 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 455 | tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid); |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 456 | if (WARN_ON(tx_fifo < 0)) { |
| 457 | IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo); |
| 458 | return; |
| 459 | } |
| 460 | |
Emmanuel Grumbach | f39c95e | 2011-08-25 23:10:47 -0700 | [diff] [blame] | 461 | spin_lock_irqsave(&priv->shrd->sta_lock, flags); |
Emmanuel Grumbach | 5f85a78 | 2011-08-25 23:11:18 -0700 | [diff] [blame] | 462 | tid_data = &priv->shrd->tid_data[sta_id][tid]; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 463 | ssn_idx = SEQ_TO_SN(tid_data->seq_number); |
| 464 | txq_id = tid_data->agg.txq_id; |
Emmanuel Grumbach | f39c95e | 2011-08-25 23:10:47 -0700 | [diff] [blame] | 465 | spin_unlock_irqrestore(&priv->shrd->sta_lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 466 | |
| 467 | ra_tid = BUILD_RAxTID(sta_id, tid); |
| 468 | |
Emmanuel Grumbach | 10b15e6 | 2011-08-25 23:10:43 -0700 | [diff] [blame] | 469 | spin_lock_irqsave(&priv->shrd->lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 470 | |
| 471 | /* Stop this Tx queue before configuring it */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 472 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 473 | |
| 474 | /* Map receiver-address / traffic-ID to this queue */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 475 | iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 476 | |
| 477 | /* Set this queue as a chain-building queue */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 478 | iwl_set_bits_prph(bus(priv), SCD_QUEUECHAIN_SEL, (1<<txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 479 | |
| 480 | /* enable aggregations for the queue */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 481 | iwl_set_bits_prph(bus(priv), SCD_AGGR_SEL, (1<<txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 482 | |
| 483 | /* Place first TFD at index corresponding to start sequence number. |
| 484 | * Assumes that ssn_idx is valid (!= 0xFFF) */ |
| 485 | priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff); |
| 486 | priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 487 | iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 488 | |
| 489 | /* Set up Tx window size and frame limit for this queue */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 490 | iwl_write_targ_mem(bus(priv), trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 491 | SCD_CONTEXT_QUEUE_OFFSET(txq_id) + |
| 492 | sizeof(u32), |
| 493 | ((frame_limit << |
| 494 | SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & |
| 495 | SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | |
| 496 | ((frame_limit << |
| 497 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
| 498 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); |
| 499 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 500 | iwl_set_bits_prph(bus(priv), SCD_INTERRUPT_MASK, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 501 | |
| 502 | /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */ |
| 503 | iwl_trans_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1); |
| 504 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 505 | priv->txq[txq_id].sta_id = sta_id; |
| 506 | priv->txq[txq_id].tid = tid; |
| 507 | |
Emmanuel Grumbach | 10b15e6 | 2011-08-25 23:10:43 -0700 | [diff] [blame] | 508 | spin_unlock_irqrestore(&priv->shrd->lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 509 | } |
| 510 | |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 511 | /* |
| 512 | * Find first available (lowest unused) Tx Queue, mark it "active". |
| 513 | * Called only when finding queue for aggregation. |
| 514 | * Should never return anything < 7, because they should already |
| 515 | * be in use as EDCA AC (0-3), Command (4), reserved (5, 6) |
| 516 | */ |
| 517 | static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans) |
| 518 | { |
| 519 | int txq_id; |
| 520 | |
| 521 | for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) |
| 522 | if (!test_and_set_bit(txq_id, |
| 523 | &priv(trans)->txq_ctx_active_msk)) |
| 524 | return txq_id; |
| 525 | return -1; |
| 526 | } |
| 527 | |
| 528 | int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans, |
| 529 | enum iwl_rxon_context_id ctx, int sta_id, |
| 530 | int tid, u16 *ssn) |
| 531 | { |
| 532 | struct iwl_tid_data *tid_data; |
| 533 | unsigned long flags; |
| 534 | u16 txq_id; |
| 535 | struct iwl_priv *priv = priv(trans); |
| 536 | |
| 537 | txq_id = iwlagn_txq_ctx_activate_free(trans); |
| 538 | if (txq_id == -1) { |
| 539 | IWL_ERR(trans, "No free aggregation queue available\n"); |
| 540 | return -ENXIO; |
| 541 | } |
| 542 | |
| 543 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 544 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 545 | *ssn = SEQ_TO_SN(tid_data->seq_number); |
| 546 | tid_data->agg.txq_id = txq_id; |
| 547 | iwl_set_swq_id(&priv->txq[txq_id], get_ac_from_tid(tid), txq_id); |
| 548 | |
| 549 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 550 | if (tid_data->tfds_in_queue == 0) { |
| 551 | IWL_DEBUG_HT(trans, "HW queue is empty\n"); |
| 552 | tid_data->agg.state = IWL_AGG_ON; |
| 553 | iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid); |
| 554 | } else { |
| 555 | IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW" |
| 556 | "queue\n", tid_data->tfds_in_queue); |
| 557 | tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA; |
| 558 | } |
| 559 | spin_unlock_irqrestore(&priv->shrd->sta_lock, flags); |
| 560 | |
| 561 | return 0; |
| 562 | } |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 563 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame^] | 564 | void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id) |
| 565 | { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 566 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 567 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame^] | 568 | iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 569 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame^] | 570 | priv(trans)->txq[txq_id].q.read_ptr = 0; |
| 571 | priv(trans)->txq[txq_id].q.write_ptr = 0; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 572 | /* supposes that ssn_idx is valid (!= 0xFFF) */ |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 573 | iwl_trans_set_wr_ptrs(trans, txq_id, 0); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 574 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame^] | 575 | iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id)); |
| 576 | iwl_txq_ctx_deactivate(priv(trans), txq_id); |
| 577 | iwl_trans_tx_queue_set_status(priv(trans), |
| 578 | &priv(trans)->txq[txq_id], 0, 0); |
| 579 | } |
| 580 | |
| 581 | int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, |
| 582 | enum iwl_rxon_context_id ctx, int sta_id, |
| 583 | int tid) |
| 584 | { |
| 585 | unsigned long flags; |
| 586 | int read_ptr, write_ptr; |
| 587 | struct iwl_tid_data *tid_data; |
| 588 | int txq_id; |
| 589 | |
| 590 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 591 | |
| 592 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 593 | txq_id = tid_data->agg.txq_id; |
| 594 | |
| 595 | if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) || |
| 596 | (IWLAGN_FIRST_AMPDU_QUEUE + |
| 597 | hw_params(trans).num_ampdu_queues <= txq_id)) { |
| 598 | IWL_ERR(trans, |
| 599 | "queue number out of range: %d, must be %d to %d\n", |
| 600 | txq_id, IWLAGN_FIRST_AMPDU_QUEUE, |
| 601 | IWLAGN_FIRST_AMPDU_QUEUE + |
| 602 | hw_params(trans).num_ampdu_queues - 1); |
| 603 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 604 | return -EINVAL; |
| 605 | } |
| 606 | |
| 607 | switch (trans->shrd->tid_data[sta_id][tid].agg.state) { |
| 608 | case IWL_EMPTYING_HW_QUEUE_ADDBA: |
| 609 | /* |
| 610 | * This can happen if the peer stops aggregation |
| 611 | * again before we've had a chance to drain the |
| 612 | * queue we selected previously, i.e. before the |
| 613 | * session was really started completely. |
| 614 | */ |
| 615 | IWL_DEBUG_HT(trans, "AGG stop before setup done\n"); |
| 616 | goto turn_off; |
| 617 | case IWL_AGG_ON: |
| 618 | break; |
| 619 | default: |
| 620 | IWL_WARN(trans, "Stopping AGG while state not ON" |
| 621 | "or starting\n"); |
| 622 | } |
| 623 | |
| 624 | write_ptr = priv(trans)->txq[txq_id].q.write_ptr; |
| 625 | read_ptr = priv(trans)->txq[txq_id].q.read_ptr; |
| 626 | |
| 627 | /* The queue is not empty */ |
| 628 | if (write_ptr != read_ptr) { |
| 629 | IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n"); |
| 630 | trans->shrd->tid_data[sta_id][tid].agg.state = |
| 631 | IWL_EMPTYING_HW_QUEUE_DELBA; |
| 632 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 633 | return 0; |
| 634 | } |
| 635 | |
| 636 | IWL_DEBUG_HT(trans, "HW queue is empty\n"); |
| 637 | turn_off: |
| 638 | trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF; |
| 639 | |
| 640 | /* do not restore/save irqs */ |
| 641 | spin_unlock(&trans->shrd->sta_lock); |
| 642 | spin_lock(&trans->shrd->lock); |
| 643 | |
| 644 | iwl_trans_pcie_txq_agg_disable(trans, txq_id); |
| 645 | |
| 646 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
| 647 | |
| 648 | iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 649 | |
| 650 | return 0; |
| 651 | } |
| 652 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 653 | /*************** HOST COMMAND QUEUE FUNCTIONS *****/ |
| 654 | |
| 655 | /** |
| 656 | * iwl_enqueue_hcmd - enqueue a uCode command |
| 657 | * @priv: device private data point |
| 658 | * @cmd: a point to the ucode command structure |
| 659 | * |
| 660 | * The function returns < 0 values to indicate the operation is |
| 661 | * failed. On success, it turns the index (> 0) of command in the |
| 662 | * command queue. |
| 663 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 664 | static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 665 | { |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 666 | struct iwl_tx_queue *txq = &priv(trans)->txq[trans->shrd->cmd_queue]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 667 | struct iwl_queue *q = &txq->q; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 668 | struct iwl_device_cmd *out_cmd; |
| 669 | struct iwl_cmd_meta *out_meta; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 670 | dma_addr_t phys_addr; |
| 671 | unsigned long flags; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 672 | u32 idx; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 673 | u16 copy_size, cmd_size; |
Wey-Yi Guy | 0975cc8 | 2010-07-31 08:34:07 -0700 | [diff] [blame] | 674 | bool is_ct_kill = false; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 675 | bool had_nocopy = false; |
| 676 | int i; |
| 677 | u8 *cmd_dest; |
| 678 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 679 | const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {}; |
| 680 | int trace_lens[IWL_MAX_CMD_TFDS + 1] = {}; |
| 681 | int trace_idx; |
| 682 | #endif |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 683 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 684 | if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) { |
| 685 | IWL_WARN(trans, "fw recovery, no hcmd send\n"); |
Wey-Yi Guy | 3083d03 | 2011-05-06 17:06:44 -0700 | [diff] [blame] | 686 | return -EIO; |
| 687 | } |
| 688 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 689 | if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) && |
Wey-Yi Guy | eedb6e3 | 2011-07-08 08:46:27 -0700 | [diff] [blame] | 690 | !(cmd->flags & CMD_ON_DEMAND)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 691 | IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n"); |
Wey-Yi Guy | eedb6e3 | 2011-07-08 08:46:27 -0700 | [diff] [blame] | 692 | return -EIO; |
| 693 | } |
| 694 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 695 | copy_size = sizeof(out_cmd->hdr); |
| 696 | cmd_size = sizeof(out_cmd->hdr); |
| 697 | |
| 698 | /* need one for the header if the first is NOCOPY */ |
| 699 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1); |
| 700 | |
| 701 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 702 | if (!cmd->len[i]) |
| 703 | continue; |
| 704 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) { |
| 705 | had_nocopy = true; |
| 706 | } else { |
| 707 | /* NOCOPY must not be followed by normal! */ |
| 708 | if (WARN_ON(had_nocopy)) |
| 709 | return -EINVAL; |
| 710 | copy_size += cmd->len[i]; |
| 711 | } |
| 712 | cmd_size += cmd->len[i]; |
| 713 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 714 | |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 715 | /* |
| 716 | * If any of the command structures end up being larger than |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 717 | * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically |
| 718 | * allocated into separate TFDs, then we will need to |
| 719 | * increase the size of the buffers. |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 720 | */ |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 721 | if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE)) |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 722 | return -EINVAL; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 723 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 724 | if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) { |
| 725 | IWL_WARN(trans, "Not sending command - %s KILL\n", |
| 726 | iwl_is_rfkill(trans->shrd) ? "RF" : "CT"); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 727 | return -EIO; |
| 728 | } |
| 729 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 730 | spin_lock_irqsave(&trans->hcmd_lock, flags); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 731 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 732 | if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) { |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 733 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 734 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 735 | IWL_ERR(trans, "No space in command queue\n"); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 736 | is_ct_kill = iwl_check_for_ct_kill(priv(trans)); |
Wey-Yi Guy | 0975cc8 | 2010-07-31 08:34:07 -0700 | [diff] [blame] | 737 | if (!is_ct_kill) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 738 | IWL_ERR(trans, "Restarting adapter queue is full\n"); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 739 | iwlagn_fw_error(priv(trans), false); |
Wey-Yi Guy | 7812b16 | 2009-10-02 13:43:58 -0700 | [diff] [blame] | 740 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 741 | return -ENOSPC; |
| 742 | } |
| 743 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 744 | idx = get_cmd_index(q, q->write_ptr); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 745 | out_cmd = txq->cmd[idx]; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 746 | out_meta = &txq->meta[idx]; |
| 747 | |
Daniel C Halperin | 8ce73f3 | 2009-07-31 14:28:06 -0700 | [diff] [blame] | 748 | memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 749 | if (cmd->flags & CMD_WANT_SKB) |
| 750 | out_meta->source = cmd; |
| 751 | if (cmd->flags & CMD_ASYNC) |
| 752 | out_meta->callback = cmd->callback; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 753 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 754 | /* set up the header */ |
| 755 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 756 | out_cmd->hdr.cmd = cmd->id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 757 | out_cmd->hdr.flags = 0; |
Emmanuel Grumbach | cefeaa5 | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 758 | out_cmd->hdr.sequence = |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 759 | cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) | |
Emmanuel Grumbach | cefeaa5 | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 760 | INDEX_TO_SEQ(q->write_ptr)); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 761 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 762 | /* and copy the data that needs to be copied */ |
| 763 | |
| 764 | cmd_dest = &out_cmd->cmd.payload[0]; |
| 765 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 766 | if (!cmd->len[i]) |
| 767 | continue; |
| 768 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) |
| 769 | break; |
| 770 | memcpy(cmd_dest, cmd->data[i], cmd->len[i]); |
| 771 | cmd_dest += cmd->len[i]; |
Esti Kummer | ded2ae7 | 2008-08-04 16:00:45 +0800 | [diff] [blame] | 772 | } |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 773 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 774 | IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, " |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 775 | "%d bytes at %d[%d]:%d\n", |
| 776 | get_cmd_string(out_cmd->hdr.cmd), |
| 777 | out_cmd->hdr.cmd, |
| 778 | le16_to_cpu(out_cmd->hdr.sequence), cmd_size, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 779 | q->write_ptr, idx, trans->shrd->cmd_queue); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 780 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 781 | phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size, |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 782 | DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 783 | if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) { |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 784 | idx = -ENOMEM; |
| 785 | goto out; |
| 786 | } |
| 787 | |
FUJITA Tomonori | 2e72444 | 2010-06-03 14:19:20 +0900 | [diff] [blame] | 788 | dma_unmap_addr_set(out_meta, mapping, phys_addr); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 789 | dma_unmap_len_set(out_meta, len, copy_size); |
| 790 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 791 | iwlagn_txq_attach_buf_to_tfd(trans, txq, |
| 792 | phys_addr, copy_size, 1); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 793 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 794 | trace_bufs[0] = &out_cmd->hdr; |
| 795 | trace_lens[0] = copy_size; |
| 796 | trace_idx = 1; |
| 797 | #endif |
| 798 | |
| 799 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 800 | if (!cmd->len[i]) |
| 801 | continue; |
| 802 | if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)) |
| 803 | continue; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 804 | phys_addr = dma_map_single(bus(trans)->dev, |
| 805 | (void *)cmd->data[i], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 806 | cmd->len[i], DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 807 | if (dma_mapping_error(bus(trans)->dev, phys_addr)) { |
| 808 | iwlagn_unmap_tfd(trans, out_meta, |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 809 | &txq->tfds[q->write_ptr], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 810 | DMA_BIDIRECTIONAL); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 811 | idx = -ENOMEM; |
| 812 | goto out; |
| 813 | } |
| 814 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 815 | iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 816 | cmd->len[i], 0); |
| 817 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 818 | trace_bufs[trace_idx] = cmd->data[i]; |
| 819 | trace_lens[trace_idx] = cmd->len[i]; |
| 820 | trace_idx++; |
| 821 | #endif |
| 822 | } |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 823 | |
Emmanuel Grumbach | afaf6b5 | 2011-07-08 08:46:09 -0700 | [diff] [blame] | 824 | out_meta->flags = cmd->flags; |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 825 | |
| 826 | txq->need_update = 1; |
| 827 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 828 | /* check that tracing gets all possible blocks */ |
| 829 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3); |
| 830 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 831 | trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 832 | trace_bufs[0], trace_lens[0], |
| 833 | trace_bufs[1], trace_lens[1], |
| 834 | trace_bufs[2], trace_lens[2]); |
| 835 | #endif |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 836 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 837 | /* Increment and update queue's write index */ |
| 838 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 839 | iwl_txq_update_write_ptr(trans, txq); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 840 | |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 841 | out: |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 842 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 843 | return idx; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 844 | } |
| 845 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 846 | /** |
| 847 | * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd |
| 848 | * |
| 849 | * When FW advances 'R' index, all entries between old and new 'R' index |
| 850 | * need to be reclaimed. As result, some free space forms. If there is |
| 851 | * enough free space (> low mark), wake the stack that feeds us. |
| 852 | */ |
Daniel Halperin | 20ba286 | 2011-05-16 21:46:28 -0700 | [diff] [blame] | 853 | static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id, int idx) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 854 | { |
| 855 | struct iwl_tx_queue *txq = &priv->txq[txq_id]; |
| 856 | struct iwl_queue *q = &txq->q; |
| 857 | int nfreed = 0; |
| 858 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 859 | if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) { |
Daniel Halperin | 2e5d04d | 2011-05-27 08:40:28 -0700 | [diff] [blame] | 860 | IWL_ERR(priv, "%s: Read index for DMA queue txq id (%d), " |
| 861 | "index %d is out of range [0-%d] %d %d.\n", __func__, |
| 862 | txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 863 | return; |
| 864 | } |
| 865 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 866 | for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx; |
| 867 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 868 | |
| 869 | if (nfreed++ > 0) { |
Winkler, Tomas | 15b1687 | 2008-12-19 10:37:33 +0800 | [diff] [blame] | 870 | IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx, |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 871 | q->write_ptr, q->read_ptr); |
Johannes Berg | e649437 | 2011-04-05 09:41:58 -0700 | [diff] [blame] | 872 | iwlagn_fw_error(priv, false); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 873 | } |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 874 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 875 | } |
| 876 | } |
| 877 | |
| 878 | /** |
| 879 | * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them |
| 880 | * @rxb: Rx buffer to reclaim |
| 881 | * |
| 882 | * If an Rx buffer has an async callback associated with it the callback |
| 883 | * will be executed. The attached skb (if present) will only be freed |
| 884 | * if the callback returns 1 |
| 885 | */ |
| 886 | void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb) |
| 887 | { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 888 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 889 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
| 890 | int txq_id = SEQ_TO_QUEUE(sequence); |
| 891 | int index = SEQ_TO_INDEX(sequence); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 892 | int cmd_index; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 893 | struct iwl_device_cmd *cmd; |
| 894 | struct iwl_cmd_meta *meta; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 895 | struct iwl_trans *trans = trans(priv); |
| 896 | struct iwl_tx_queue *txq = &priv->txq[trans->shrd->cmd_queue]; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 897 | unsigned long flags; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 898 | |
| 899 | /* If a Tx command is being handled and it isn't in the actual |
| 900 | * command queue then there a command routing bug has been introduced |
| 901 | * in the queue management code. */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 902 | if (WARN(txq_id != trans->shrd->cmd_queue, |
Johannes Berg | 13bb948 | 2010-08-23 10:46:33 +0200 | [diff] [blame] | 903 | "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n", |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 904 | txq_id, trans->shrd->cmd_queue, sequence, |
| 905 | priv->txq[trans->shrd->cmd_queue].q.read_ptr, |
| 906 | priv->txq[trans->shrd->cmd_queue].q.write_ptr)) { |
Reinette Chatre | ec74116 | 2009-07-24 11:13:08 -0700 | [diff] [blame] | 907 | iwl_print_hex_error(priv, pkt, 32); |
Johannes Berg | 55d6a3c | 2008-09-23 19:18:43 +0200 | [diff] [blame] | 908 | return; |
Winkler, Tomas | 01ef9323 | 2008-11-07 09:58:45 -0800 | [diff] [blame] | 909 | } |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 910 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 911 | cmd_index = get_cmd_index(&txq->q, index); |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 912 | cmd = txq->cmd[cmd_index]; |
| 913 | meta = &txq->meta[cmd_index]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 914 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 915 | iwlagn_unmap_tfd(trans, meta, &txq->tfds[index], |
| 916 | DMA_BIDIRECTIONAL); |
Reinette Chatre | c33de62 | 2009-10-30 14:36:10 -0700 | [diff] [blame] | 917 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 918 | /* Input error checking is done when commands are added to queue. */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 919 | if (meta->flags & CMD_WANT_SKB) { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 920 | meta->source->reply_page = (unsigned long)rxb_addr(rxb); |
| 921 | rxb->page = NULL; |
Stanislaw Gruszka | 2624e96 | 2011-04-20 16:02:58 +0200 | [diff] [blame] | 922 | } else if (meta->callback) |
| 923 | meta->callback(priv, cmd, pkt); |
| 924 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 925 | spin_lock_irqsave(&trans->hcmd_lock, flags); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 926 | |
Daniel Halperin | 20ba286 | 2011-05-16 21:46:28 -0700 | [diff] [blame] | 927 | iwl_hcmd_queue_reclaim(priv, txq_id, index); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 928 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 929 | if (!(meta->flags & CMD_ASYNC)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 930 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 931 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n", |
Reinette Chatre | d2dfe6d | 2010-02-18 22:03:04 -0800 | [diff] [blame] | 932 | get_cmd_string(cmd->hdr.cmd)); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 933 | wake_up_interruptible(&priv->wait_command_queue); |
| 934 | } |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 935 | |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 936 | meta->flags = 0; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 937 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 938 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 939 | } |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 940 | |
| 941 | const char *get_cmd_string(u8 cmd) |
| 942 | { |
| 943 | switch (cmd) { |
| 944 | IWL_CMD(REPLY_ALIVE); |
| 945 | IWL_CMD(REPLY_ERROR); |
| 946 | IWL_CMD(REPLY_RXON); |
| 947 | IWL_CMD(REPLY_RXON_ASSOC); |
| 948 | IWL_CMD(REPLY_QOS_PARAM); |
| 949 | IWL_CMD(REPLY_RXON_TIMING); |
| 950 | IWL_CMD(REPLY_ADD_STA); |
| 951 | IWL_CMD(REPLY_REMOVE_STA); |
| 952 | IWL_CMD(REPLY_REMOVE_ALL_STA); |
| 953 | IWL_CMD(REPLY_TXFIFO_FLUSH); |
| 954 | IWL_CMD(REPLY_WEPKEY); |
| 955 | IWL_CMD(REPLY_TX); |
| 956 | IWL_CMD(REPLY_LEDS_CMD); |
| 957 | IWL_CMD(REPLY_TX_LINK_QUALITY_CMD); |
| 958 | IWL_CMD(COEX_PRIORITY_TABLE_CMD); |
| 959 | IWL_CMD(COEX_MEDIUM_NOTIFICATION); |
| 960 | IWL_CMD(COEX_EVENT_CMD); |
| 961 | IWL_CMD(REPLY_QUIET_CMD); |
| 962 | IWL_CMD(REPLY_CHANNEL_SWITCH); |
| 963 | IWL_CMD(CHANNEL_SWITCH_NOTIFICATION); |
| 964 | IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD); |
| 965 | IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION); |
| 966 | IWL_CMD(POWER_TABLE_CMD); |
| 967 | IWL_CMD(PM_SLEEP_NOTIFICATION); |
| 968 | IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC); |
| 969 | IWL_CMD(REPLY_SCAN_CMD); |
| 970 | IWL_CMD(REPLY_SCAN_ABORT_CMD); |
| 971 | IWL_CMD(SCAN_START_NOTIFICATION); |
| 972 | IWL_CMD(SCAN_RESULTS_NOTIFICATION); |
| 973 | IWL_CMD(SCAN_COMPLETE_NOTIFICATION); |
| 974 | IWL_CMD(BEACON_NOTIFICATION); |
| 975 | IWL_CMD(REPLY_TX_BEACON); |
| 976 | IWL_CMD(WHO_IS_AWAKE_NOTIFICATION); |
| 977 | IWL_CMD(QUIET_NOTIFICATION); |
| 978 | IWL_CMD(REPLY_TX_PWR_TABLE_CMD); |
| 979 | IWL_CMD(MEASURE_ABORT_NOTIFICATION); |
| 980 | IWL_CMD(REPLY_BT_CONFIG); |
| 981 | IWL_CMD(REPLY_STATISTICS_CMD); |
| 982 | IWL_CMD(STATISTICS_NOTIFICATION); |
| 983 | IWL_CMD(REPLY_CARD_STATE_CMD); |
| 984 | IWL_CMD(CARD_STATE_NOTIFICATION); |
| 985 | IWL_CMD(MISSED_BEACONS_NOTIFICATION); |
| 986 | IWL_CMD(REPLY_CT_KILL_CONFIG_CMD); |
| 987 | IWL_CMD(SENSITIVITY_CMD); |
| 988 | IWL_CMD(REPLY_PHY_CALIBRATION_CMD); |
| 989 | IWL_CMD(REPLY_RX_PHY_CMD); |
| 990 | IWL_CMD(REPLY_RX_MPDU_CMD); |
| 991 | IWL_CMD(REPLY_RX); |
| 992 | IWL_CMD(REPLY_COMPRESSED_BA); |
| 993 | IWL_CMD(CALIBRATION_CFG_CMD); |
| 994 | IWL_CMD(CALIBRATION_RES_NOTIFICATION); |
| 995 | IWL_CMD(CALIBRATION_COMPLETE_NOTIFICATION); |
| 996 | IWL_CMD(REPLY_TX_POWER_DBM_CMD); |
| 997 | IWL_CMD(TEMPERATURE_NOTIFICATION); |
| 998 | IWL_CMD(TX_ANT_CONFIGURATION_CMD); |
| 999 | IWL_CMD(REPLY_BT_COEX_PROFILE_NOTIF); |
| 1000 | IWL_CMD(REPLY_BT_COEX_PRIO_TABLE); |
| 1001 | IWL_CMD(REPLY_BT_COEX_PROT_ENV); |
| 1002 | IWL_CMD(REPLY_WIPAN_PARAMS); |
| 1003 | IWL_CMD(REPLY_WIPAN_RXON); |
| 1004 | IWL_CMD(REPLY_WIPAN_RXON_TIMING); |
| 1005 | IWL_CMD(REPLY_WIPAN_RXON_ASSOC); |
| 1006 | IWL_CMD(REPLY_WIPAN_QOS_PARAM); |
| 1007 | IWL_CMD(REPLY_WIPAN_WEPKEY); |
| 1008 | IWL_CMD(REPLY_WIPAN_P2P_CHANNEL_SWITCH); |
| 1009 | IWL_CMD(REPLY_WIPAN_NOA_NOTIFICATION); |
| 1010 | IWL_CMD(REPLY_WIPAN_DEACTIVATION_COMPLETE); |
Johannes Berg | c8ac61c | 2011-07-15 13:23:45 -0700 | [diff] [blame] | 1011 | IWL_CMD(REPLY_WOWLAN_PATTERNS); |
| 1012 | IWL_CMD(REPLY_WOWLAN_WAKEUP_FILTER); |
| 1013 | IWL_CMD(REPLY_WOWLAN_TSC_RSC_PARAMS); |
| 1014 | IWL_CMD(REPLY_WOWLAN_TKIP_PARAMS); |
| 1015 | IWL_CMD(REPLY_WOWLAN_KEK_KCK_MATERIAL); |
| 1016 | IWL_CMD(REPLY_WOWLAN_GET_STATUS); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1017 | default: |
| 1018 | return "UNKNOWN"; |
| 1019 | |
| 1020 | } |
| 1021 | } |
| 1022 | |
| 1023 | #define HOST_COMPLETE_TIMEOUT (2 * HZ) |
| 1024 | |
| 1025 | static void iwl_generic_cmd_callback(struct iwl_priv *priv, |
| 1026 | struct iwl_device_cmd *cmd, |
| 1027 | struct iwl_rx_packet *pkt) |
| 1028 | { |
| 1029 | if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) { |
| 1030 | IWL_ERR(priv, "Bad return from %s (0x%08X)\n", |
| 1031 | get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags); |
| 1032 | return; |
| 1033 | } |
| 1034 | |
| 1035 | #ifdef CONFIG_IWLWIFI_DEBUG |
| 1036 | switch (cmd->hdr.cmd) { |
| 1037 | case REPLY_TX_LINK_QUALITY_CMD: |
| 1038 | case SENSITIVITY_CMD: |
| 1039 | IWL_DEBUG_HC_DUMP(priv, "back from %s (0x%08X)\n", |
| 1040 | get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags); |
| 1041 | break; |
| 1042 | default: |
| 1043 | IWL_DEBUG_HC(priv, "back from %s (0x%08X)\n", |
| 1044 | get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags); |
| 1045 | } |
| 1046 | #endif |
| 1047 | } |
| 1048 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1049 | static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1050 | { |
| 1051 | int ret; |
| 1052 | |
| 1053 | /* An asynchronous command can not expect an SKB to be set. */ |
| 1054 | if (WARN_ON(cmd->flags & CMD_WANT_SKB)) |
| 1055 | return -EINVAL; |
| 1056 | |
| 1057 | /* Assign a generic callback if one is not provided */ |
| 1058 | if (!cmd->callback) |
| 1059 | cmd->callback = iwl_generic_cmd_callback; |
| 1060 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1061 | if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status)) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1062 | return -EBUSY; |
| 1063 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1064 | ret = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1065 | if (ret < 0) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1066 | IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1067 | get_cmd_string(cmd->id), ret); |
| 1068 | return ret; |
| 1069 | } |
| 1070 | return 0; |
| 1071 | } |
| 1072 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1073 | static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1074 | { |
| 1075 | int cmd_idx; |
| 1076 | int ret; |
| 1077 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1078 | lockdep_assert_held(&trans->shrd->mutex); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1079 | |
| 1080 | /* A synchronous command can not have a callback set. */ |
| 1081 | if (WARN_ON(cmd->callback)) |
| 1082 | return -EINVAL; |
| 1083 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1084 | IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1085 | get_cmd_string(cmd->id)); |
| 1086 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1087 | set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1088 | IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1089 | get_cmd_string(cmd->id)); |
| 1090 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1091 | cmd_idx = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1092 | if (cmd_idx < 0) { |
| 1093 | ret = cmd_idx; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1094 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1095 | IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1096 | get_cmd_string(cmd->id), ret); |
| 1097 | return ret; |
| 1098 | } |
| 1099 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1100 | ret = wait_event_interruptible_timeout(priv(trans)->wait_command_queue, |
| 1101 | !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status), |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1102 | HOST_COMPLETE_TIMEOUT); |
| 1103 | if (!ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1104 | if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) { |
| 1105 | IWL_ERR(trans, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1106 | "Error sending %s: time out after %dms.\n", |
| 1107 | get_cmd_string(cmd->id), |
| 1108 | jiffies_to_msecs(HOST_COMPLETE_TIMEOUT)); |
| 1109 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1110 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1111 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command" |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1112 | "%s\n", get_cmd_string(cmd->id)); |
| 1113 | ret = -ETIMEDOUT; |
| 1114 | goto cancel; |
| 1115 | } |
| 1116 | } |
| 1117 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1118 | if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) { |
| 1119 | IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1120 | get_cmd_string(cmd->id)); |
| 1121 | ret = -ECANCELED; |
| 1122 | goto fail; |
| 1123 | } |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1124 | if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) { |
| 1125 | IWL_ERR(trans, "Command %s failed: FW Error\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1126 | get_cmd_string(cmd->id)); |
| 1127 | ret = -EIO; |
| 1128 | goto fail; |
| 1129 | } |
| 1130 | if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1131 | IWL_ERR(trans, "Error: Response NULL in '%s'\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1132 | get_cmd_string(cmd->id)); |
| 1133 | ret = -EIO; |
| 1134 | goto cancel; |
| 1135 | } |
| 1136 | |
| 1137 | return 0; |
| 1138 | |
| 1139 | cancel: |
| 1140 | if (cmd->flags & CMD_WANT_SKB) { |
| 1141 | /* |
| 1142 | * Cancel the CMD_WANT_SKB flag for the cmd in the |
| 1143 | * TX cmd queue. Otherwise in case the cmd comes |
| 1144 | * in later, it will possibly set an invalid |
| 1145 | * address (cmd->meta.source). |
| 1146 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1147 | priv(trans)->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &= |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1148 | ~CMD_WANT_SKB; |
| 1149 | } |
| 1150 | fail: |
| 1151 | if (cmd->reply_page) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1152 | iwl_free_pages(trans->shrd, cmd->reply_page); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1153 | cmd->reply_page = 0; |
| 1154 | } |
| 1155 | |
| 1156 | return ret; |
| 1157 | } |
| 1158 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1159 | int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1160 | { |
| 1161 | if (cmd->flags & CMD_ASYNC) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1162 | return iwl_send_cmd_async(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1163 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1164 | return iwl_send_cmd_sync(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1165 | } |
| 1166 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1167 | int iwl_trans_pcie_send_cmd_pdu(struct iwl_trans *trans, u8 id, u32 flags, |
Emmanuel Grumbach | e6bb4c9 | 2011-08-25 23:10:48 -0700 | [diff] [blame] | 1168 | u16 len, const void *data) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1169 | { |
| 1170 | struct iwl_host_cmd cmd = { |
| 1171 | .id = id, |
| 1172 | .len = { len, }, |
| 1173 | .data = { data, }, |
| 1174 | .flags = flags, |
| 1175 | }; |
| 1176 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1177 | return iwl_trans_pcie_send_cmd(trans, &cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1178 | } |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1179 | |
| 1180 | /* Frees buffers until index _not_ inclusive */ |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1181 | int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index, |
| 1182 | struct sk_buff_head *skbs) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1183 | { |
| 1184 | struct iwl_tx_queue *txq = &priv(trans)->txq[txq_id]; |
| 1185 | struct iwl_queue *q = &txq->q; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1186 | int last_to_free; |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1187 | int freed = 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1188 | |
| 1189 | /*Since we free until index _not_ inclusive, the one before index is |
| 1190 | * the last we will free. This one must be used */ |
| 1191 | last_to_free = iwl_queue_dec_wrap(index, q->n_bd); |
| 1192 | |
| 1193 | if ((index >= q->n_bd) || |
| 1194 | (iwl_queue_used(q, last_to_free) == 0)) { |
| 1195 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
| 1196 | "last_to_free %d is out of range [0-%d] %d %d.\n", |
| 1197 | __func__, txq_id, last_to_free, q->n_bd, |
| 1198 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1199 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1200 | } |
| 1201 | |
| 1202 | IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id, |
| 1203 | q->read_ptr, index); |
| 1204 | |
| 1205 | if (WARN_ON(!skb_queue_empty(skbs))) |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1206 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1207 | |
| 1208 | for (; |
| 1209 | q->read_ptr != index; |
| 1210 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 1211 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1212 | if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL)) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1213 | continue; |
| 1214 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1215 | __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1216 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1217 | txq->skbs[txq->q.read_ptr] = NULL; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1218 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1219 | iwlagn_txq_inval_byte_cnt_tbl(trans, txq); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1220 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1221 | iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1222 | freed++; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1223 | } |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1224 | return freed; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1225 | } |