blob: b1fd7d62071ab4a8616b9f27fa9c21d8f30c232e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_promise.c - Promise SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
Mikael Pettersson5595ddf2007-10-30 14:21:55 +01005 * Mikael Pettersson <mikpe@it.uu.se>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
8 *
9 * Copyright 2003-2004 Red Hat, Inc.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware information only available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 *
32 */
33
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/init.h>
38#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050041#include <linux/device.h>
Mikael Pettersson95006182007-01-09 10:51:46 +010042#include <scsi/scsi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050044#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include "sata_promise.h"
47
48#define DRV_NAME "sata_promise"
Mikael Petterssonc07a9c42008-03-23 18:41:01 +010049#define DRV_VERSION "2.12"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51enum {
Tejun Heoeca25dc2007-04-17 23:44:07 +090052 PDC_MAX_PORTS = 4,
Tejun Heo0d5ff562007-02-01 15:06:36 +090053 PDC_MMIO_BAR = 3,
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +010054 PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
Tejun Heo0d5ff562007-02-01 15:06:36 +090055
Mikael Pettersson821d22c2008-05-17 18:48:15 +020056 /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
57 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
58 PDC_FLASH_CTL = 0x44, /* Flash control register */
59 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
60 PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
61 PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
62 PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
63
64 /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
Mikael Pettersson95006182007-01-09 10:51:46 +010065 PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
66 PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
67 PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
68 PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
69 PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
70 PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
71 PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
Mikael Pettersson73fd4562007-01-10 09:32:34 +010072 PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
75 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
Mikael Pettersson821d22c2008-05-17 18:48:15 +020076
77 /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
78 PDC_PHYMODE4 = 0x14,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Mikael Pettersson176efb02007-03-14 09:51:35 +010080 /* PDC_GLOBAL_CTL bit definitions */
81 PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
82 PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
83 PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
84 PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
85 PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
86 PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
87 PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
88 PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
89 PDC_DRIVE_ERR = (1 << 21), /* drive error */
90 PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
91 PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
92 PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
Jeff Garzik5796d1c2007-10-26 00:03:37 -040093 PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
94 PDC2_ATA_DMA_CNT_ERR,
95 PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
96 PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
97 PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
98 PDC1_ERR_MASK | PDC2_ERR_MASK,
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100 board_2037x = 0, /* FastTrak S150 TX2plus */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900101 board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
102 board_20319 = 2, /* FastTrak S150 TX4 */
103 board_20619 = 3, /* FastTrak TX4000 */
104 board_2057x = 4, /* SATAII150 Tx2plus */
Mikael Petterssond0e58032007-06-19 21:53:30 +0200105 board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900106 board_40518 = 6, /* SATAII150 Tx4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Luke Kosewski6340f012006-01-28 12:39:29 -0500108 PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Mikael Pettersson95006182007-01-09 10:51:46 +0100110 /* Sequence counter control registers bit definitions */
111 PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
112
113 /* Feature register values */
114 PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
115 PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
116
117 /* Device/Head register values */
118 PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
119
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100120 /* PDC_CTLSTAT bit definitions */
121 PDC_DMA_ENABLE = (1 << 7),
122 PDC_IRQ_DISABLE = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 PDC_RESET = (1 << 11), /* HDMA reset */
Jeff Garzik50630192005-12-13 02:29:45 -0500124
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100125 PDC_COMMON_FLAGS = ATA_FLAG_NO_LEGACY |
Mikael Pettersson95006182007-01-09 10:51:46 +0100126 ATA_FLAG_MMIO |
Jeff Garzik3d0a59c2005-12-13 22:28:19 -0500127 ATA_FLAG_PIO_POLLING,
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100128
Tejun Heoeca25dc2007-04-17 23:44:07 +0900129 /* ap->flags bits */
130 PDC_FLAG_GEN_II = (1 << 24),
131 PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
132 PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133};
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135struct pdc_port_priv {
136 u8 *pkt;
137 dma_addr_t pkt_dma;
138};
139
Tejun Heo82ef04f2008-07-31 17:02:40 +0900140static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
141static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200142static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoeca25dc2007-04-17 23:44:07 +0900143static int pdc_common_port_start(struct ata_port *ap);
144static int pdc_sata_port_start(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145static void pdc_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzik057ace52005-10-22 14:27:05 -0400146static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
147static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
Mikael Pettersson95006182007-01-09 10:51:46 +0100148static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100149static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150static void pdc_irq_clear(struct ata_port *ap);
Tejun Heo9363c382008-04-07 22:47:16 +0900151static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100152static void pdc_freeze(struct ata_port *ap);
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100153static void pdc_sata_freeze(struct ata_port *ap);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100154static void pdc_thaw(struct ata_port *ap);
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100155static void pdc_sata_thaw(struct ata_port *ap);
Mikael Petterssoncadef672008-10-31 08:03:55 +0100156static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
157 unsigned long deadline);
158static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
159 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900160static void pdc_error_handler(struct ata_port *ap);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100161static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100162static int pdc_pata_cable_detect(struct ata_port *ap);
163static int pdc_sata_cable_detect(struct ata_port *ap);
Jeff Garzik374b1872005-08-30 05:42:52 -0400164
Jeff Garzik193515d2005-11-07 00:59:37 -0500165static struct scsi_host_template pdc_ata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900166 ATA_BASE_SHT(DRV_NAME),
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100167 .sg_tablesize = PDC_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 .dma_boundary = ATA_DMA_BOUNDARY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169};
170
Tejun Heo029cfd62008-03-25 12:22:49 +0900171static const struct ata_port_operations pdc_common_ops = {
172 .inherits = &ata_sff_port_ops,
Mikael Pettersson95006182007-01-09 10:51:46 +0100173
Tejun Heo5682ed32008-04-07 22:47:16 +0900174 .sff_tf_load = pdc_tf_load_mmio,
175 .sff_exec_command = pdc_exec_command_mmio,
Tejun Heo029cfd62008-03-25 12:22:49 +0900176 .check_atapi_dma = pdc_check_atapi_dma,
Mikael Pettersson95006182007-01-09 10:51:46 +0100177 .qc_prep = pdc_qc_prep,
Tejun Heo9363c382008-04-07 22:47:16 +0900178 .qc_issue = pdc_qc_issue,
Alan Coxc96f1732009-03-24 10:23:46 +0000179
Tejun Heo5682ed32008-04-07 22:47:16 +0900180 .sff_irq_clear = pdc_irq_clear,
Alan Coxc96f1732009-03-24 10:23:46 +0000181 .lost_interrupt = ATA_OP_NULL,
Tejun Heo029cfd62008-03-25 12:22:49 +0900182
183 .post_internal_cmd = pdc_post_internal_cmd,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900184 .error_handler = pdc_error_handler,
Tejun Heo029cfd62008-03-25 12:22:49 +0900185};
186
187static struct ata_port_operations pdc_sata_ops = {
188 .inherits = &pdc_common_ops,
189 .cable_detect = pdc_sata_cable_detect,
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100190 .freeze = pdc_sata_freeze,
191 .thaw = pdc_sata_thaw,
Mikael Pettersson95006182007-01-09 10:51:46 +0100192 .scr_read = pdc_sata_scr_read,
193 .scr_write = pdc_sata_scr_write,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900194 .port_start = pdc_sata_port_start,
Mikael Petterssoncadef672008-10-31 08:03:55 +0100195 .hardreset = pdc_sata_hardreset,
Mikael Pettersson95006182007-01-09 10:51:46 +0100196};
197
198/* First-generation chips need a more restrictive ->check_atapi_dma op */
Tejun Heo029cfd62008-03-25 12:22:49 +0900199static struct ata_port_operations pdc_old_sata_ops = {
200 .inherits = &pdc_sata_ops,
Mikael Pettersson724114a2007-03-11 21:20:43 +0100201 .check_atapi_dma = pdc_old_sata_check_atapi_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202};
203
Tejun Heo029cfd62008-03-25 12:22:49 +0900204static struct ata_port_operations pdc_pata_ops = {
205 .inherits = &pdc_common_ops,
206 .cable_detect = pdc_pata_cable_detect,
Mikael Pettersson53873732007-02-11 23:19:53 +0100207 .freeze = pdc_freeze,
208 .thaw = pdc_thaw,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900209 .port_start = pdc_common_port_start,
Mikael Petterssoncadef672008-10-31 08:03:55 +0100210 .softreset = pdc_pata_softreset,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400211};
212
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100213static const struct ata_port_info pdc_port_info[] = {
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100214 [board_2037x] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900216 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
217 PDC_FLAG_SATA_PATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100218 .pio_mask = ATA_PIO4,
219 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400220 .udma_mask = ATA_UDMA6,
Mikael Pettersson95006182007-01-09 10:51:46 +0100221 .port_ops = &pdc_old_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 },
223
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100224 [board_2037x_pata] =
Tejun Heoeca25dc2007-04-17 23:44:07 +0900225 {
226 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100227 .pio_mask = ATA_PIO4,
228 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400229 .udma_mask = ATA_UDMA6,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900230 .port_ops = &pdc_pata_ops,
231 },
232
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100233 [board_20319] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900235 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
236 PDC_FLAG_4_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100237 .pio_mask = ATA_PIO4,
238 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400239 .udma_mask = ATA_UDMA6,
Mikael Pettersson95006182007-01-09 10:51:46 +0100240 .port_ops = &pdc_old_sata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 },
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400242
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100243 [board_20619] =
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400244 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900245 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
246 PDC_FLAG_4_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100247 .pio_mask = ATA_PIO4,
248 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400249 .udma_mask = ATA_UDMA6,
Jeff Garzik2cba5822005-08-29 05:12:30 -0400250 .port_ops = &pdc_pata_ops,
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400251 },
Yusuf Iskenderoglu5a46fe82006-01-17 08:06:21 -0500252
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100253 [board_2057x] =
Luke Kosewski6340f012006-01-28 12:39:29 -0500254 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900255 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
256 PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100257 .pio_mask = ATA_PIO4,
258 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400259 .udma_mask = ATA_UDMA6,
Luke Kosewski6340f012006-01-28 12:39:29 -0500260 .port_ops = &pdc_sata_ops,
261 },
262
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100263 [board_2057x_pata] =
Tejun Heoeca25dc2007-04-17 23:44:07 +0900264 {
Jeff Garzikbb312232007-05-24 23:35:59 -0400265 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
Tejun Heoeca25dc2007-04-17 23:44:07 +0900266 PDC_FLAG_GEN_II,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100267 .pio_mask = ATA_PIO4,
268 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400269 .udma_mask = ATA_UDMA6,
Tejun Heoeca25dc2007-04-17 23:44:07 +0900270 .port_ops = &pdc_pata_ops,
271 },
272
Mikael Pettersson5595ddf2007-10-30 14:21:55 +0100273 [board_40518] =
Luke Kosewski6340f012006-01-28 12:39:29 -0500274 {
Tejun Heoeca25dc2007-04-17 23:44:07 +0900275 .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
276 PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100277 .pio_mask = ATA_PIO4,
278 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik469248a2007-07-08 01:13:16 -0400279 .udma_mask = ATA_UDMA6,
Luke Kosewski6340f012006-01-28 12:39:29 -0500280 .port_ops = &pdc_sata_ops,
281 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282};
283
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500284static const struct pci_device_id pdc_ata_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400285 { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400286 { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
287 { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
288 { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100289 { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
290 { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400291 { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
Mikael Petterssond324d4622006-12-06 09:55:43 +0100292 { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100293 { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400294 { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400296 { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
297 { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
Mikael Pettersson7f9992a2007-08-29 10:25:37 +0200298 { PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
299 { PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +0100300 { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400301 { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400303 { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
Tobias Lorenzf497ba72005-05-12 15:51:01 -0400304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 { } /* terminate list */
306};
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308static struct pci_driver pdc_ata_pci_driver = {
309 .name = DRV_NAME,
310 .id_table = pdc_ata_pci_tbl,
311 .probe = pdc_ata_init_one,
312 .remove = ata_pci_remove_one,
313};
314
Mikael Pettersson724114a2007-03-11 21:20:43 +0100315static int pdc_common_port_start(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316{
Jeff Garzikcca39742006-08-24 03:19:22 -0400317 struct device *dev = ap->host->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 struct pdc_port_priv *pp;
319 int rc;
320
321 rc = ata_port_start(ap);
322 if (rc)
323 return rc;
324
Tejun Heo24dc5f32007-01-20 16:00:28 +0900325 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
326 if (!pp)
327 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Tejun Heo24dc5f32007-01-20 16:00:28 +0900329 pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
330 if (!pp->pkt)
331 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 ap->private_data = pp;
334
Mikael Pettersson724114a2007-03-11 21:20:43 +0100335 return 0;
336}
337
338static int pdc_sata_port_start(struct ata_port *ap)
339{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100340 int rc;
341
342 rc = pdc_common_port_start(ap);
343 if (rc)
344 return rc;
345
Mikael Pettersson599b7202006-12-01 10:55:58 +0100346 /* fix up PHYMODE4 align timing */
Tejun Heoeca25dc2007-04-17 23:44:07 +0900347 if (ap->flags & PDC_FLAG_GEN_II) {
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200348 void __iomem *sata_mmio = ap->ioaddr.scr_addr;
Mikael Pettersson599b7202006-12-01 10:55:58 +0100349 unsigned int tmp;
350
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200351 tmp = readl(sata_mmio + PDC_PHYMODE4);
Mikael Pettersson599b7202006-12-01 10:55:58 +0100352 tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200353 writel(tmp, sata_mmio + PDC_PHYMODE4);
Mikael Pettersson599b7202006-12-01 10:55:58 +0100354 }
355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357}
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359static void pdc_reset_port(struct ata_port *ap)
360{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200361 void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 unsigned int i;
363 u32 tmp;
364
365 for (i = 11; i > 0; i--) {
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200366 tmp = readl(ata_ctlstat_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 if (tmp & PDC_RESET)
368 break;
369
370 udelay(100);
371
372 tmp |= PDC_RESET;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200373 writel(tmp, ata_ctlstat_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
375
376 tmp &= ~PDC_RESET;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200377 writel(tmp, ata_ctlstat_mmio);
378 readl(ata_ctlstat_mmio); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
Mikael Pettersson724114a2007-03-11 21:20:43 +0100381static int pdc_pata_cable_detect(struct ata_port *ap)
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400382{
383 u8 tmp;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200384 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400385
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200386 tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100387 if (tmp & 0x01)
388 return ATA_CBL_PATA40;
389 return ATA_CBL_PATA80;
390}
391
392static int pdc_sata_cable_detect(struct ata_port *ap)
393{
Alan Coxe2a97522007-03-08 23:06:47 +0000394 return ATA_CBL_SATA;
Jeff Garzikd3fb4e82006-05-24 01:43:25 -0400395}
396
Tejun Heo82ef04f2008-07-31 17:02:40 +0900397static int pdc_sata_scr_read(struct ata_link *link,
398 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100400 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900401 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900402 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900403 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
Tejun Heo82ef04f2008-07-31 17:02:40 +0900406static int pdc_sata_scr_write(struct ata_link *link,
407 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Mikael Pettersson724114a2007-03-11 21:20:43 +0100409 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900410 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900411 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900412 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100415static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
Mikael Pettersson95006182007-01-09 10:51:46 +0100416{
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100417 struct ata_port *ap = qc->ap;
418 dma_addr_t sg_table = ap->prd_dma;
419 unsigned int cdb_len = qc->dev->cdb_len;
420 u8 *cdb = qc->cdb;
421 struct pdc_port_priv *pp = ap->private_data;
422 u8 *buf = pp->pkt;
Al Viro826cd152008-03-25 05:18:11 +0000423 __le32 *buf32 = (__le32 *) buf;
Tejun Heo46a67142007-12-04 13:33:30 +0900424 unsigned int dev_sel, feature;
Mikael Pettersson95006182007-01-09 10:51:46 +0100425
426 /* set control bits (byte 0), zero delay seq id (byte 3),
427 * and seq id (byte 2)
428 */
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100429 switch (qc->tf.protocol) {
Tejun Heo0dc36882007-12-18 16:34:43 -0500430 case ATAPI_PROT_DMA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100431 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
432 buf32[0] = cpu_to_le32(PDC_PKT_READ);
433 else
434 buf32[0] = 0;
435 break;
Tejun Heo0dc36882007-12-18 16:34:43 -0500436 case ATAPI_PROT_NODATA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100437 buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
438 break;
439 default:
440 BUG();
441 break;
442 }
Mikael Pettersson95006182007-01-09 10:51:46 +0100443 buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
444 buf32[2] = 0; /* no next-packet */
445
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100446 /* select drive */
Tejun Heo46a67142007-12-04 13:33:30 +0900447 if (sata_scr_valid(&ap->link))
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100448 dev_sel = PDC_DEVICE_SATA;
Tejun Heo46a67142007-12-04 13:33:30 +0900449 else
450 dev_sel = qc->tf.device;
451
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100452 buf[12] = (1 << 5) | ATA_REG_DEVICE;
453 buf[13] = dev_sel;
454 buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
455 buf[15] = dev_sel; /* once more, waiting for BSY to clear */
456
457 buf[16] = (1 << 5) | ATA_REG_NSECT;
Tejun Heo46a67142007-12-04 13:33:30 +0900458 buf[17] = qc->tf.nsect;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100459 buf[18] = (1 << 5) | ATA_REG_LBAL;
Tejun Heo46a67142007-12-04 13:33:30 +0900460 buf[19] = qc->tf.lbal;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100461
462 /* set feature and byte counter registers */
Tejun Heo0dc36882007-12-18 16:34:43 -0500463 if (qc->tf.protocol != ATAPI_PROT_DMA)
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100464 feature = PDC_FEATURE_ATAPI_PIO;
Tejun Heo46a67142007-12-04 13:33:30 +0900465 else
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100466 feature = PDC_FEATURE_ATAPI_DMA;
Tejun Heo46a67142007-12-04 13:33:30 +0900467
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100468 buf[20] = (1 << 5) | ATA_REG_FEATURE;
469 buf[21] = feature;
470 buf[22] = (1 << 5) | ATA_REG_BYTEL;
Tejun Heo46a67142007-12-04 13:33:30 +0900471 buf[23] = qc->tf.lbam;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100472 buf[24] = (1 << 5) | ATA_REG_BYTEH;
Tejun Heo46a67142007-12-04 13:33:30 +0900473 buf[25] = qc->tf.lbah;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100474
475 /* send ATAPI packet command 0xA0 */
476 buf[26] = (1 << 5) | ATA_REG_CMD;
Tejun Heo46a67142007-12-04 13:33:30 +0900477 buf[27] = qc->tf.command;
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100478
479 /* select drive and check DRQ */
480 buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
481 buf[29] = dev_sel;
482
Mikael Pettersson95006182007-01-09 10:51:46 +0100483 /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
484 BUG_ON(cdb_len & ~0x1E);
485
Mikael Pettersson4113bb62007-01-13 21:31:05 +0100486 /* append the CDB as the final part */
487 buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
488 memcpy(buf+31, cdb, cdb_len);
Mikael Pettersson95006182007-01-09 10:51:46 +0100489}
490
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100491/**
492 * pdc_fill_sg - Fill PCI IDE PRD table
493 * @qc: Metadata associated with taskfile to be transferred
494 *
495 * Fill PCI IDE PRD (scatter-gather) table with segments
496 * associated with the current disk command.
497 * Make sure hardware does not choke on it.
498 *
499 * LOCKING:
500 * spin_lock_irqsave(host lock)
501 *
502 */
503static void pdc_fill_sg(struct ata_queued_cmd *qc)
504{
505 struct ata_port *ap = qc->ap;
506 struct scatterlist *sg;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100507 const u32 SG_COUNT_ASIC_BUG = 41*4;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900508 unsigned int si, idx;
509 u32 len;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100510
511 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
512 return;
513
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100514 idx = 0;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900515 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100516 u32 addr, offset;
Harvey Harrison6903c0f2008-02-13 21:14:08 -0800517 u32 sg_len;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100518
519 /* determine if physical DMA addr spans 64K boundary.
520 * Note h/w doesn't support 64-bit, so we unconditionally
521 * truncate dma_addr_t to u32.
522 */
523 addr = (u32) sg_dma_address(sg);
524 sg_len = sg_dma_len(sg);
525
526 while (sg_len) {
527 offset = addr & 0xffff;
528 len = sg_len;
529 if ((offset + sg_len) > 0x10000)
530 len = 0x10000 - offset;
531
532 ap->prd[idx].addr = cpu_to_le32(addr);
533 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
534 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
535
536 idx++;
537 sg_len -= len;
538 addr += len;
539 }
540 }
541
Tejun Heoff2aeb12007-12-05 16:43:11 +0900542 len = le32_to_cpu(ap->prd[idx - 1].flags_len);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100543
Tejun Heoff2aeb12007-12-05 16:43:11 +0900544 if (len > SG_COUNT_ASIC_BUG) {
545 u32 addr;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100546
Tejun Heoff2aeb12007-12-05 16:43:11 +0900547 VPRINTK("Splitting last PRD.\n");
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100548
Tejun Heoff2aeb12007-12-05 16:43:11 +0900549 addr = le32_to_cpu(ap->prd[idx - 1].addr);
550 ap->prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
551 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100552
Tejun Heoff2aeb12007-12-05 16:43:11 +0900553 addr = addr + len - SG_COUNT_ASIC_BUG;
554 len = SG_COUNT_ASIC_BUG;
555 ap->prd[idx].addr = cpu_to_le32(addr);
556 ap->prd[idx].flags_len = cpu_to_le32(len);
557 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100558
Tejun Heoff2aeb12007-12-05 16:43:11 +0900559 idx++;
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100560 }
Tejun Heoff2aeb12007-12-05 16:43:11 +0900561
562 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100563}
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565static void pdc_qc_prep(struct ata_queued_cmd *qc)
566{
567 struct pdc_port_priv *pp = qc->ap->private_data;
568 unsigned int i;
569
570 VPRINTK("ENTER\n");
571
572 switch (qc->tf.protocol) {
573 case ATA_PROT_DMA:
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100574 pdc_fill_sg(qc);
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200575 /*FALLTHROUGH*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 case ATA_PROT_NODATA:
577 i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
578 qc->dev->devno, pp->pkt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 if (qc->tf.flags & ATA_TFLAG_LBA48)
580 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
581 else
582 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 pdc_pkt_footer(&qc->tf, pp->pkt, i);
584 break;
Tejun Heo0dc36882007-12-18 16:34:43 -0500585 case ATAPI_PROT_PIO:
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100586 pdc_fill_sg(qc);
Mikael Pettersson95006182007-01-09 10:51:46 +0100587 break;
Tejun Heo0dc36882007-12-18 16:34:43 -0500588 case ATAPI_PROT_DMA:
Mikael Petterssonb9ccd4a2007-10-30 14:20:49 +0100589 pdc_fill_sg(qc);
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100590 /*FALLTHROUGH*/
Tejun Heo0dc36882007-12-18 16:34:43 -0500591 case ATAPI_PROT_NODATA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100592 pdc_atapi_pkt(qc);
Mikael Pettersson95006182007-01-09 10:51:46 +0100593 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 default:
595 break;
596 }
597}
598
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100599static int pdc_is_sataii_tx4(unsigned long flags)
600{
601 const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
602 return (flags & mask) == mask;
603}
604
605static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
606 int is_sataii_tx4)
607{
608 static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
609 return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
610}
611
612static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
613{
614 return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
615}
616
617static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
618{
619 const struct ata_host *host = ap->host;
620 unsigned int nr_ports = pdc_sata_nr_ports(ap);
621 unsigned int i;
622
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200623 for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100624 ;
625 BUG_ON(i >= nr_ports);
626 return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
627}
628
629static unsigned int pdc_sata_hotplug_offset(const struct ata_port *ap)
630{
631 return (ap->flags & PDC_FLAG_GEN_II) ? PDC2_SATA_PLUG_CSR : PDC_SATA_PLUG_CSR;
632}
633
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100634static void pdc_freeze(struct ata_port *ap)
635{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200636 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100637 u32 tmp;
638
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200639 tmp = readl(ata_mmio + PDC_CTLSTAT);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100640 tmp |= PDC_IRQ_DISABLE;
641 tmp &= ~PDC_DMA_ENABLE;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200642 writel(tmp, ata_mmio + PDC_CTLSTAT);
643 readl(ata_mmio + PDC_CTLSTAT); /* flush */
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100644}
645
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100646static void pdc_sata_freeze(struct ata_port *ap)
647{
648 struct ata_host *host = ap->host;
649 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
650 unsigned int hotplug_offset = pdc_sata_hotplug_offset(ap);
651 unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
652 u32 hotplug_status;
653
654 /* Disable hotplug events on this port.
655 *
656 * Locking:
657 * 1) hotplug register accesses must be serialised via host->lock
658 * 2) ap->lock == &ap->host->lock
659 * 3) ->freeze() and ->thaw() are called with ap->lock held
660 */
661 hotplug_status = readl(host_mmio + hotplug_offset);
662 hotplug_status |= 0x11 << (ata_no + 16);
663 writel(hotplug_status, host_mmio + hotplug_offset);
664 readl(host_mmio + hotplug_offset); /* flush */
665
666 pdc_freeze(ap);
667}
668
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100669static void pdc_thaw(struct ata_port *ap)
670{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200671 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100672 u32 tmp;
673
674 /* clear IRQ */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200675 readl(ata_mmio + PDC_COMMAND);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100676
677 /* turn IRQ back on */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200678 tmp = readl(ata_mmio + PDC_CTLSTAT);
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100679 tmp &= ~PDC_IRQ_DISABLE;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200680 writel(tmp, ata_mmio + PDC_CTLSTAT);
681 readl(ata_mmio + PDC_CTLSTAT); /* flush */
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100682}
683
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100684static void pdc_sata_thaw(struct ata_port *ap)
685{
686 struct ata_host *host = ap->host;
687 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
688 unsigned int hotplug_offset = pdc_sata_hotplug_offset(ap);
689 unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
690 u32 hotplug_status;
691
692 pdc_thaw(ap);
693
694 /* Enable hotplug events on this port.
695 * Locking: see pdc_sata_freeze().
696 */
697 hotplug_status = readl(host_mmio + hotplug_offset);
698 hotplug_status |= 0x11 << ata_no;
699 hotplug_status &= ~(0x11 << (ata_no + 16));
700 writel(hotplug_status, host_mmio + hotplug_offset);
701 readl(host_mmio + hotplug_offset); /* flush */
702}
703
Mikael Petterssoncadef672008-10-31 08:03:55 +0100704static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
705 unsigned long deadline)
706{
707 pdc_reset_port(link->ap);
708 return ata_sff_softreset(link, class, deadline);
709}
710
711static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
712 unsigned long deadline)
713{
714 pdc_reset_port(link->ap);
715 return sata_sff_hardreset(link, class, deadline);
716}
717
Tejun Heoa1efdab2008-03-25 12:22:50 +0900718static void pdc_error_handler(struct ata_port *ap)
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100719{
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100720 if (!(ap->pflags & ATA_PFLAG_FROZEN))
721 pdc_reset_port(ap);
722
Tejun Heoa1efdab2008-03-25 12:22:50 +0900723 ata_std_error_handler(ap);
Mikael Pettersson724114a2007-03-11 21:20:43 +0100724}
725
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100726static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
727{
728 struct ata_port *ap = qc->ap;
729
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100730 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900731 if (qc->flags & ATA_QCFLAG_FAILED)
Mikael Pettersson25b93d82006-12-07 00:06:51 +0100732 pdc_reset_port(ap);
733}
734
Mikael Pettersson176efb02007-03-14 09:51:35 +0100735static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
736 u32 port_status, u32 err_mask)
737{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900738 struct ata_eh_info *ehi = &ap->link.eh_info;
Mikael Pettersson176efb02007-03-14 09:51:35 +0100739 unsigned int ac_err_mask = 0;
740
741 ata_ehi_clear_desc(ehi);
742 ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
743 port_status &= err_mask;
744
745 if (port_status & PDC_DRIVE_ERR)
746 ac_err_mask |= AC_ERR_DEV;
747 if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
748 ac_err_mask |= AC_ERR_HSM;
749 if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
750 ac_err_mask |= AC_ERR_ATA_BUS;
751 if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
752 | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
753 ac_err_mask |= AC_ERR_HOST_BUS;
754
Tejun Heo936fd732007-08-06 18:36:23 +0900755 if (sata_scr_valid(&ap->link)) {
Tejun Heoda3dbb12007-07-16 14:29:40 +0900756 u32 serror;
757
Tejun Heo82ef04f2008-07-31 17:02:40 +0900758 pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900759 ehi->serror |= serror;
760 }
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +0200761
Mikael Pettersson176efb02007-03-14 09:51:35 +0100762 qc->err_mask |= ac_err_mask;
Mikael Petterssonce2d3ab2007-04-07 14:29:51 +0200763
764 pdc_reset_port(ap);
Mikael Pettersson8ffcfd92007-05-06 22:12:31 +0200765
766 ata_port_abort(ap);
Mikael Pettersson176efb02007-03-14 09:51:35 +0100767}
768
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200769static unsigned int pdc_host_intr(struct ata_port *ap,
770 struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771{
Albert Leea22e2eb2005-12-05 15:38:02 +0800772 unsigned int handled = 0;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200773 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Mikael Pettersson176efb02007-03-14 09:51:35 +0100774 u32 port_status, err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
Mikael Pettersson176efb02007-03-14 09:51:35 +0100776 err_mask = PDC_ERR_MASK;
Tejun Heoeca25dc2007-04-17 23:44:07 +0900777 if (ap->flags & PDC_FLAG_GEN_II)
Mikael Pettersson176efb02007-03-14 09:51:35 +0100778 err_mask &= ~PDC1_ERR_MASK;
779 else
780 err_mask &= ~PDC2_ERR_MASK;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200781 port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
Mikael Pettersson176efb02007-03-14 09:51:35 +0100782 if (unlikely(port_status & err_mask)) {
783 pdc_error_intr(ap, qc, port_status, err_mask);
784 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 }
786
787 switch (qc->tf.protocol) {
788 case ATA_PROT_DMA:
789 case ATA_PROT_NODATA:
Tejun Heo0dc36882007-12-18 16:34:43 -0500790 case ATAPI_PROT_DMA:
791 case ATAPI_PROT_NODATA:
Albert Leea22e2eb2005-12-05 15:38:02 +0800792 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
793 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 handled = 1;
795 break;
Mikael Petterssond0e58032007-06-19 21:53:30 +0200796 default:
Albert Leeee500aa2005-09-27 17:34:38 +0800797 ap->stats.idle_irq++;
798 break;
Mikael Petterssond0e58032007-06-19 21:53:30 +0200799 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Albert Leeee500aa2005-09-27 17:34:38 +0800801 return handled;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802}
803
804static void pdc_irq_clear(struct ata_port *ap)
805{
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200806 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200808 readl(ata_mmio + PDC_COMMAND);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809}
810
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400811static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Jeff Garzikcca39742006-08-24 03:19:22 -0400813 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 struct ata_port *ap;
815 u32 mask = 0;
816 unsigned int i, tmp;
817 unsigned int handled = 0;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200818 void __iomem *host_mmio;
Mikael Petterssona77720a2007-07-03 01:09:05 +0200819 unsigned int hotplug_offset, ata_no;
820 u32 hotplug_status;
821 int is_sataii_tx4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823 VPRINTK("ENTER\n");
824
Tejun Heo0d5ff562007-02-01 15:06:36 +0900825 if (!host || !host->iomap[PDC_MMIO_BAR]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 VPRINTK("QUICK EXIT\n");
827 return IRQ_NONE;
828 }
829
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200830 host_mmio = host->iomap[PDC_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100832 spin_lock(&host->lock);
833
Mikael Petterssona77720a2007-07-03 01:09:05 +0200834 /* read and clear hotplug flags for all ports */
835 if (host->ports[0]->flags & PDC_FLAG_GEN_II)
836 hotplug_offset = PDC2_SATA_PLUG_CSR;
837 else
838 hotplug_offset = PDC_SATA_PLUG_CSR;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200839 hotplug_status = readl(host_mmio + hotplug_offset);
Mikael Petterssona77720a2007-07-03 01:09:05 +0200840 if (hotplug_status & 0xff)
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200841 writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
Mikael Petterssona77720a2007-07-03 01:09:05 +0200842 hotplug_status &= 0xff; /* clear uninteresting bits */
843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 /* reading should also clear interrupts */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200845 mask = readl(host_mmio + PDC_INT_SEQMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Mikael Petterssona77720a2007-07-03 01:09:05 +0200847 if (mask == 0xffffffff && hotplug_status == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 VPRINTK("QUICK EXIT 2\n");
Mikael Petterssonc07a9c42008-03-23 18:41:01 +0100849 goto done_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 }
Luke Kosewski6340f012006-01-28 12:39:29 -0500851
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200852 mask &= 0xffff; /* only 16 SEQIDs possible */
Mikael Petterssona77720a2007-07-03 01:09:05 +0200853 if (mask == 0 && hotplug_status == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 VPRINTK("QUICK EXIT 3\n");
Luke Kosewski6340f012006-01-28 12:39:29 -0500855 goto done_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 }
857
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200858 writel(mask, host_mmio + PDC_INT_SEQMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Mikael Petterssona77720a2007-07-03 01:09:05 +0200860 is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
861
Jeff Garzikcca39742006-08-24 03:19:22 -0400862 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 VPRINTK("port %u\n", i);
Jeff Garzikcca39742006-08-24 03:19:22 -0400864 ap = host->ports[i];
Mikael Petterssona77720a2007-07-03 01:09:05 +0200865
866 /* check for a plug or unplug event */
867 ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
868 tmp = hotplug_status & (0x11 << ata_no);
869 if (tmp && ap &&
870 !(ap->flags & ATA_FLAG_DISABLED)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900871 struct ata_eh_info *ehi = &ap->link.eh_info;
Mikael Petterssona77720a2007-07-03 01:09:05 +0200872 ata_ehi_clear_desc(ehi);
873 ata_ehi_hotplugged(ehi);
874 ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
875 ata_port_freeze(ap);
876 ++handled;
877 continue;
878 }
879
880 /* check for a packet interrupt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 tmp = mask & (1 << (i + 1));
Tejun Heoc1389502005-08-22 14:59:24 +0900882 if (tmp && ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -0400883 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 struct ata_queued_cmd *qc;
885
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900886 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Albert Leee50362e2005-09-27 17:39:50 +0800887 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 handled += pdc_host_intr(ap, qc);
889 }
890 }
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 VPRINTK("EXIT\n");
893
Luke Kosewski6340f012006-01-28 12:39:29 -0500894done_irq:
Jeff Garzikcca39742006-08-24 03:19:22 -0400895 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 return IRQ_RETVAL(handled);
897}
898
Mikael Pettersson7715a6f2008-05-17 18:49:09 +0200899static void pdc_packet_start(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
901 struct ata_port *ap = qc->ap;
902 struct pdc_port_priv *pp = ap->private_data;
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200903 void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
904 void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 unsigned int port_no = ap->port_no;
906 u8 seq = (u8) (port_no + 1);
907
908 VPRINTK("ENTER, ap %p\n", ap);
909
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200910 writel(0x00000001, host_mmio + (seq * 4));
911 readl(host_mmio + (seq * 4)); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
913 pp->pkt[2] = seq;
914 wmb(); /* flush PRD, pkt writes */
Mikael Pettersson821d22c2008-05-17 18:48:15 +0200915 writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
916 readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917}
918
Tejun Heo9363c382008-04-07 22:47:16 +0900919static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920{
921 switch (qc->tf.protocol) {
Tejun Heo0dc36882007-12-18 16:34:43 -0500922 case ATAPI_PROT_NODATA:
Mikael Petterssonfba6edb2007-01-13 21:32:30 +0100923 if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
924 break;
925 /*FALLTHROUGH*/
Tejun Heo51b94d22007-06-08 13:46:55 -0700926 case ATA_PROT_NODATA:
927 if (qc->tf.flags & ATA_TFLAG_POLLING)
928 break;
929 /*FALLTHROUGH*/
Tejun Heo0dc36882007-12-18 16:34:43 -0500930 case ATAPI_PROT_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 case ATA_PROT_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 pdc_packet_start(qc);
933 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 default:
935 break;
936 }
Tejun Heo9363c382008-04-07 22:47:16 +0900937 return ata_sff_qc_issue(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938}
939
Jeff Garzik057ace52005-10-22 14:27:05 -0400940static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941{
Tejun Heo0dc36882007-12-18 16:34:43 -0500942 WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
Tejun Heo9363c382008-04-07 22:47:16 +0900943 ata_sff_tf_load(ap, tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944}
945
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400946static void pdc_exec_command_mmio(struct ata_port *ap,
947 const struct ata_taskfile *tf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948{
Tejun Heo0dc36882007-12-18 16:34:43 -0500949 WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
Tejun Heo9363c382008-04-07 22:47:16 +0900950 ata_sff_exec_command(ap, tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951}
952
Mikael Pettersson95006182007-01-09 10:51:46 +0100953static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
954{
955 u8 *scsicmd = qc->scsicmd->cmnd;
956 int pio = 1; /* atapi dma off by default */
957
958 /* Whitelist commands that may use DMA. */
959 switch (scsicmd[0]) {
960 case WRITE_12:
961 case WRITE_10:
962 case WRITE_6:
963 case READ_12:
964 case READ_10:
965 case READ_6:
966 case 0xad: /* READ_DVD_STRUCTURE */
967 case 0xbe: /* READ_CD */
968 pio = 0;
969 }
970 /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
971 if (scsicmd[0] == WRITE_10) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400972 unsigned int lba =
973 (scsicmd[2] << 24) |
974 (scsicmd[3] << 16) |
975 (scsicmd[4] << 8) |
976 scsicmd[5];
Mikael Pettersson95006182007-01-09 10:51:46 +0100977 if (lba >= 0xFFFF4FA2)
978 pio = 1;
979 }
980 return pio;
981}
982
Mikael Pettersson724114a2007-03-11 21:20:43 +0100983static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
Mikael Pettersson95006182007-01-09 10:51:46 +0100984{
Mikael Pettersson95006182007-01-09 10:51:46 +0100985 /* First generation chips cannot use ATAPI DMA on SATA ports */
Mikael Pettersson724114a2007-03-11 21:20:43 +0100986 return 1;
Mikael Pettersson95006182007-01-09 10:51:46 +0100987}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Tejun Heoeca25dc2007-04-17 23:44:07 +0900989static void pdc_ata_setup_port(struct ata_port *ap,
990 void __iomem *base, void __iomem *scr_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Tejun Heoeca25dc2007-04-17 23:44:07 +0900992 ap->ioaddr.cmd_addr = base;
993 ap->ioaddr.data_addr = base;
994 ap->ioaddr.feature_addr =
995 ap->ioaddr.error_addr = base + 0x4;
996 ap->ioaddr.nsect_addr = base + 0x8;
997 ap->ioaddr.lbal_addr = base + 0xc;
998 ap->ioaddr.lbam_addr = base + 0x10;
999 ap->ioaddr.lbah_addr = base + 0x14;
1000 ap->ioaddr.device_addr = base + 0x18;
1001 ap->ioaddr.command_addr =
1002 ap->ioaddr.status_addr = base + 0x1c;
1003 ap->ioaddr.altstatus_addr =
1004 ap->ioaddr.ctl_addr = base + 0x38;
1005 ap->ioaddr.scr_addr = scr_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006}
1007
Tejun Heoeca25dc2007-04-17 23:44:07 +09001008static void pdc_host_init(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009{
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001010 void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
Tejun Heoeca25dc2007-04-17 23:44:07 +09001011 int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
Mikael Petterssond324d4622006-12-06 09:55:43 +01001012 int hotplug_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 u32 tmp;
1014
Tejun Heoeca25dc2007-04-17 23:44:07 +09001015 if (is_gen2)
Mikael Petterssond324d4622006-12-06 09:55:43 +01001016 hotplug_offset = PDC2_SATA_PLUG_CSR;
1017 else
1018 hotplug_offset = PDC_SATA_PLUG_CSR;
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 /*
1021 * Except for the hotplug stuff, this is voodoo from the
1022 * Promise driver. Label this entire section
1023 * "TODO: figure out why we do this"
1024 */
1025
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001026 /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001027 tmp = readl(host_mmio + PDC_FLASH_CTL);
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001028 tmp |= 0x02000; /* bit 13 (enable bmr burst) */
Tejun Heoeca25dc2007-04-17 23:44:07 +09001029 if (!is_gen2)
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001030 tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001031 writel(tmp, host_mmio + PDC_FLASH_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033 /* clear plug/unplug flags for all ports */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001034 tmp = readl(host_mmio + hotplug_offset);
1035 writel(tmp | 0xff, host_mmio + hotplug_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Mikael Petterssona77720a2007-07-03 01:09:05 +02001037 /* unmask plug/unplug ints */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001038 tmp = readl(host_mmio + hotplug_offset);
1039 writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001041 /* don't initialise TBG or SLEW on 2nd generation chips */
Tejun Heoeca25dc2007-04-17 23:44:07 +09001042 if (is_gen2)
Mikael Petterssonb2d1eee2006-11-22 22:00:15 +01001043 return;
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 /* reduce TBG clock to 133 Mhz. */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001046 tmp = readl(host_mmio + PDC_TBG_MODE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 tmp &= ~0x30000; /* clear bit 17, 16*/
1048 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001049 writel(tmp, host_mmio + PDC_TBG_MODE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001051 readl(host_mmio + PDC_TBG_MODE); /* flush */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 msleep(10);
1053
1054 /* adjust slew rate control register. */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001055 tmp = readl(host_mmio + PDC_SLEW_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
1057 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001058 writel(tmp, host_mmio + PDC_SLEW_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059}
1060
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001061static int pdc_ata_init_one(struct pci_dev *pdev,
1062 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063{
1064 static int printed_version;
Tejun Heoeca25dc2007-04-17 23:44:07 +09001065 const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
1066 const struct ata_port_info *ppi[PDC_MAX_PORTS];
1067 struct ata_host *host;
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001068 void __iomem *host_mmio;
Tejun Heoeca25dc2007-04-17 23:44:07 +09001069 int n_ports, i, rc;
Mikael Pettersson5ac2fe52007-05-06 22:14:01 +02001070 int is_sataii_tx4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
1072 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001073 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
Tejun Heoeca25dc2007-04-17 23:44:07 +09001075 /* enable and acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001076 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 if (rc)
1078 return rc;
1079
Tejun Heo0d5ff562007-02-01 15:06:36 +09001080 rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
1081 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001082 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001083 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001084 return rc;
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001085 host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
Tejun Heoeca25dc2007-04-17 23:44:07 +09001086
1087 /* determine port configuration and setup host */
1088 n_ports = 2;
1089 if (pi->flags & PDC_FLAG_4_PORTS)
1090 n_ports = 4;
1091 for (i = 0; i < n_ports; i++)
1092 ppi[i] = pi;
1093
1094 if (pi->flags & PDC_FLAG_SATA_PATA) {
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001095 u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
Mikael Petterssond0e58032007-06-19 21:53:30 +02001096 if (!(tmp & 0x80))
Tejun Heoeca25dc2007-04-17 23:44:07 +09001097 ppi[n_ports++] = pi + 1;
Tejun Heoeca25dc2007-04-17 23:44:07 +09001098 }
1099
1100 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
1101 if (!host) {
1102 dev_printk(KERN_ERR, &pdev->dev, "failed to allocate host\n");
1103 return -ENOMEM;
1104 }
1105 host->iomap = pcim_iomap_table(pdev);
1106
Mikael Petterssond0e58032007-06-19 21:53:30 +02001107 is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
Mikael Pettersson5ac2fe52007-05-06 22:14:01 +02001108 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001109 struct ata_port *ap = host->ports[i];
Mikael Petterssond0e58032007-06-19 21:53:30 +02001110 unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001111 unsigned int ata_offset = 0x200 + ata_no * 0x80;
Tejun Heocbcdd872007-08-18 13:14:55 +09001112 unsigned int scr_offset = 0x400 + ata_no * 0x100;
1113
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001114 pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
Tejun Heocbcdd872007-08-18 13:14:55 +09001115
1116 ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
Mikael Pettersson821d22c2008-05-17 18:48:15 +02001117 ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
Mikael Pettersson5ac2fe52007-05-06 22:14:01 +02001118 }
Tejun Heoeca25dc2007-04-17 23:44:07 +09001119
1120 /* initialize adapter */
1121 pdc_host_init(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1124 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001125 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1127 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001128 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Tejun Heoeca25dc2007-04-17 23:44:07 +09001130 /* start host, request IRQ and attach */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 pci_set_master(pdev);
Tejun Heoeca25dc2007-04-17 23:44:07 +09001132 return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
1133 &pdc_ata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134}
1135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136static int __init pdc_ata_init(void)
1137{
Pavel Roskinb7887192006-08-10 18:13:18 +09001138 return pci_register_driver(&pdc_ata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139}
1140
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141static void __exit pdc_ata_exit(void)
1142{
1143 pci_unregister_driver(&pdc_ata_pci_driver);
1144}
1145
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146MODULE_AUTHOR("Jeff Garzik");
Tobias Lorenzf497ba72005-05-12 15:51:01 -04001147MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148MODULE_LICENSE("GPL");
1149MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
1150MODULE_VERSION(DRV_VERSION);
1151
1152module_init(pdc_ata_init);
1153module_exit(pdc_ata_exit);