blob: 85a2bb28aed27699e464edc54a8573c8d1d41b39 [file] [log] [blame]
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010026#include <linux/hdmi.h>
Pierre Ossmana2098252013-11-06 20:09:08 +010027#include <linux/gcd.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Christian Koenigdafc3bd2009-10-11 23:49:13 +020030#include "radeon.h"
Daniel Vetter3574dda2011-02-18 17:59:19 +010031#include "radeon_asic.h"
Rafał Miłeckic6543a62012-04-28 23:35:24 +020032#include "r600d.h"
Christian Koenigdafc3bd2009-10-11 23:49:13 +020033#include "atom.h"
34
35/*
36 * HDMI color format
37 */
38enum r600_hdmi_color_format {
39 RGB = 0,
40 YCC_422 = 1,
41 YCC_444 = 2
42};
43
44/*
45 * IEC60958 status bits
46 */
47enum r600_hdmi_iec_status_bits {
48 AUDIO_STATUS_DIG_ENABLE = 0x01,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000049 AUDIO_STATUS_V = 0x02,
50 AUDIO_STATUS_VCFG = 0x04,
Christian Koenigdafc3bd2009-10-11 23:49:13 +020051 AUDIO_STATUS_EMPHASIS = 0x08,
52 AUDIO_STATUS_COPYRIGHT = 0x10,
53 AUDIO_STATUS_NONAUDIO = 0x20,
54 AUDIO_STATUS_PROFESSIONAL = 0x40,
Rafał Miłecki3fe373d2010-03-06 13:03:38 +000055 AUDIO_STATUS_LEVEL = 0x80
Christian Koenigdafc3bd2009-10-11 23:49:13 +020056};
57
Lauri Kasanen1109ca02012-08-31 13:43:50 -040058static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
Christian Koenigdafc3bd2009-10-11 23:49:13 +020059 /* 32kHz 44.1kHz 48kHz */
60 /* Clock N CTS N CTS N CTS */
Pierre Ossman3e719852013-11-06 20:00:32 +010061 { 25175, 4096, 25175, 28224, 125875, 6144, 25175 }, /* 25,20/1.001 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020062 { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
63 { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
64 { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
65 { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
66 { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
Pierre Ossman3e719852013-11-06 20:00:32 +010067 { 74176, 4096, 74176, 5733, 75335, 6144, 74176 }, /* 74.25/1.001 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020068 { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
Pierre Ossman3e719852013-11-06 20:00:32 +010069 { 148352, 4096, 148352, 5733, 150670, 6144, 148352 }, /* 148.50/1.001 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020070 { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
Christian Koenigdafc3bd2009-10-11 23:49:13 +020071};
72
Alex Deucher062c2e42013-09-27 18:09:54 -040073
Pierre Ossmana2098252013-11-06 20:09:08 +010074/*
75 * calculate CTS and N values if they are not found in the table
76 */
77static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int *N, int freq)
78{
79 int n, cts;
80 unsigned long div, mul;
81
82 /* Safe, but overly large values */
83 n = 128 * freq;
84 cts = clock * 1000;
85
86 /* Smallest valid fraction */
87 div = gcd(n, cts);
88
89 n /= div;
90 cts /= div;
91
92 /*
93 * The optimal N is 128*freq/1000. Calculate the closest larger
94 * value that doesn't truncate any bits.
95 */
96 mul = ((128*freq/1000) + (n-1))/n;
97
98 n *= mul;
99 cts *= mul;
100
101 /* Check that we are in spec (not always possible) */
102 if (n < (128*freq/1500))
103 printk(KERN_WARNING "Calculated ACR N value is too small. You may experience audio problems.\n");
104 if (n > (128*freq/300))
105 printk(KERN_WARNING "Calculated ACR N value is too large. You may experience audio problems.\n");
106
107 *N = n;
108 *CTS = cts;
109
110 DRM_DEBUG("Calculated ACR timing N=%d CTS=%d for frequency %d\n",
111 *N, *CTS, freq);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200112}
113
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200114struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
115{
116 struct radeon_hdmi_acr res;
117 u8 i;
118
Pierre Ossmana2098252013-11-06 20:09:08 +0100119 /* Precalculated values for common clocks */
120 for (i = 0; i < ARRAY_SIZE(r600_hdmi_predefined_acr); i++) {
121 if (r600_hdmi_predefined_acr[i].clock == clock)
122 return r600_hdmi_predefined_acr[i];
123 }
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200124
Pierre Ossmana2098252013-11-06 20:09:08 +0100125 /* And odd clocks get manually calculated */
126 r600_hdmi_calc_cts(clock, &res.cts_32khz, &res.n_32khz, 32000);
127 r600_hdmi_calc_cts(clock, &res.cts_44_1khz, &res.n_44_1khz, 44100);
128 r600_hdmi_calc_cts(clock, &res.cts_48khz, &res.n_48khz, 48000);
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200129
130 return res;
131}
132
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200133/*
134 * update the N and CTS parameters for a given pixel clock rate
135 */
136static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
137{
138 struct drm_device *dev = encoder->dev;
139 struct radeon_device *rdev = dev->dev_private;
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200140 struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200141 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
142 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
143 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200144
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200145 WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
146 WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200147
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200148 WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
149 WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200150
Rafał Miłecki1b688d082012-04-30 15:44:54 +0200151 WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
152 WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200153}
154
155/*
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200156 * build a HDMI Video Info Frame
157 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100158static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
159 void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200160{
161 struct drm_device *dev = encoder->dev;
162 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200163 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
164 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
165 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100166 uint8_t *frame = buffer + 3;
Alex Deucherf1003802013-06-07 10:41:03 -0400167 uint8_t *header = buffer;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200168
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200169 WREG32(HDMI0_AVI_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200170 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200171 WREG32(HDMI0_AVI_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200172 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200173 WREG32(HDMI0_AVI_INFO2 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200174 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200175 WREG32(HDMI0_AVI_INFO3 + offset,
Alex Deucherf1003802013-06-07 10:41:03 -0400176 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200177}
178
179/*
180 * build a Audio Info Frame
181 */
Thierry Redinge3b2e032013-01-14 13:36:30 +0100182static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
183 const void *buffer, size_t size)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200184{
185 struct drm_device *dev = encoder->dev;
186 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200187 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
188 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
189 uint32_t offset = dig->afmt->offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100190 const u8 *frame = buffer + 3;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200191
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200192 WREG32(HDMI0_AUDIO_INFO0 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200193 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200194 WREG32(HDMI0_AUDIO_INFO1 + offset,
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200195 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
196}
197
198/*
199 * test if audio buffer is filled enough to start playing
200 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200201static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200202{
203 struct drm_device *dev = encoder->dev;
204 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200205 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
206 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
207 uint32_t offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200208
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200209 return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200210}
211
212/*
213 * have buffer status changed since last call?
214 */
215int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
216{
217 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200218 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200219 int status, result;
220
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200221 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200222 return 0;
223
224 status = r600_hdmi_is_audio_buffer_filled(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200225 result = dig->afmt->last_buffer_filled_status != status;
226 dig->afmt->last_buffer_filled_status = status;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200227
228 return result;
229}
230
231/*
232 * write the audio workaround status to the hardware
233 */
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200234static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200235{
236 struct drm_device *dev = encoder->dev;
237 struct radeon_device *rdev = dev->dev_private;
238 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200239 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
240 uint32_t offset = dig->afmt->offset;
241 bool hdmi_audio_workaround = false; /* FIXME */
242 u32 value;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200243
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200244 if (!hdmi_audio_workaround ||
245 r600_hdmi_is_audio_buffer_filled(encoder))
246 value = 0; /* disable workaround */
247 else
248 value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
249 WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
250 value, ~HDMI0_AUDIO_TEST_EN);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200251}
252
Rashika Kheria27b83172014-01-06 21:18:08 +0530253static void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
Alex Deucherb1f6f472013-04-18 10:50:55 -0400254{
255 struct drm_device *dev = encoder->dev;
256 struct radeon_device *rdev = dev->dev_private;
257 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
258 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher731da212013-05-13 11:35:26 -0400259 u32 base_rate = 24000;
Alex Deucher1518dd82013-07-30 17:31:07 -0400260 u32 max_ratio = clock / base_rate;
261 u32 dto_phase;
262 u32 dto_modulo = clock;
263 u32 wallclock_ratio;
264 u32 dto_cntl;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400265
266 if (!dig || !dig->afmt)
267 return;
268
Alex Deucher1518dd82013-07-30 17:31:07 -0400269 if (max_ratio >= 8) {
270 dto_phase = 192 * 1000;
271 wallclock_ratio = 3;
272 } else if (max_ratio >= 4) {
273 dto_phase = 96 * 1000;
274 wallclock_ratio = 2;
275 } else if (max_ratio >= 2) {
276 dto_phase = 48 * 1000;
277 wallclock_ratio = 1;
278 } else {
279 dto_phase = 24 * 1000;
280 wallclock_ratio = 0;
281 }
282
Alex Deucherb1f6f472013-04-18 10:50:55 -0400283 /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
284 * doesn't matter which one you use. Just use the first one.
285 */
Alex Deucherb1f6f472013-04-18 10:50:55 -0400286 /* XXX two dtos; generally use dto0 for hdmi */
287 /* Express [24MHz / target pixel clock] as an exact rational
288 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
289 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
290 */
Alex Deucher58d327d2013-09-25 12:04:37 -0400291 if (ASIC_IS_DCE32(rdev)) {
Alex Deuchere1accbf2013-07-29 18:56:13 -0400292 if (dig->dig_encoder == 0) {
Alex Deucher1518dd82013-07-30 17:31:07 -0400293 dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
294 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
295 WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
296 WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
297 WREG32(DCCG_AUDIO_DTO0_MODULE, dto_modulo);
Alex Deuchere1accbf2013-07-29 18:56:13 -0400298 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
299 } else {
Alex Deucher1518dd82013-07-30 17:31:07 -0400300 dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
301 dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
302 WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
303 WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
304 WREG32(DCCG_AUDIO_DTO1_MODULE, dto_modulo);
Alex Deuchere1accbf2013-07-29 18:56:13 -0400305 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
306 }
Alex Deucher55d4e022013-11-25 13:20:59 -0500307 } else {
Alex Deucher58d327d2013-09-25 12:04:37 -0400308 /* according to the reg specs, this should DCE3.2 only, but in
Alex Deucher55d4e022013-11-25 13:20:59 -0500309 * practice it seems to cover DCE2.0/3.0/3.1 as well.
Alex Deucher58d327d2013-09-25 12:04:37 -0400310 */
311 if (dig->dig_encoder == 0) {
312 WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
313 WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
314 WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
315 } else {
316 WREG32(DCCG_AUDIO_DTO1_PHASE, base_rate * 100);
317 WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
318 WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
319 }
Alex Deucher15865052013-04-22 09:42:07 -0400320 }
Alex Deucherb1f6f472013-04-18 10:50:55 -0400321}
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200322
Alex Deucher0ffae602013-08-15 12:03:37 -0400323static void dce3_2_afmt_write_speaker_allocation(struct drm_encoder *encoder)
324{
325 struct radeon_device *rdev = encoder->dev->dev_private;
326 struct drm_connector *connector;
327 struct radeon_connector *radeon_connector = NULL;
328 u32 tmp;
329 u8 *sadb;
330 int sad_count;
331
332 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
Alex Deucher8a992ee2013-10-10 17:58:27 -0400333 if (connector->encoder == encoder) {
Alex Deucher0ffae602013-08-15 12:03:37 -0400334 radeon_connector = to_radeon_connector(connector);
Alex Deucher8a992ee2013-10-10 17:58:27 -0400335 break;
336 }
Alex Deucher0ffae602013-08-15 12:03:37 -0400337 }
338
339 if (!radeon_connector) {
340 DRM_ERROR("Couldn't find encoder's connector\n");
341 return;
342 }
343
344 sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
345 if (sad_count < 0) {
346 DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
347 return;
348 }
349
350 /* program the speaker allocation */
351 tmp = RREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
352 tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
353 /* set HDMI mode */
354 tmp |= HDMI_CONNECTION;
355 if (sad_count)
356 tmp |= SPEAKER_ALLOCATION(sadb[0]);
357 else
358 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
359 WREG32(AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
360
361 kfree(sadb);
362}
363
Alex Deucherc1cbee02013-08-29 10:51:04 -0400364static void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder)
365{
366 struct radeon_device *rdev = encoder->dev->dev_private;
367 struct drm_connector *connector;
368 struct radeon_connector *radeon_connector = NULL;
369 struct cea_sad *sads;
370 int i, sad_count;
371
372 static const u16 eld_reg_to_type[][2] = {
373 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
374 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
375 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
376 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
377 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
378 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
379 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
380 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
381 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
382 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
383 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
384 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
385 };
386
387 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
Alex Deucher8a992ee2013-10-10 17:58:27 -0400388 if (connector->encoder == encoder) {
Alex Deucherc1cbee02013-08-29 10:51:04 -0400389 radeon_connector = to_radeon_connector(connector);
Alex Deucher8a992ee2013-10-10 17:58:27 -0400390 break;
391 }
Alex Deucherc1cbee02013-08-29 10:51:04 -0400392 }
393
394 if (!radeon_connector) {
395 DRM_ERROR("Couldn't find encoder's connector\n");
396 return;
397 }
398
399 sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
400 if (sad_count < 0) {
401 DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
402 return;
403 }
404 BUG_ON(!sads);
405
406 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
407 u32 value = 0;
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200408 u8 stereo_freqs = 0;
409 int max_channels = -1;
Alex Deucherc1cbee02013-08-29 10:51:04 -0400410 int j;
411
412 for (j = 0; j < sad_count; j++) {
413 struct cea_sad *sad = &sads[j];
414
415 if (sad->format == eld_reg_to_type[i][1]) {
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200416 if (sad->channels > max_channels) {
417 value = MAX_CHANNELS(sad->channels) |
418 DESCRIPTOR_BYTE_2(sad->byte2) |
419 SUPPORTED_FREQUENCIES(sad->freq);
420 max_channels = sad->channels;
421 }
422
Alex Deucherc1cbee02013-08-29 10:51:04 -0400423 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200424 stereo_freqs |= sad->freq;
425 else
426 break;
Alex Deucherc1cbee02013-08-29 10:51:04 -0400427 }
428 }
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200429
430 value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
431
Alex Deucherc1cbee02013-08-29 10:51:04 -0400432 WREG32(eld_reg_to_type[i][0], value);
433 }
434
435 kfree(sads);
436}
437
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200438/*
439 * update the info frames with the data from the current display mode
440 */
441void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
442{
443 struct drm_device *dev = encoder->dev;
444 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200445 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
446 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100447 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
448 struct hdmi_avi_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200449 uint32_t offset;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100450 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200451
Alex Deucherc2b4cac2013-07-08 18:16:56 -0400452 if (!dig || !dig->afmt)
453 return;
454
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200455 /* Silent, r600_hdmi_enable will raise WARN for us */
456 if (!dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200457 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200458 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200459
Alex Deucher832eafa2014-02-18 11:07:55 -0500460 /* disable audio prior to setting up hw */
461 dig->afmt->pin = r600_audio_get_pin(rdev);
462 r600_audio_enable(rdev, dig->afmt->pin, false);
463
Alex Deucherb1f6f472013-04-18 10:50:55 -0400464 r600_audio_set_dto(encoder, mode->clock);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200465
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200466 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
467 HDMI0_NULL_SEND); /* send null packets when required */
468
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200469 WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
Rafał Miłeckia273a902012-04-30 15:44:52 +0200470
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200471 if (ASIC_IS_DCE32(rdev)) {
472 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
473 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
474 HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
475 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
476 AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
477 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
478 } else {
479 WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
480 HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
481 HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200482 HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
483 HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
484 }
Rafał Miłeckia273a902012-04-30 15:44:52 +0200485
Alex Deucherc1cbee02013-08-29 10:51:04 -0400486 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher0ffae602013-08-15 12:03:37 -0400487 dce3_2_afmt_write_speaker_allocation(encoder);
Alex Deucherc1cbee02013-08-29 10:51:04 -0400488 dce3_2_afmt_write_sad_regs(encoder);
489 }
Alex Deucher0ffae602013-08-15 12:03:37 -0400490
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200491 WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
Alex Deucherb852c982013-10-10 11:47:01 -0400492 HDMI0_ACR_SOURCE | /* select SW CTS value - XXX verify that hw CTS works on all families */
Alex Deucheree0fec32013-09-27 18:22:15 -0400493 HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200494
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200495 WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
496 HDMI0_NULL_SEND | /* send null packets when required */
497 HDMI0_GC_SEND | /* send general control packets */
498 HDMI0_GC_CONT); /* send general control packets every frame */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200499
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200500 /* TODO: HDMI0_AUDIO_INFO_UPDATE */
501 WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
502 HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
503 HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
504 HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
505 HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200506
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200507 WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
508 HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
509 HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
510
511 WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200512
Thierry Redinge3b2e032013-01-14 13:36:30 +0100513 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
514 if (err < 0) {
515 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
516 return;
517 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200518
Thierry Redinge3b2e032013-01-14 13:36:30 +0100519 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
520 if (err < 0) {
521 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
522 return;
523 }
524
525 r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200526 r600_hdmi_update_ACR(encoder, mode->clock);
527
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300528 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200529 WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
530 WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
531 WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
532 WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200533
534 r600_hdmi_audio_workaround(encoder);
Alex Deucher832eafa2014-02-18 11:07:55 -0500535
536 /* enable audio after to setting up hw */
537 r600_audio_enable(rdev, dig->afmt->pin, true);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200538}
539
540/*
541 * update settings with current parameters from audio engine
542 */
Christian König58bd0862010-04-05 22:14:55 +0200543void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200544{
545 struct drm_device *dev = encoder->dev;
546 struct radeon_device *rdev = dev->dev_private;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200547 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
548 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb5306022013-07-31 16:51:33 -0400549 struct r600_audio_pin audio = r600_audio_status(rdev);
Thierry Redinge3b2e032013-01-14 13:36:30 +0100550 uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
551 struct hdmi_audio_infoframe frame;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200552 uint32_t offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200553 uint32_t iec;
Thierry Redinge3b2e032013-01-14 13:36:30 +0100554 ssize_t err;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200555
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200556 if (!dig->afmt || !dig->afmt->enabled)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200557 return;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200558 offset = dig->afmt->offset;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200559
560 DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
561 r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200562 audio.channels, audio.rate, audio.bits_per_sample);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200563 DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
Rafał Miłecki3299de92012-05-14 21:25:57 +0200564 (int)audio.status_bits, (int)audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200565
566 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200567 if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200568 iec |= 1 << 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200569 if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200570 iec |= 1 << 1;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200571 if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200572 iec |= 1 << 2;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200573 if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200574 iec |= 1 << 3;
575
Rafał Miłecki3299de92012-05-14 21:25:57 +0200576 iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200577
Rafał Miłecki3299de92012-05-14 21:25:57 +0200578 switch (audio.rate) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200579 case 32000:
580 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
581 break;
582 case 44100:
583 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
584 break;
585 case 48000:
586 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
587 break;
588 case 88200:
589 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
590 break;
591 case 96000:
592 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
593 break;
594 case 176400:
595 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
596 break;
597 case 192000:
598 iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
599 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200600 }
601
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200602 WREG32(HDMI0_60958_0 + offset, iec);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200603
604 iec = 0;
Rafał Miłecki3299de92012-05-14 21:25:57 +0200605 switch (audio.bits_per_sample) {
Rafał Miłeckia366e392012-05-06 17:29:46 +0200606 case 16:
607 iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
608 break;
609 case 20:
610 iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
611 break;
612 case 24:
613 iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
614 break;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200615 }
Rafał Miłecki3299de92012-05-14 21:25:57 +0200616 if (audio.status_bits & AUDIO_STATUS_V)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200617 iec |= 0x5 << 16;
Rafał Miłeckic6543a62012-04-28 23:35:24 +0200618 WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200619
Thierry Redinge3b2e032013-01-14 13:36:30 +0100620 err = hdmi_audio_infoframe_init(&frame);
621 if (err < 0) {
622 DRM_ERROR("failed to setup audio infoframe\n");
623 return;
624 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200625
Thierry Redinge3b2e032013-01-14 13:36:30 +0100626 frame.channels = audio.channels;
627
628 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
629 if (err < 0) {
630 DRM_ERROR("failed to pack audio infoframe\n");
631 return;
632 }
633
634 r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200635 r600_hdmi_audio_workaround(encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200636}
637
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200638/*
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +0000639 * enable the HDMI engine
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200640 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400641void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200642{
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +0000643 struct drm_device *dev = encoder->dev;
644 struct radeon_device *rdev = dev->dev_private;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200645 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200646 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deuchera973bea2013-04-18 11:32:16 -0400647 u32 hdmi = HDMI0_ERROR_ACK;
Alex Deucher16823d12010-04-16 11:35:30 -0400648
Alex Deucherc2b4cac2013-07-08 18:16:56 -0400649 if (!dig || !dig->afmt)
650 return;
651
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200652 /* Silent, r600_hdmi_enable will raise WARN for us */
Alex Deuchera973bea2013-04-18 11:32:16 -0400653 if (enable && dig->afmt->enabled)
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200654 return;
Alex Deuchera973bea2013-04-18 11:32:16 -0400655 if (!enable && !dig->afmt->enabled)
656 return;
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200657
658 /* Older chipsets require setting HDMI and routing manually */
Alex Deuchera973bea2013-04-18 11:32:16 -0400659 if (!ASIC_IS_DCE3(rdev)) {
660 if (enable)
661 hdmi |= HDMI0_ENABLE;
Rafał Miłecki5715f672010-03-06 13:03:35 +0000662 switch (radeon_encoder->encoder_id) {
663 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400664 if (enable) {
665 WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
666 hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
667 } else {
668 WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
669 }
Rafał Miłecki5715f672010-03-06 13:03:35 +0000670 break;
671 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400672 if (enable) {
673 WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
674 hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
675 } else {
676 WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
677 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200678 break;
679 case ENCODER_OBJECT_ID_INTERNAL_DDI:
Alex Deuchera973bea2013-04-18 11:32:16 -0400680 if (enable) {
681 WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
682 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
683 } else {
684 WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
685 }
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200686 break;
687 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
Alex Deuchera973bea2013-04-18 11:32:16 -0400688 if (enable)
689 hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000690 break;
691 default:
Rafał Miłecki64fb4fb2012-04-30 15:44:53 +0200692 dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
693 radeon_encoder->encoder_id);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000694 break;
695 }
Alex Deuchera973bea2013-04-18 11:32:16 -0400696 WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
Rafał Miłecki5715f672010-03-06 13:03:35 +0000697 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200698
Alex Deucherf122c612012-03-30 08:59:57 -0400699 if (rdev->irq.installed) {
Christian Koenigf2594932010-04-10 03:13:16 +0200700 /* if irq is available use it */
Alex Deucher9054ae12013-04-18 09:42:13 -0400701 /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
Alex Deuchera973bea2013-04-18 11:32:16 -0400702 if (enable)
Alex Deucher9054ae12013-04-18 09:42:13 -0400703 radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
Alex Deuchera973bea2013-04-18 11:32:16 -0400704 else
705 radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
Christian Koenigf2594932010-04-10 03:13:16 +0200706 }
Christian König58bd0862010-04-05 22:14:55 +0200707
Alex Deuchera973bea2013-04-18 11:32:16 -0400708 dig->afmt->enabled = enable;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +0200709
Alex Deuchera973bea2013-04-18 11:32:16 -0400710 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
711 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +0000712}
713