blob: 0ed64eb68e48e226c0176c6e8c9c3f5247111c73 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Mathias Nymanec7e43e2013-08-30 18:25:49 +0300126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
Sarah Sharpae636742009-04-29 19:02:31 -0700136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
John Youna1669b22010-08-09 13:56:11 -0700149 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700150 }
151}
152
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 /*
162 * If this is not event ring, and the dequeue pointer
163 * is not on a link TRB, there is one more usable TRB
164 */
Andiry Xub008df62012-03-05 17:49:34 +0800165 if (ring->type != TYPE_EVENT &&
166 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
167 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800168
Sarah Sharp50d02062012-07-26 12:03:59 -0700169 do {
170 /*
171 * Update the dequeue pointer further if that was a link TRB or
172 * we're at the end of an event ring segment (which doesn't have
173 * link TRBS)
174 */
175 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
176 if (ring->type == TYPE_EVENT &&
177 last_trb_on_last_seg(xhci, ring,
178 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700179 ring->cycle_state ^= 1;
Sarah Sharp50d02062012-07-26 12:03:59 -0700180 }
181 ring->deq_seg = ring->deq_seg->next;
182 ring->dequeue = ring->deq_seg->trbs;
183 } else {
184 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700185 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700186 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700187}
188
189/*
190 * See Cycle bit rules. SW is the consumer for the event ring only.
191 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
192 *
193 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
194 * chain bit is set), then set the chain bit in all the following link TRBs.
195 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
196 * have their chain bit cleared (so that each Link TRB is a separate TD).
197 *
198 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700199 * set, but other sections talk about dealing with the chain bit set. This was
200 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
201 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700202 *
203 * @more_trbs_coming: Will you enqueue more TRBs before calling
204 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700205 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800207 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208{
209 u32 chain;
210 union xhci_trb *next;
211
Matt Evans28ccd292011-03-29 13:40:46 +1100212 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800213 /* If this is not event ring, there is one less usable TRB */
214 if (ring->type != TYPE_EVENT &&
215 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
216 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700217 next = ++(ring->enqueue);
218
219 ring->enq_updates++;
220 /* Update the dequeue pointer further if that was a link TRB or we're at
221 * the end of an event ring segment (which doesn't have link TRBS)
222 */
223 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800224 if (ring->type != TYPE_EVENT) {
225 /*
226 * If the caller doesn't plan on enqueueing more
227 * TDs before ringing the doorbell, then we
228 * don't want to give the link TRB to the
229 * hardware just yet. We'll give the link TRB
230 * back in prepare_ring() just before we enqueue
231 * the TD at the top of the ring.
232 */
233 if (!chain && !more_trbs_coming)
234 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700235
Andiry Xu3b72fca2012-03-05 17:49:32 +0800236 /* If we're not dealing with 0.95 hardware or
237 * isoc rings on AMD 0.96 host,
238 * carry over the chain bit of the previous TRB
239 * (which may mean the chain bit is cleared).
240 */
241 if (!(ring->type == TYPE_ISOC &&
242 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700243 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 next->link.control &=
245 cpu_to_le32(~TRB_CHAIN);
246 next->link.control |=
247 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800249 /* Give this link TRB to the hardware */
250 wmb();
251 next->link.control ^= cpu_to_le32(TRB_CYCLE);
252
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 /* Toggle the cycle bit after the last ring segment. */
254 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
255 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700256 }
257 }
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
262}
263
264/*
Andiry Xu085deb12012-03-05 17:49:40 +0800265 * Check to see if there's room to enqueue num_trbs on the ring and make sure
266 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267 */
Andiry Xub008df62012-03-05 17:49:34 +0800268static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 unsigned int num_trbs)
270{
Andiry Xu085deb12012-03-05 17:49:40 +0800271 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800272
Andiry Xu085deb12012-03-05 17:49:40 +0800273 if (ring->num_trbs_free < num_trbs)
274 return 0;
275
276 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
277 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
278 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
279 return 0;
280 }
281
282 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283}
284
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700286void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287{
Elric Fuc181bc52012-06-27 16:30:57 +0800288 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
289 return;
290
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700291 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200292 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200294 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295}
296
Elric Fub92cc662012-06-27 16:31:12 +0800297static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
298{
299 u64 temp_64;
300 int ret;
301
302 xhci_dbg(xhci, "Abort command ring\n");
303
304 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
305 xhci_dbg(xhci, "The command ring isn't running, "
306 "Have the command ring been stopped?\n");
307 return 0;
308 }
309
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800310 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800311 if (!(temp_64 & CMD_RING_RUNNING)) {
312 xhci_dbg(xhci, "Command ring had been stopped\n");
313 return 0;
314 }
315 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Sarah Sharp477632d2014-01-29 14:02:00 -0800316 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
317 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800318
319 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
320 * time the completion od all xHCI commands, including
321 * the Command Abort operation. If software doesn't see
322 * CRR negated in a timely manner (e.g. longer than 5
323 * seconds), then it should assume that the there are
324 * larger problems with the xHC and assert HCRST.
325 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700326 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800327 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
328 if (ret < 0) {
329 xhci_err(xhci, "Stopped the command ring failed, "
330 "maybe the host is dead\n");
331 xhci->xhc_state |= XHCI_STATE_DYING;
332 xhci_quiesce(xhci);
333 xhci_halt(xhci);
334 return -ESHUTDOWN;
335 }
336
337 return 0;
338}
339
340static int xhci_queue_cd(struct xhci_hcd *xhci,
341 struct xhci_command *command,
342 union xhci_trb *cmd_trb)
343{
344 struct xhci_cd *cd;
345 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
346 if (!cd)
347 return -ENOMEM;
348 INIT_LIST_HEAD(&cd->cancel_cmd_list);
349
350 cd->command = command;
351 cd->cmd_trb = cmd_trb;
352 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
353
354 return 0;
355}
356
357/*
358 * Cancel the command which has issue.
359 *
360 * Some commands may hang due to waiting for acknowledgement from
361 * usb device. It is outside of the xHC's ability to control and
362 * will cause the command ring is blocked. When it occurs software
363 * should intervene to recover the command ring.
364 * See Section 4.6.1.1 and 4.6.1.2
365 */
366int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
367 union xhci_trb *cmd_trb)
368{
369 int retval = 0;
370 unsigned long flags;
371
372 spin_lock_irqsave(&xhci->lock, flags);
373
374 if (xhci->xhc_state & XHCI_STATE_DYING) {
375 xhci_warn(xhci, "Abort the command ring,"
376 " but the xHCI is dead.\n");
377 retval = -ESHUTDOWN;
378 goto fail;
379 }
380
381 /* queue the cmd desriptor to cancel_cmd_list */
382 retval = xhci_queue_cd(xhci, command, cmd_trb);
383 if (retval) {
384 xhci_warn(xhci, "Queuing command descriptor failed.\n");
385 goto fail;
386 }
387
388 /* abort command ring */
389 retval = xhci_abort_cmd_ring(xhci);
390 if (retval) {
391 xhci_err(xhci, "Abort command ring failed\n");
392 if (unlikely(retval == -ESHUTDOWN)) {
393 spin_unlock_irqrestore(&xhci->lock, flags);
394 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
395 xhci_dbg(xhci, "xHCI host controller is dead.\n");
396 return retval;
397 }
398 }
399
400fail:
401 spin_unlock_irqrestore(&xhci->lock, flags);
402 return retval;
403}
404
Andiry Xube88fe42010-10-14 07:22:57 -0700405void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700406 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700407 unsigned int ep_index,
408 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700409{
Matt Evans28ccd292011-03-29 13:40:46 +1100410 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500411 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
412 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700413
Sarah Sharpae636742009-04-29 19:02:31 -0700414 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500415 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700416 * We don't want to restart any stream rings if there's a set dequeue
417 * pointer command pending because the device can choose to start any
418 * stream once the endpoint is on the HW schedule.
419 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700420 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500421 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
422 (ep_state & EP_HALTED))
423 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200424 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500425 /* The CPU has better things to do at this point than wait for a
426 * write-posting flush. It'll get there soon enough.
427 */
Sarah Sharpae636742009-04-29 19:02:31 -0700428}
429
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700430/* Ring the doorbell for any rings with pending URBs */
431static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
432 unsigned int slot_id,
433 unsigned int ep_index)
434{
435 unsigned int stream_id;
436 struct xhci_virt_ep *ep;
437
438 ep = &xhci->devs[slot_id]->eps[ep_index];
439
440 /* A ring has pending URBs if its TD list is not empty */
441 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200442 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700443 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700444 return;
445 }
446
447 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
448 stream_id++) {
449 struct xhci_stream_info *stream_info = ep->stream_info;
450 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700451 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
452 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 }
454}
455
Sarah Sharpae636742009-04-29 19:02:31 -0700456/*
457 * Find the segment that trb is in. Start searching in start_seg.
458 * If we must move past a segment that has a link TRB with a toggle cycle state
459 * bit set, then we will toggle the value pointed at by cycle_state.
460 */
461static struct xhci_segment *find_trb_seg(
462 struct xhci_segment *start_seg,
463 union xhci_trb *trb, int *cycle_state)
464{
465 struct xhci_segment *cur_seg = start_seg;
466 struct xhci_generic_trb *generic_trb;
467
468 while (cur_seg->trbs > trb ||
469 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
470 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000471 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800472 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 cur_seg = cur_seg->next;
474 if (cur_seg == start_seg)
475 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700476 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700477 }
478 return cur_seg;
479}
480
Sarah Sharp021bff92010-07-29 22:12:20 -0700481
482static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
483 unsigned int slot_id, unsigned int ep_index,
484 unsigned int stream_id)
485{
486 struct xhci_virt_ep *ep;
487
488 ep = &xhci->devs[slot_id]->eps[ep_index];
489 /* Common case: no streams */
490 if (!(ep->ep_state & EP_HAS_STREAMS))
491 return ep->ring;
492
493 if (stream_id == 0) {
494 xhci_warn(xhci,
495 "WARN: Slot ID %u, ep index %u has streams, "
496 "but URB has no stream ID.\n",
497 slot_id, ep_index);
498 return NULL;
499 }
500
501 if (stream_id < ep->stream_info->num_streams)
502 return ep->stream_info->stream_rings[stream_id];
503
504 xhci_warn(xhci,
505 "WARN: Slot ID %u, ep index %u has "
506 "stream IDs 1 to %u allocated, "
507 "but stream ID %u is requested.\n",
508 slot_id, ep_index,
509 ep->stream_info->num_streams - 1,
510 stream_id);
511 return NULL;
512}
513
514/* Get the right ring for the given URB.
515 * If the endpoint supports streams, boundary check the URB's stream ID.
516 * If the endpoint doesn't support streams, return the singular endpoint ring.
517 */
518static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
519 struct urb *urb)
520{
521 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
522 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
523}
524
Sarah Sharpae636742009-04-29 19:02:31 -0700525/*
526 * Move the xHC's endpoint ring dequeue pointer past cur_td.
527 * Record the new state of the xHC's endpoint ring dequeue segment,
528 * dequeue pointer, and new consumer cycle state in state.
529 * Update our internal representation of the ring's dequeue pointer.
530 *
531 * We do this in three jumps:
532 * - First we update our new ring state to be the same as when the xHC stopped.
533 * - Then we traverse the ring to find the segment that contains
534 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
535 * any link TRBs with the toggle cycle bit set.
536 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
537 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100538 *
539 * Some of the uses of xhci_generic_trb are grotty, but if they're done
540 * with correct __le32 accesses they should work fine. Only users of this are
541 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700542 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700543void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700544 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 unsigned int stream_id, struct xhci_td *cur_td,
546 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700547{
548 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700549 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700550 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700551 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700552 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700553
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
555 ep_index, stream_id);
556 if (!ep_ring) {
557 xhci_warn(xhci, "WARN can't find new dequeue state "
558 "for invalid stream ID %u.\n",
559 stream_id);
560 return;
561 }
Sarah Sharpae636742009-04-29 19:02:31 -0700562 state->new_cycle_state = 0;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300563 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
564 "Finding segment containing stopped TRB.");
Sarah Sharpae636742009-04-29 19:02:31 -0700565 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700566 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700567 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800568 if (!state->new_deq_seg) {
569 WARN_ON(1);
570 return;
571 }
572
Sarah Sharpae636742009-04-29 19:02:31 -0700573 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300574 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
575 "Finding endpoint context");
John Yound115b042009-07-27 12:05:15 -0700576 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100577 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700578
579 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700582 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
583 state->new_deq_ptr,
584 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800585 if (!state->new_deq_seg) {
586 WARN_ON(1);
587 return;
588 }
Sarah Sharpae636742009-04-29 19:02:31 -0700589
590 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000591 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
592 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800593 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700594 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
595
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800596 /*
597 * If there is only one segment in a ring, find_trb_seg()'s while loop
598 * will not run, and it will return before it has a chance to see if it
599 * needs to toggle the cycle bit. It can't tell if the stalled transfer
600 * ended just before the link TRB on a one-segment ring, or if the TD
601 * wrapped around the top of the ring, because it doesn't have the TD in
602 * question. Look for the one-segment case where stalled TRB's address
603 * is greater than the new dequeue pointer address.
604 */
605 if (ep_ring->first_seg == ep_ring->first_seg->next &&
606 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
607 state->new_cycle_state ^= 0x1;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300608 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
609 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800610
Sarah Sharpae636742009-04-29 19:02:31 -0700611 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300612 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
613 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700614 state->new_deq_seg);
615 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300616 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
617 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700618 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700619}
620
Sarah Sharp522989a2011-07-29 12:44:32 -0700621/* flip_cycle means flip the cycle bit of all but the first and last TRB.
622 * (The last TRB actually points to the ring enqueue pointer, which is not part
623 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
624 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700625static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700626 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700627{
628 struct xhci_segment *cur_seg;
629 union xhci_trb *cur_trb;
630
631 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
632 true;
633 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000634 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700635 /* Unchain any chained Link TRBs, but
636 * leave the pointers intact.
637 */
Matt Evans28ccd292011-03-29 13:40:46 +1100638 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700639 /* Flip the cycle bit (link TRBs can't be the first
640 * or last TRB).
641 */
642 if (flip_cycle)
643 cur_trb->generic.field[3] ^=
644 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300645 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
646 "Cancel (unchain) link TRB");
647 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
648 "Address = %p (0x%llx dma); "
649 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700650 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700651 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700652 cur_seg,
653 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700654 } else {
655 cur_trb->generic.field[0] = 0;
656 cur_trb->generic.field[1] = 0;
657 cur_trb->generic.field[2] = 0;
658 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100659 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700660 /* Flip the cycle bit except on the first or last TRB */
661 if (flip_cycle && cur_trb != cur_td->first_trb &&
662 cur_trb != cur_td->last_trb)
663 cur_trb->generic.field[3] ^=
664 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100665 cur_trb->generic.field[3] |= cpu_to_le32(
666 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300667 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
668 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800669 (unsigned long long)
670 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700671 }
672 if (cur_trb == cur_td->last_trb)
673 break;
674 }
675}
676
677static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700678 unsigned int ep_index, unsigned int stream_id,
679 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700680 union xhci_trb *deq_ptr, u32 cycle_state);
681
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700682void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700683 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700684 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700685 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700686{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700687 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
688
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300689 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
690 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
691 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700692 deq_state->new_deq_seg,
693 (unsigned long long)deq_state->new_deq_seg->dma,
694 deq_state->new_deq_ptr,
695 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
696 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700697 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700698 deq_state->new_deq_seg,
699 deq_state->new_deq_ptr,
700 (u32) deq_state->new_cycle_state);
701 /* Stop the TD queueing code from ringing the doorbell until
702 * this command completes. The HC won't set the dequeue pointer
703 * if the ring is running, and ringing the doorbell starts the
704 * ring running.
705 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700706 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700707}
708
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700709static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700710 struct xhci_virt_ep *ep)
711{
712 ep->ep_state &= ~EP_HALT_PENDING;
713 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
714 * timer is running on another CPU, we don't decrement stop_cmds_pending
715 * (since we didn't successfully stop the watchdog timer).
716 */
717 if (del_timer(&ep->stop_cmd_timer))
718 ep->stop_cmds_pending--;
719}
720
721/* Must be called with xhci->lock held in interrupt context */
722static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300723 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700724{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700725 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700726 struct urb *urb;
727 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700728
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 urb = cur_td->urb;
730 urb_priv = urb->hcpriv;
731 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700732 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700733
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 /* Only giveback urb when this is the last td in urb */
735 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800736 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
737 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
738 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
739 if (xhci->quirks & XHCI_AMD_PLL_FIX)
740 usb_amd_quirk_pll_enable();
741 }
742 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700743 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700744
745 spin_unlock(&xhci->lock);
746 usb_hcd_giveback_urb(hcd, urb, status);
747 xhci_urb_free_priv(xhci, urb_priv);
748 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700749 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700750}
751
Sarah Sharpae636742009-04-29 19:02:31 -0700752/*
753 * When we get a command completion for a Stop Endpoint Command, we need to
754 * unlink any cancelled TDs from the ring. There are two ways to do that:
755 *
756 * 1. If the HW was in the middle of processing the TD that needs to be
757 * cancelled, then we must move the ring's dequeue pointer past the last TRB
758 * in the TD with a Set Dequeue Pointer Command.
759 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
760 * bit cleared) so that the HW will skip over them.
761 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300762static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700763 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700764{
Sarah Sharpae636742009-04-29 19:02:31 -0700765 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700766 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700767 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700768 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700769 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700770 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700771 struct xhci_td *last_unlinked_td;
772
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700773 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700774
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300775 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700776 virt_dev = xhci->devs[slot_id];
777 if (virt_dev)
778 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
779 event);
780 else
781 xhci_warn(xhci, "Stop endpoint command "
782 "completion for disabled slot %u\n",
783 slot_id);
784 return;
785 }
786
Sarah Sharpae636742009-04-29 19:02:31 -0700787 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100788 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700789 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700790
Sarah Sharp678539c2009-10-27 10:55:52 -0700791 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700792 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700793 ep->stopped_td = NULL;
794 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700795 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700796 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700797 }
Sarah Sharpae636742009-04-29 19:02:31 -0700798
799 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
800 * We have the xHCI lock, so nothing can modify this list until we drop
801 * it. We're also in the event handler, so we can't get re-interrupted
802 * if another Stop Endpoint command completes
803 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700804 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700805 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300806 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
807 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800808 (unsigned long long)xhci_trb_virt_to_dma(
809 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700810 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
811 if (!ep_ring) {
812 /* This shouldn't happen unless a driver is mucking
813 * with the stream ID after submission. This will
814 * leave the TD on the hardware ring, and the hardware
815 * will try to execute it, and may access a buffer
816 * that has already been freed. In the best case, the
817 * hardware will execute it, and the event handler will
818 * ignore the completion event for that TD, since it was
819 * removed from the td_list for that endpoint. In
820 * short, don't muck with the stream ID after
821 * submission.
822 */
823 xhci_warn(xhci, "WARN Cancelled URB %p "
824 "has invalid stream ID %u.\n",
825 cur_td->urb,
826 cur_td->urb->stream_id);
827 goto remove_finished_td;
828 }
Sarah Sharpae636742009-04-29 19:02:31 -0700829 /*
830 * If we stopped on the TD we need to cancel, then we have to
831 * move the xHC endpoint ring dequeue pointer past this TD.
832 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700833 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700834 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
835 cur_td->urb->stream_id,
836 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700837 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700838 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700839remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700840 /*
841 * The event handler won't see a completion for this TD anymore,
842 * so remove it from the endpoint ring's TD list. Keep it in
843 * the cancelled TD list for URB completion later.
844 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700845 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700846 }
847 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700848 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700849
850 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
851 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700852 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700853 slot_id, ep_index,
854 ep->stopped_td->urb->stream_id,
855 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700856 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700857 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700858 /* Otherwise ring the doorbell(s) to restart queued transfers */
859 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700860 }
Florian Wolter526867c2013-08-14 10:33:16 +0200861
862 /* Clear stopped_td and stopped_trb if endpoint is not halted */
863 if (!(ep->ep_state & EP_HALTED)) {
864 ep->stopped_td = NULL;
865 ep->stopped_trb = NULL;
866 }
Sarah Sharpae636742009-04-29 19:02:31 -0700867
868 /*
869 * Drop the lock and complete the URBs in the cancelled TD list.
870 * New TDs to be cancelled might be added to the end of the list before
871 * we can complete all the URBs for the TDs we already unlinked.
872 * So stop when we've completed the URB for the last TD we unlinked.
873 */
874 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700875 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700876 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700877 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700878
879 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700880 /* Doesn't matter what we pass for status, since the core will
881 * just overwrite it (because the URB has been unlinked).
882 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300883 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700884
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700885 /* Stop processing the cancelled list if the watchdog timer is
886 * running.
887 */
888 if (xhci->xhc_state & XHCI_STATE_DYING)
889 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700890 } while (cur_td != last_unlinked_td);
891
892 /* Return to the event handler with xhci->lock re-acquired */
893}
894
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700895/* Watchdog timer function for when a stop endpoint command fails to complete.
896 * In this case, we assume the host controller is broken or dying or dead. The
897 * host may still be completing some other events, so we have to be careful to
898 * let the event ring handler and the URB dequeueing/enqueueing functions know
899 * through xhci->state.
900 *
901 * The timer may also fire if the host takes a very long time to respond to the
902 * command, and the stop endpoint command completion handler cannot delete the
903 * timer before the timer function is called. Another endpoint cancellation may
904 * sneak in before the timer function can grab the lock, and that may queue
905 * another stop endpoint command and add the timer back. So we cannot use a
906 * simple flag to say whether there is a pending stop endpoint command for a
907 * particular endpoint.
908 *
909 * Instead we use a combination of that flag and a counter for the number of
910 * pending stop endpoint commands. If the timer is the tail end of the last
911 * stop endpoint command, and the endpoint's command is still pending, we assume
912 * the host is dying.
913 */
914void xhci_stop_endpoint_command_watchdog(unsigned long arg)
915{
916 struct xhci_hcd *xhci;
917 struct xhci_virt_ep *ep;
918 struct xhci_virt_ep *temp_ep;
919 struct xhci_ring *ring;
920 struct xhci_td *cur_td;
921 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400922 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700923
924 ep = (struct xhci_virt_ep *) arg;
925 xhci = ep->xhci;
926
Don Zickusf43d6232011-10-20 23:52:14 -0400927 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700928
929 ep->stop_cmds_pending--;
930 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300931 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
932 "Stop EP timer ran, but another timer marked "
933 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400934 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700935 return;
936 }
937 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300938 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
939 "Stop EP timer ran, but no command pending, "
940 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400941 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700942 return;
943 }
944
945 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
946 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
947 /* Oops, HC is dead or dying or at least not responding to the stop
948 * endpoint command.
949 */
950 xhci->xhc_state |= XHCI_STATE_DYING;
951 /* Disable interrupts from the host controller and start halting it */
952 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400953 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700954
955 ret = xhci_halt(xhci);
956
Don Zickusf43d6232011-10-20 23:52:14 -0400957 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700958 if (ret < 0) {
959 /* This is bad; the host is not responding to commands and it's
960 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800961 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700962 * disconnect all device drivers under this host. Those
963 * disconnect() methods will wait for all URBs to be unlinked,
964 * so we must complete them.
965 */
966 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
967 xhci_warn(xhci, "Completing active URBs anyway.\n");
968 /* We could turn all TDs on the rings to no-ops. This won't
969 * help if the host has cached part of the ring, and is slow if
970 * we want to preserve the cycle bit. Skip it and hope the host
971 * doesn't touch the memory.
972 */
973 }
974 for (i = 0; i < MAX_HC_SLOTS; i++) {
975 if (!xhci->devs[i])
976 continue;
977 for (j = 0; j < 31; j++) {
978 temp_ep = &xhci->devs[i]->eps[j];
979 ring = temp_ep->ring;
980 if (!ring)
981 continue;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300982 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
983 "Killing URBs for slot ID %u, "
984 "ep index %u", i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700985 while (!list_empty(&ring->td_list)) {
986 cur_td = list_first_entry(&ring->td_list,
987 struct xhci_td,
988 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700989 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700990 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700991 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700992 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300993 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700994 }
995 while (!list_empty(&temp_ep->cancelled_td_list)) {
996 cur_td = list_first_entry(
997 &temp_ep->cancelled_td_list,
998 struct xhci_td,
999 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -07001000 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001001 xhci_giveback_urb_in_irq(xhci, cur_td,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +03001002 -ESHUTDOWN);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001003 }
1004 }
1005 }
Don Zickusf43d6232011-10-20 23:52:14 -04001006 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001007 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1008 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001009 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001010 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1011 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001012}
1013
Andiry Xub008df62012-03-05 17:49:34 +08001014
1015static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1016 struct xhci_virt_device *dev,
1017 struct xhci_ring *ep_ring,
1018 unsigned int ep_index)
1019{
1020 union xhci_trb *dequeue_temp;
1021 int num_trbs_free_temp;
1022 bool revert = false;
1023
1024 num_trbs_free_temp = ep_ring->num_trbs_free;
1025 dequeue_temp = ep_ring->dequeue;
1026
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001027 /* If we get two back-to-back stalls, and the first stalled transfer
1028 * ends just before a link TRB, the dequeue pointer will be left on
1029 * the link TRB by the code in the while loop. So we have to update
1030 * the dequeue pointer one segment further, or we'll jump off
1031 * the segment into la-la-land.
1032 */
1033 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1034 ep_ring->deq_seg = ep_ring->deq_seg->next;
1035 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1036 }
1037
Andiry Xub008df62012-03-05 17:49:34 +08001038 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1039 /* We have more usable TRBs */
1040 ep_ring->num_trbs_free++;
1041 ep_ring->dequeue++;
1042 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1043 ep_ring->dequeue)) {
1044 if (ep_ring->dequeue ==
1045 dev->eps[ep_index].queued_deq_ptr)
1046 break;
1047 ep_ring->deq_seg = ep_ring->deq_seg->next;
1048 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1049 }
1050 if (ep_ring->dequeue == dequeue_temp) {
1051 revert = true;
1052 break;
1053 }
1054 }
1055
1056 if (revert) {
1057 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1058 ep_ring->num_trbs_free = num_trbs_free_temp;
1059 }
1060}
1061
Sarah Sharpae636742009-04-29 19:02:31 -07001062/*
1063 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1064 * we need to clear the set deq pending flag in the endpoint ring state, so that
1065 * the TD queueing code can ring the doorbell again. We also need to ring the
1066 * endpoint doorbell to restart the ring, but only if there aren't more
1067 * cancellations pending.
1068 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001069static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001070 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001071{
Sarah Sharpae636742009-04-29 19:02:31 -07001072 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001073 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001074 struct xhci_ring *ep_ring;
1075 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001076 struct xhci_ep_ctx *ep_ctx;
1077 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001078
Matt Evans28ccd292011-03-29 13:40:46 +11001079 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1080 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001081 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001082
1083 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1084 if (!ep_ring) {
1085 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1086 "freed stream ID %u\n",
1087 stream_id);
1088 /* XXX: Harmless??? */
1089 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1090 return;
1091 }
1092
John Yound115b042009-07-27 12:05:15 -07001093 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1094 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001095
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001096 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001097 unsigned int ep_state;
1098 unsigned int slot_state;
1099
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001100 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001101 case COMP_TRB_ERR:
1102 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1103 "of stream ID configuration\n");
1104 break;
1105 case COMP_CTX_STATE:
1106 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1107 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001108 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001109 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001110 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001111 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001112 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1113 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001114 slot_state, ep_state);
1115 break;
1116 case COMP_EBADSLT:
1117 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1118 "slot %u was not enabled.\n", slot_id);
1119 break;
1120 default:
1121 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1122 "completion code of %u.\n",
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001123 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001124 break;
1125 }
1126 /* OK what do we do now? The endpoint state is hosed, and we
1127 * should never get to this point if the synchronization between
1128 * queueing, and endpoint state are correct. This might happen
1129 * if the device gets disconnected after we've finished
1130 * cancelling URBs, which might not be an error...
1131 */
1132 } else {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001133 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1134 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
Matt Evans28ccd292011-03-29 13:40:46 +11001135 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001136 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001137 dev->eps[ep_index].queued_deq_ptr) ==
1138 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001139 /* Update the ring's dequeue segment and dequeue pointer
1140 * to reflect the new position.
1141 */
Andiry Xub008df62012-03-05 17:49:34 +08001142 update_ring_for_set_deq_completion(xhci, dev,
1143 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001144 } else {
1145 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1146 "Ptr command & xHCI internal state.\n");
1147 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1148 dev->eps[ep_index].queued_deq_seg,
1149 dev->eps[ep_index].queued_deq_ptr);
1150 }
Sarah Sharpae636742009-04-29 19:02:31 -07001151 }
1152
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001153 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001154 dev->eps[ep_index].queued_deq_seg = NULL;
1155 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001156 /* Restart any rings with pending URBs */
1157 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001158}
1159
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001160static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001161 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001162{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001163 unsigned int ep_index;
1164
Matt Evans28ccd292011-03-29 13:40:46 +11001165 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001166 /* This command will only fail if the endpoint wasn't halted,
1167 * but we don't care.
1168 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001169 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001170 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001171
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001172 /* HW with the reset endpoint quirk needs to have a configure endpoint
1173 * command complete before the endpoint can be used. Queue that here
1174 * because the HW can't handle two commands being queued in a row.
1175 */
1176 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001177 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1178 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001179 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001180 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1181 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001182 xhci_ring_cmd_db(xhci);
1183 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001184 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001185 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001186 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001187 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001188}
Sarah Sharpae636742009-04-29 19:02:31 -07001189
Elric Fub63f4052012-06-27 16:55:43 +08001190/* Complete the command and detele it from the devcie's command queue.
1191 */
1192static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1193 struct xhci_command *command, u32 status)
1194{
1195 command->status = status;
1196 list_del(&command->cmd_list);
1197 if (command->completion)
1198 complete(command->completion);
1199 else
1200 xhci_free_command(xhci, command);
1201}
1202
1203
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001204/* Check to see if a command in the device's command queue matches this one.
1205 * Signal the completion or free the command, and return 1. Return 0 if the
1206 * completed command isn't at the head of the command list.
1207 */
1208static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1209 struct xhci_virt_device *virt_dev,
1210 struct xhci_event_cmd *event)
1211{
1212 struct xhci_command *command;
1213
1214 if (list_empty(&virt_dev->cmd_list))
1215 return 0;
1216
1217 command = list_entry(virt_dev->cmd_list.next,
1218 struct xhci_command, cmd_list);
1219 if (xhci->cmd_ring->dequeue != command->command_trb)
1220 return 0;
1221
Elric Fub63f4052012-06-27 16:55:43 +08001222 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1223 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001224 return 1;
1225}
1226
Elric Fub63f4052012-06-27 16:55:43 +08001227/*
1228 * Finding the command trb need to be cancelled and modifying it to
1229 * NO OP command. And if the command is in device's command wait
1230 * list, finishing and freeing it.
1231 *
1232 * If we can't find the command trb, we think it had already been
1233 * executed.
1234 */
1235static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1236{
1237 struct xhci_segment *cur_seg;
1238 union xhci_trb *cmd_trb;
1239 u32 cycle_state;
1240
1241 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1242 return;
1243
1244 /* find the current segment of command ring */
1245 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1246 xhci->cmd_ring->dequeue, &cycle_state);
1247
Sarah Sharp43a09f72012-10-16 13:17:43 -07001248 if (!cur_seg) {
1249 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1250 xhci->cmd_ring->dequeue,
1251 (unsigned long long)
1252 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1253 xhci->cmd_ring->dequeue));
1254 xhci_debug_ring(xhci, xhci->cmd_ring);
1255 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1256 return;
1257 }
1258
Elric Fub63f4052012-06-27 16:55:43 +08001259 /* find the command trb matched by cd from command ring */
1260 for (cmd_trb = xhci->cmd_ring->dequeue;
1261 cmd_trb != xhci->cmd_ring->enqueue;
1262 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1263 /* If the trb is link trb, continue */
1264 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1265 continue;
1266
1267 if (cur_cd->cmd_trb == cmd_trb) {
1268
1269 /* If the command in device's command list, we should
1270 * finish it and free the command structure.
1271 */
1272 if (cur_cd->command)
1273 xhci_complete_cmd_in_cmd_wait_list(xhci,
1274 cur_cd->command, COMP_CMD_STOP);
1275
1276 /* get cycle state from the origin command trb */
1277 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1278 & TRB_CYCLE;
1279
1280 /* modify the command trb to NO OP command */
1281 cmd_trb->generic.field[0] = 0;
1282 cmd_trb->generic.field[1] = 0;
1283 cmd_trb->generic.field[2] = 0;
1284 cmd_trb->generic.field[3] = cpu_to_le32(
1285 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1286 break;
1287 }
1288 }
1289}
1290
1291static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1292{
1293 struct xhci_cd *cur_cd, *next_cd;
1294
1295 if (list_empty(&xhci->cancel_cmd_list))
1296 return;
1297
1298 list_for_each_entry_safe(cur_cd, next_cd,
1299 &xhci->cancel_cmd_list, cancel_cmd_list) {
1300 xhci_cmd_to_noop(xhci, cur_cd);
1301 list_del(&cur_cd->cancel_cmd_list);
1302 kfree(cur_cd);
1303 }
1304}
1305
1306/*
1307 * traversing the cancel_cmd_list. If the command descriptor according
1308 * to cmd_trb is found, the function free it and return 1, otherwise
1309 * return 0.
1310 */
1311static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1312 union xhci_trb *cmd_trb)
1313{
1314 struct xhci_cd *cur_cd, *next_cd;
1315
1316 if (list_empty(&xhci->cancel_cmd_list))
1317 return 0;
1318
1319 list_for_each_entry_safe(cur_cd, next_cd,
1320 &xhci->cancel_cmd_list, cancel_cmd_list) {
1321 if (cur_cd->cmd_trb == cmd_trb) {
1322 if (cur_cd->command)
1323 xhci_complete_cmd_in_cmd_wait_list(xhci,
1324 cur_cd->command, COMP_CMD_STOP);
1325 list_del(&cur_cd->cancel_cmd_list);
1326 kfree(cur_cd);
1327 return 1;
1328 }
1329 }
1330
1331 return 0;
1332}
1333
1334/*
1335 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1336 * trb pointed by the command ring dequeue pointer is the trb we want to
1337 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1338 * traverse the cancel_cmd_list to trun the all of the commands according
1339 * to command descriptor to NO-OP trb.
1340 */
1341static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1342 int cmd_trb_comp_code)
1343{
1344 int cur_trb_is_good = 0;
1345
1346 /* Searching the cmd trb pointed by the command ring dequeue
1347 * pointer in command descriptor list. If it is found, free it.
1348 */
1349 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1350 xhci->cmd_ring->dequeue);
1351
1352 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1353 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1354 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1355 /* traversing the cancel_cmd_list and canceling
1356 * the command according to command descriptor
1357 */
1358 xhci_cancel_cmd_in_cd_list(xhci);
1359
1360 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1361 /*
1362 * ring command ring doorbell again to restart the
1363 * command ring
1364 */
1365 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1366 xhci_ring_cmd_db(xhci);
1367 }
1368 return cur_trb_is_good;
1369}
1370
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001371static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1372 u32 cmd_comp_code)
1373{
1374 if (cmd_comp_code == COMP_SUCCESS)
1375 xhci->slot_id = slot_id;
1376 else
1377 xhci->slot_id = 0;
1378 complete(&xhci->addr_dev);
1379}
1380
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001381static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1382{
1383 struct xhci_virt_device *virt_dev;
1384
1385 virt_dev = xhci->devs[slot_id];
1386 if (!virt_dev)
1387 return;
1388 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1389 /* Delete default control endpoint resources */
1390 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1391 xhci_free_virt_device(xhci, slot_id);
1392}
1393
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001394static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1395 struct xhci_event_cmd *event, u32 cmd_comp_code)
1396{
1397 struct xhci_virt_device *virt_dev;
1398 struct xhci_input_control_ctx *ctrl_ctx;
1399 unsigned int ep_index;
1400 unsigned int ep_state;
1401 u32 add_flags, drop_flags;
1402
1403 virt_dev = xhci->devs[slot_id];
1404 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1405 return;
1406 /*
1407 * Configure endpoint commands can come from the USB core
1408 * configuration or alt setting changes, or because the HW
1409 * needed an extra configure endpoint command after a reset
1410 * endpoint command or streams were being configured.
1411 * If the command was for a halted endpoint, the xHCI driver
1412 * is not waiting on the configure endpoint command.
1413 */
1414 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1415 if (!ctrl_ctx) {
1416 xhci_warn(xhci, "Could not get input context, bad type.\n");
1417 return;
1418 }
1419
1420 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1421 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1422 /* Input ctx add_flags are the endpoint index plus one */
1423 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1424
1425 /* A usb_set_interface() call directly after clearing a halted
1426 * condition may race on this quirky hardware. Not worth
1427 * worrying about, since this is prototype hardware. Not sure
1428 * if this will work for streams, but streams support was
1429 * untested on this prototype.
1430 */
1431 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1432 ep_index != (unsigned int) -1 &&
1433 add_flags - SLOT_FLAG == drop_flags) {
1434 ep_state = virt_dev->eps[ep_index].ep_state;
1435 if (!(ep_state & EP_HALTED))
1436 goto bandwidth_change;
1437 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1438 "Completed config ep cmd - "
1439 "last ep index = %d, state = %d",
1440 ep_index, ep_state);
1441 /* Clear internal halted state and restart ring(s) */
1442 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1443 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1444 return;
1445 }
1446bandwidth_change:
1447 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1448 "Completed config ep cmd");
1449 virt_dev->cmd_status = cmd_comp_code;
1450 complete(&virt_dev->cmd_completion);
1451 return;
1452}
1453
Xenia Ragiadakou07948a82013-09-09 13:29:53 +03001454static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1455 struct xhci_event_cmd *event, u32 cmd_comp_code)
1456{
1457 struct xhci_virt_device *virt_dev;
1458
1459 virt_dev = xhci->devs[slot_id];
1460 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1461 return;
1462 virt_dev->cmd_status = cmd_comp_code;
1463 complete(&virt_dev->cmd_completion);
1464}
1465
Xenia Ragiadakou9b3103a2013-09-09 13:29:49 +03001466static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1467 u32 cmd_comp_code)
1468{
1469 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1470 complete(&xhci->addr_dev);
1471}
1472
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001473static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1474 struct xhci_event_cmd *event)
1475{
1476 struct xhci_virt_device *virt_dev;
1477
1478 xhci_dbg(xhci, "Completed reset device command.\n");
1479 virt_dev = xhci->devs[slot_id];
1480 if (virt_dev)
1481 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1482 else
1483 xhci_warn(xhci, "Reset device command completion "
1484 "for disabled slot %u\n", slot_id);
1485}
1486
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001487static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1488 struct xhci_event_cmd *event)
1489{
1490 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1491 xhci->error_bitmask |= 1 << 6;
1492 return;
1493 }
1494 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1495 "NEC firmware version %2x.%02x",
1496 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1497 NEC_FW_MINOR(le32_to_cpu(event->status)));
1498}
1499
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001500static void handle_cmd_completion(struct xhci_hcd *xhci,
1501 struct xhci_event_cmd *event)
1502{
Matt Evans28ccd292011-03-29 13:40:46 +11001503 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001504 u64 cmd_dma;
1505 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001506 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001507 union xhci_trb *cmd_trb;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001508 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001509
Matt Evans28ccd292011-03-29 13:40:46 +11001510 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001511 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001512 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001513 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001514 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1515 if (cmd_dequeue_dma == 0) {
1516 xhci->error_bitmask |= 1 << 4;
1517 return;
1518 }
1519 /* Does the DMA address match our internal dequeue pointer address? */
1520 if (cmd_dma != (u64) cmd_dequeue_dma) {
1521 xhci->error_bitmask |= 1 << 5;
1522 return;
1523 }
Elric Fub63f4052012-06-27 16:55:43 +08001524
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001525 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001526
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001527 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1528 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
Elric Fub63f4052012-06-27 16:55:43 +08001529 /* If the return value is 0, we think the trb pointed by
1530 * command ring dequeue pointer is a good trb. The good
1531 * trb means we don't want to cancel the trb, but it have
1532 * been stopped by host. So we should handle it normally.
1533 * Otherwise, driver should invoke inc_deq() and return.
1534 */
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001535 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
Elric Fub63f4052012-06-27 16:55:43 +08001536 inc_deq(xhci, xhci->cmd_ring);
1537 return;
1538 }
Mathias Nyman284d2052013-09-05 11:01:20 +03001539 /* There is no command to handle if we get a stop event when the
1540 * command ring is empty, event->cmd_trb points to the next
1541 * unset command
1542 */
1543 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1544 return;
Elric Fub63f4052012-06-27 16:55:43 +08001545 }
1546
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001547 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1548 switch (cmd_type) {
1549 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001550 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001551 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001552 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001553 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001554 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001555 case TRB_CONFIG_EP:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001556 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001557 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001558 case TRB_EVAL_CONTEXT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001559 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001560 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001561 case TRB_ADDR_DEV:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001562 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001563 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001564 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001565 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1566 le32_to_cpu(cmd_trb->generic.field[3])));
1567 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001568 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001569 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001570 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1571 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001572 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001573 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001574 case TRB_CMD_NOOP:
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001575 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001576 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001577 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1578 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001579 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001580 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001581 case TRB_RESET_DEV:
Xenia Ragiadakou20e7acb2013-09-09 13:29:50 +03001582 WARN_ON(slot_id != TRB_TO_SLOT_ID(
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001583 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001584 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001585 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001586 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001587 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001588 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001589 default:
1590 /* Skip over unknown commands on the event ring */
1591 xhci->error_bitmask |= 1 << 6;
1592 break;
1593 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001594 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001595}
1596
Sarah Sharp02386342010-05-24 13:25:28 -07001597static void handle_vendor_event(struct xhci_hcd *xhci,
1598 union xhci_trb *event)
1599{
1600 u32 trb_type;
1601
Matt Evans28ccd292011-03-29 13:40:46 +11001602 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001603 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1604 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1605 handle_cmd_completion(xhci, &event->event_cmd);
1606}
1607
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001608/* @port_id: the one-based port ID from the hardware (indexed from array of all
1609 * port registers -- USB 3.0 and USB 2.0).
1610 *
1611 * Returns a zero-based port number, which is suitable for indexing into each of
1612 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001613 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001614 */
1615static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1616 struct xhci_hcd *xhci, u32 port_id)
1617{
1618 unsigned int i;
1619 unsigned int num_similar_speed_ports = 0;
1620
1621 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1622 * and usb2_ports are 0-based indexes. Count the number of similar
1623 * speed ports, up to 1 port before this port.
1624 */
1625 for (i = 0; i < (port_id - 1); i++) {
1626 u8 port_speed = xhci->port_array[i];
1627
1628 /*
1629 * Skip ports that don't have known speeds, or have duplicate
1630 * Extended Capabilities port speed entries.
1631 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001632 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001633 continue;
1634
1635 /*
1636 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1637 * 1.1 ports are under the USB 2.0 hub. If the port speed
1638 * matches the device speed, it's a similar speed port.
1639 */
1640 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1641 num_similar_speed_ports++;
1642 }
1643 return num_similar_speed_ports;
1644}
1645
Sarah Sharp623bef92011-11-11 14:57:33 -08001646static void handle_device_notification(struct xhci_hcd *xhci,
1647 union xhci_trb *event)
1648{
1649 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001650 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001651
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001652 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001653 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001654 xhci_warn(xhci, "Device Notification event for "
1655 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001656 return;
1657 }
1658
1659 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1660 slot_id);
1661 udev = xhci->devs[slot_id]->udev;
1662 if (udev && udev->parent)
1663 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001664}
1665
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001666static void handle_port_status(struct xhci_hcd *xhci,
1667 union xhci_trb *event)
1668{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001669 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001670 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001671 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001672 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001673 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001674 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001675 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001676 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001677 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001678 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001679
1680 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001681 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001682 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1683 xhci->error_bitmask |= 1 << 8;
1684 }
Matt Evans28ccd292011-03-29 13:40:46 +11001685 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001686 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1687
Sarah Sharp518e8482010-12-15 11:56:29 -08001688 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1689 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001690 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001691 inc_deq(xhci, xhci->event_ring);
1692 return;
Andiry Xu56192532010-10-14 07:23:00 -07001693 }
1694
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001695 /* Figure out which usb_hcd this port is attached to:
1696 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1697 */
1698 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001699
1700 /* Find the right roothub. */
1701 hcd = xhci_to_hcd(xhci);
1702 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1703 hcd = xhci->shared_hcd;
1704
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001705 if (major_revision == 0) {
1706 xhci_warn(xhci, "Event for port %u not in "
1707 "Extended Capabilities, ignoring.\n",
1708 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001709 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001710 goto cleanup;
1711 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001712 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001713 xhci_warn(xhci, "Event for port %u duplicated in"
1714 "Extended Capabilities, ignoring.\n",
1715 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001716 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001717 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001718 }
1719
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001720 /*
1721 * Hardware port IDs reported by a Port Status Change Event include USB
1722 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1723 * resume event, but we first need to translate the hardware port ID
1724 * into the index into the ports on the correct split roothub, and the
1725 * correct bus_state structure.
1726 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001727 bus_state = &xhci->bus_state[hcd_index(hcd)];
1728 if (hcd->speed == HCD_USB3)
1729 port_array = xhci->usb3_ports;
1730 else
1731 port_array = xhci->usb2_ports;
1732 /* Find the faked port hub number */
1733 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1734 port_id);
1735
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001736 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001737 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001738 xhci_dbg(xhci, "resume root hub\n");
1739 usb_hcd_resume_root_hub(hcd);
1740 }
1741
1742 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1743 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1744
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001745 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001746 if (!(temp1 & CMD_RUN)) {
1747 xhci_warn(xhci, "xHC is not running.\n");
1748 goto cleanup;
1749 }
1750
1751 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001752 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001753 /* Set a flag to say the port signaled remote wakeup,
1754 * so we can tell the difference between the end of
1755 * device and host initiated resume.
1756 */
1757 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001758 xhci_test_and_clear_bit(xhci, port_array,
1759 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001760 xhci_set_link_state(xhci, port_array, faked_port_index,
1761 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001762 /* Need to wait until the next link state change
1763 * indicates the device is actually in U0.
1764 */
1765 bogus_port_status = true;
1766 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001767 } else {
1768 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001769 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001770 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001771 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001772 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001773 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001774 /* Do the rest in GetPortStatus */
1775 }
1776 }
1777
Sarah Sharpd93814c2012-01-24 16:39:02 -08001778 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1779 DEV_SUPERSPEED(temp)) {
1780 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001781 /* We've just brought the device into U0 through either the
1782 * Resume state after a device remote wakeup, or through the
1783 * U3Exit state after a host-initiated resume. If it's a device
1784 * initiated remote wake, don't pass up the link state change,
1785 * so the roothub behavior is consistent with external
1786 * USB 3.0 hub behavior.
1787 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001788 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1789 faked_port_index + 1);
1790 if (slot_id && xhci->devs[slot_id])
1791 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001792 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001793 bus_state->port_remote_wakeup &=
1794 ~(1 << faked_port_index);
1795 xhci_test_and_clear_bit(xhci, port_array,
1796 faked_port_index, PORT_PLC);
1797 usb_wakeup_notification(hcd->self.root_hub,
1798 faked_port_index + 1);
1799 bogus_port_status = true;
1800 goto cleanup;
1801 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001802 }
1803
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001804 /*
1805 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1806 * RExit to a disconnect state). If so, let the the driver know it's
1807 * out of the RExit state.
1808 */
1809 if (!DEV_SUPERSPEED(temp) &&
1810 test_and_clear_bit(faked_port_index,
1811 &bus_state->rexit_ports)) {
1812 complete(&bus_state->rexit_done[faked_port_index]);
1813 bogus_port_status = true;
1814 goto cleanup;
1815 }
1816
Andiry Xu6fd45622011-09-23 14:19:50 -07001817 if (hcd->speed != HCD_USB3)
1818 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1819 PORT_PLC);
1820
Andiry Xu56192532010-10-14 07:23:00 -07001821cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001822 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001823 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001824
Sarah Sharp386139d2011-03-24 08:02:58 -07001825 /* Don't make the USB core poll the roothub if we got a bad port status
1826 * change event. Besides, at that point we can't tell which roothub
1827 * (USB 2.0 or USB 3.0) to kick.
1828 */
1829 if (bogus_port_status)
1830 return;
1831
Sarah Sharpc52804a2012-11-27 12:30:23 -08001832 /*
1833 * xHCI port-status-change events occur when the "or" of all the
1834 * status-change bits in the portsc register changes from 0 to 1.
1835 * New status changes won't cause an event if any other change
1836 * bits are still set. When an event occurs, switch over to
1837 * polling to avoid losing status changes.
1838 */
1839 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1840 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001841 spin_unlock(&xhci->lock);
1842 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001843 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001844 spin_lock(&xhci->lock);
1845}
1846
1847/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001848 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1849 * at end_trb, which may be in another segment. If the suspect DMA address is a
1850 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1851 * returns 0.
1852 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001853struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001854 union xhci_trb *start_trb,
1855 union xhci_trb *end_trb,
1856 dma_addr_t suspect_dma)
1857{
1858 dma_addr_t start_dma;
1859 dma_addr_t end_seg_dma;
1860 dma_addr_t end_trb_dma;
1861 struct xhci_segment *cur_seg;
1862
Sarah Sharp23e3be12009-04-29 19:05:20 -07001863 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001864 cur_seg = start_seg;
1865
1866 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001867 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001868 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001869 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001870 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001871 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001872 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001873 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001874
1875 if (end_trb_dma > 0) {
1876 /* The end TRB is in this segment, so suspect should be here */
1877 if (start_dma <= end_trb_dma) {
1878 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1879 return cur_seg;
1880 } else {
1881 /* Case for one segment with
1882 * a TD wrapped around to the top
1883 */
1884 if ((suspect_dma >= start_dma &&
1885 suspect_dma <= end_seg_dma) ||
1886 (suspect_dma >= cur_seg->dma &&
1887 suspect_dma <= end_trb_dma))
1888 return cur_seg;
1889 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001890 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001891 } else {
1892 /* Might still be somewhere in this segment */
1893 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1894 return cur_seg;
1895 }
1896 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001897 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001898 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001899
Randy Dunlap326b4812010-04-19 08:53:50 -07001900 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001901}
1902
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001903static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1904 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001905 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001906 struct xhci_td *td, union xhci_trb *event_trb)
1907{
1908 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1909 ep->ep_state |= EP_HALTED;
1910 ep->stopped_td = td;
1911 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001912 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001913
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001914 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1915 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001916
1917 ep->stopped_td = NULL;
1918 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001919 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001920
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001921 xhci_ring_cmd_db(xhci);
1922}
1923
1924/* Check if an error has halted the endpoint ring. The class driver will
1925 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1926 * However, a babble and other errors also halt the endpoint ring, and the class
1927 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1928 * Ring Dequeue Pointer command manually.
1929 */
1930static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1931 struct xhci_ep_ctx *ep_ctx,
1932 unsigned int trb_comp_code)
1933{
1934 /* TRB completion codes that may require a manual halt cleanup */
1935 if (trb_comp_code == COMP_TX_ERR ||
1936 trb_comp_code == COMP_BABBLE ||
1937 trb_comp_code == COMP_SPLIT_ERR)
1938 /* The 0.96 spec says a babbling control endpoint
1939 * is not halted. The 0.96 spec says it is. Some HW
1940 * claims to be 0.95 compliant, but it halts the control
1941 * endpoint anyway. Check if a babble halted the
1942 * endpoint.
1943 */
Matt Evansf5960b62011-06-01 10:22:55 +10001944 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1945 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001946 return 1;
1947
1948 return 0;
1949}
1950
Sarah Sharpb45b5062009-12-09 15:59:06 -08001951int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1952{
1953 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1954 /* Vendor defined "informational" completion code,
1955 * treat as not-an-error.
1956 */
1957 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1958 trb_comp_code);
1959 xhci_dbg(xhci, "Treating code as success.\n");
1960 return 1;
1961 }
1962 return 0;
1963}
1964
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001965/*
Andiry Xu4422da62010-07-22 15:22:55 -07001966 * Finish the td processing, remove the td from td list;
1967 * Return 1 if the urb can be given back.
1968 */
1969static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1970 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1971 struct xhci_virt_ep *ep, int *status, bool skip)
1972{
1973 struct xhci_virt_device *xdev;
1974 struct xhci_ring *ep_ring;
1975 unsigned int slot_id;
1976 int ep_index;
1977 struct urb *urb = NULL;
1978 struct xhci_ep_ctx *ep_ctx;
1979 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001980 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001981 u32 trb_comp_code;
1982
Matt Evans28ccd292011-03-29 13:40:46 +11001983 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001984 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001985 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1986 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001987 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001988 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001989
1990 if (skip)
1991 goto td_cleanup;
1992
1993 if (trb_comp_code == COMP_STOP_INVAL ||
1994 trb_comp_code == COMP_STOP) {
1995 /* The Endpoint Stop Command completion will take care of any
1996 * stopped TDs. A stopped TD may be restarted, so don't update
1997 * the ring dequeue pointer or take this TD off any lists yet.
1998 */
1999 ep->stopped_td = td;
2000 ep->stopped_trb = event_trb;
2001 return 0;
2002 } else {
2003 if (trb_comp_code == COMP_STALL) {
2004 /* The transfer is completed from the driver's
2005 * perspective, but we need to issue a set dequeue
2006 * command for this stalled endpoint to move the dequeue
2007 * pointer past the TD. We can't do that here because
2008 * the halt condition must be cleared first. Let the
2009 * USB class driver clear the stall later.
2010 */
2011 ep->stopped_td = td;
2012 ep->stopped_trb = event_trb;
2013 ep->stopped_stream = ep_ring->stream_id;
2014 } else if (xhci_requires_manual_halt_cleanup(xhci,
2015 ep_ctx, trb_comp_code)) {
2016 /* Other types of errors halt the endpoint, but the
2017 * class driver doesn't call usb_reset_endpoint() unless
2018 * the error is -EPIPE. Clear the halted status in the
2019 * xHCI hardware manually.
2020 */
2021 xhci_cleanup_halted_endpoint(xhci,
2022 slot_id, ep_index, ep_ring->stream_id,
2023 td, event_trb);
2024 } else {
2025 /* Update ring dequeue pointer */
2026 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002027 inc_deq(xhci, ep_ring);
2028 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07002029 }
2030
2031td_cleanup:
2032 /* Clean up the endpoint's TD list */
2033 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002034 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07002035
2036 /* Do one last check of the actual transfer length.
2037 * If the host controller said we transferred more data than
2038 * the buffer length, urb->actual_length will be a very big
2039 * number (since it's unsigned). Play it safe and say we didn't
2040 * transfer anything.
2041 */
2042 if (urb->actual_length > urb->transfer_buffer_length) {
2043 xhci_warn(xhci, "URB transfer length is wrong, "
2044 "xHC issue? req. len = %u, "
2045 "act. len = %u\n",
2046 urb->transfer_buffer_length,
2047 urb->actual_length);
2048 urb->actual_length = 0;
2049 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2050 *status = -EREMOTEIO;
2051 else
2052 *status = 0;
2053 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07002054 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002055 /* Was this TD slated to be cancelled but completed anyway? */
2056 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07002057 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002058
Andiry Xu8e51adc2010-07-22 15:23:31 -07002059 urb_priv->td_cnt++;
2060 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08002061 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07002062 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08002063 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2064 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2065 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2066 == 0) {
2067 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2068 usb_amd_quirk_pll_enable();
2069 }
2070 }
2071 }
Andiry Xu4422da62010-07-22 15:22:55 -07002072 }
2073
2074 return ret;
2075}
2076
2077/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002078 * Process control tds, update urb status and actual_length.
2079 */
2080static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2081 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2082 struct xhci_virt_ep *ep, int *status)
2083{
2084 struct xhci_virt_device *xdev;
2085 struct xhci_ring *ep_ring;
2086 unsigned int slot_id;
2087 int ep_index;
2088 struct xhci_ep_ctx *ep_ctx;
2089 u32 trb_comp_code;
2090
Matt Evans28ccd292011-03-29 13:40:46 +11002091 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002092 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002093 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2094 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002095 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002096 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002097
Andiry Xu8af56be2010-07-22 15:23:03 -07002098 switch (trb_comp_code) {
2099 case COMP_SUCCESS:
2100 if (event_trb == ep_ring->dequeue) {
2101 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2102 "without IOC set??\n");
2103 *status = -ESHUTDOWN;
2104 } else if (event_trb != td->last_trb) {
2105 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2106 "without IOC set??\n");
2107 *status = -ESHUTDOWN;
2108 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002109 *status = 0;
2110 }
2111 break;
2112 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002113 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2114 *status = -EREMOTEIO;
2115 else
2116 *status = 0;
2117 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002118 case COMP_STOP_INVAL:
2119 case COMP_STOP:
2120 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002121 default:
2122 if (!xhci_requires_manual_halt_cleanup(xhci,
2123 ep_ctx, trb_comp_code))
2124 break;
2125 xhci_dbg(xhci, "TRB error code %u, "
2126 "halted endpoint index = %u\n",
2127 trb_comp_code, ep_index);
2128 /* else fall through */
2129 case COMP_STALL:
2130 /* Did we transfer part of the data (middle) phase? */
2131 if (event_trb != ep_ring->dequeue &&
2132 event_trb != td->last_trb)
2133 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302134 td->urb->transfer_buffer_length -
2135 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002136 else
2137 td->urb->actual_length = 0;
2138
2139 xhci_cleanup_halted_endpoint(xhci,
2140 slot_id, ep_index, 0, td, event_trb);
2141 return finish_td(xhci, td, event_trb, event, ep, status, true);
2142 }
2143 /*
2144 * Did we transfer any data, despite the errors that might have
2145 * happened? I.e. did we get past the setup stage?
2146 */
2147 if (event_trb != ep_ring->dequeue) {
2148 /* The event was for the status stage */
2149 if (event_trb == td->last_trb) {
2150 if (td->urb->actual_length != 0) {
2151 /* Don't overwrite a previously set error code
2152 */
2153 if ((*status == -EINPROGRESS || *status == 0) &&
2154 (td->urb->transfer_flags
2155 & URB_SHORT_NOT_OK))
2156 /* Did we already see a short data
2157 * stage? */
2158 *status = -EREMOTEIO;
2159 } else {
2160 td->urb->actual_length =
2161 td->urb->transfer_buffer_length;
2162 }
2163 } else {
2164 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002165 td->urb->actual_length =
2166 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302167 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002168 xhci_dbg(xhci, "Waiting for status "
2169 "stage event\n");
2170 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002171 }
2172 }
2173
2174 return finish_td(xhci, td, event_trb, event, ep, status, false);
2175}
2176
2177/*
Andiry Xu04e51902010-07-22 15:23:39 -07002178 * Process isochronous tds, update urb packet status and actual_length.
2179 */
2180static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2181 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2182 struct xhci_virt_ep *ep, int *status)
2183{
2184 struct xhci_ring *ep_ring;
2185 struct urb_priv *urb_priv;
2186 int idx;
2187 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002188 union xhci_trb *cur_trb;
2189 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002190 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002191 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002192 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002193
Matt Evans28ccd292011-03-29 13:40:46 +11002194 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2195 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002196 urb_priv = td->urb->hcpriv;
2197 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002198 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002199
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002200 /* handle completion code */
2201 switch (trb_comp_code) {
2202 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302203 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002204 frame->status = 0;
2205 break;
2206 }
2207 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2208 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002209 case COMP_SHORT_TX:
2210 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2211 -EREMOTEIO : 0;
2212 break;
2213 case COMP_BW_OVER:
2214 frame->status = -ECOMM;
2215 skip_td = true;
2216 break;
2217 case COMP_BUFF_OVER:
2218 case COMP_BABBLE:
2219 frame->status = -EOVERFLOW;
2220 skip_td = true;
2221 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002222 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002223 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002224 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002225 frame->status = -EPROTO;
2226 skip_td = true;
2227 break;
2228 case COMP_STOP:
2229 case COMP_STOP_INVAL:
2230 break;
2231 default:
2232 frame->status = -1;
2233 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002234 }
2235
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002236 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2237 frame->actual_length = frame->length;
2238 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002239 } else {
2240 for (cur_trb = ep_ring->dequeue,
2241 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2242 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002243 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2244 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002245 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002246 }
Matt Evans28ccd292011-03-29 13:40:46 +11002247 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302248 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002249
2250 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002251 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002252 td->urb->actual_length += len;
2253 }
2254 }
2255
Andiry Xu04e51902010-07-22 15:23:39 -07002256 return finish_td(xhci, td, event_trb, event, ep, status, false);
2257}
2258
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002259static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2260 struct xhci_transfer_event *event,
2261 struct xhci_virt_ep *ep, int *status)
2262{
2263 struct xhci_ring *ep_ring;
2264 struct urb_priv *urb_priv;
2265 struct usb_iso_packet_descriptor *frame;
2266 int idx;
2267
Matt Evansf6975312011-06-01 13:01:01 +10002268 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002269 urb_priv = td->urb->hcpriv;
2270 idx = urb_priv->td_cnt;
2271 frame = &td->urb->iso_frame_desc[idx];
2272
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002273 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002274 frame->status = -EXDEV;
2275
2276 /* calc actual length */
2277 frame->actual_length = 0;
2278
2279 /* Update ring dequeue pointer */
2280 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002281 inc_deq(xhci, ep_ring);
2282 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002283
2284 return finish_td(xhci, td, NULL, event, ep, status, true);
2285}
2286
Andiry Xu04e51902010-07-22 15:23:39 -07002287/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002288 * Process bulk and interrupt tds, update urb status and actual_length.
2289 */
2290static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2291 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2292 struct xhci_virt_ep *ep, int *status)
2293{
2294 struct xhci_ring *ep_ring;
2295 union xhci_trb *cur_trb;
2296 struct xhci_segment *cur_seg;
2297 u32 trb_comp_code;
2298
Matt Evans28ccd292011-03-29 13:40:46 +11002299 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2300 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002301
2302 switch (trb_comp_code) {
2303 case COMP_SUCCESS:
2304 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002305 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302306 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002307 xhci_warn(xhci, "WARN Successful completion "
2308 "on short TX\n");
2309 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2310 *status = -EREMOTEIO;
2311 else
2312 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002313 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2314 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002315 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002316 *status = 0;
2317 }
2318 break;
2319 case COMP_SHORT_TX:
2320 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2321 *status = -EREMOTEIO;
2322 else
2323 *status = 0;
2324 break;
2325 default:
2326 /* Others already handled above */
2327 break;
2328 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002329 if (trb_comp_code == COMP_SHORT_TX)
2330 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2331 "%d bytes untransferred\n",
2332 td->urb->ep->desc.bEndpointAddress,
2333 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302334 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002335 /* Fast path - was this the last TRB in the TD for this URB? */
2336 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302337 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002338 td->urb->actual_length =
2339 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302340 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002341 if (td->urb->transfer_buffer_length <
2342 td->urb->actual_length) {
2343 xhci_warn(xhci, "HC gave bad length "
2344 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302345 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002346 td->urb->actual_length = 0;
2347 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2348 *status = -EREMOTEIO;
2349 else
2350 *status = 0;
2351 }
2352 /* Don't overwrite a previously set error code */
2353 if (*status == -EINPROGRESS) {
2354 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2355 *status = -EREMOTEIO;
2356 else
2357 *status = 0;
2358 }
2359 } else {
2360 td->urb->actual_length =
2361 td->urb->transfer_buffer_length;
2362 /* Ignore a short packet completion if the
2363 * untransferred length was zero.
2364 */
2365 if (*status == -EREMOTEIO)
2366 *status = 0;
2367 }
2368 } else {
2369 /* Slow path - walk the list, starting from the dequeue
2370 * pointer, to get the actual length transferred.
2371 */
2372 td->urb->actual_length = 0;
2373 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2374 cur_trb != event_trb;
2375 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002376 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2377 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002378 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002379 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002380 }
2381 /* If the ring didn't stop on a Link or No-op TRB, add
2382 * in the actual bytes transferred from the Normal TRB
2383 */
2384 if (trb_comp_code != COMP_STOP_INVAL)
2385 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002386 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302387 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002388 }
2389
2390 return finish_td(xhci, td, event_trb, event, ep, status, false);
2391}
2392
2393/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002394 * If this function returns an error condition, it means it got a Transfer
2395 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2396 * At this point, the host controller is probably hosed and should be reset.
2397 */
2398static int handle_tx_event(struct xhci_hcd *xhci,
2399 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002400 __releases(&xhci->lock)
2401 __acquires(&xhci->lock)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002402{
2403 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002404 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002405 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002406 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002407 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002408 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002409 dma_addr_t event_dma;
2410 struct xhci_segment *event_seg;
2411 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002412 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002413 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002414 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002415 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002416 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002417 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002418 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002419 int td_num = 0;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002420
Matt Evans28ccd292011-03-29 13:40:46 +11002421 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002422 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002423 if (!xdev) {
2424 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002425 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002426 (unsigned long long) xhci_trb_virt_to_dma(
2427 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002428 xhci->event_ring->dequeue),
2429 lower_32_bits(le64_to_cpu(event->buffer)),
2430 upper_32_bits(le64_to_cpu(event->buffer)),
2431 le32_to_cpu(event->transfer_len),
2432 le32_to_cpu(event->flags));
2433 xhci_dbg(xhci, "Event ring:\n");
2434 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002435 return -ENODEV;
2436 }
2437
2438 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002439 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002440 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002441 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002442 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002443 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002444 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2445 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002446 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2447 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002448 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002449 (unsigned long long) xhci_trb_virt_to_dma(
2450 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002451 xhci->event_ring->dequeue),
2452 lower_32_bits(le64_to_cpu(event->buffer)),
2453 upper_32_bits(le64_to_cpu(event->buffer)),
2454 le32_to_cpu(event->transfer_len),
2455 le32_to_cpu(event->flags));
2456 xhci_dbg(xhci, "Event ring:\n");
2457 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002458 return -ENODEV;
2459 }
2460
Andiry Xuc2d7b492011-09-19 16:05:12 -07002461 /* Count current td numbers if ep->skip is set */
2462 if (ep->skip) {
2463 list_for_each(tmp, &ep_ring->td_list)
2464 td_num++;
2465 }
2466
Matt Evans28ccd292011-03-29 13:40:46 +11002467 event_dma = le64_to_cpu(event->buffer);
2468 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002469 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002470 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002471 /* Skip codes that require special handling depending on
2472 * transfer type
2473 */
2474 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302475 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002476 break;
2477 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2478 trb_comp_code = COMP_SHORT_TX;
2479 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002480 xhci_warn_ratelimited(xhci,
2481 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002482 case COMP_SHORT_TX:
2483 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002484 case COMP_STOP:
2485 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2486 break;
2487 case COMP_STOP_INVAL:
2488 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2489 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002490 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002491 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002492 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002493 status = -EPIPE;
2494 break;
2495 case COMP_TRB_ERR:
2496 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2497 status = -EILSEQ;
2498 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002499 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002500 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002501 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002502 status = -EPROTO;
2503 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002504 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002505 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002506 status = -EOVERFLOW;
2507 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002508 case COMP_DB_ERR:
2509 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2510 status = -ENOSR;
2511 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002512 case COMP_BW_OVER:
2513 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2514 break;
2515 case COMP_BUFF_OVER:
2516 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2517 break;
2518 case COMP_UNDERRUN:
2519 /*
2520 * When the Isoch ring is empty, the xHC will generate
2521 * a Ring Overrun Event for IN Isoch endpoint or Ring
2522 * Underrun Event for OUT Isoch endpoint.
2523 */
2524 xhci_dbg(xhci, "underrun event on endpoint\n");
2525 if (!list_empty(&ep_ring->td_list))
2526 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2527 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002528 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2529 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002530 goto cleanup;
2531 case COMP_OVERRUN:
2532 xhci_dbg(xhci, "overrun event on endpoint\n");
2533 if (!list_empty(&ep_ring->td_list))
2534 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2535 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002536 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2537 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002538 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002539 case COMP_DEV_ERR:
2540 xhci_warn(xhci, "WARN: detect an incompatible device");
2541 status = -EPROTO;
2542 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002543 case COMP_MISSED_INT:
2544 /*
2545 * When encounter missed service error, one or more isoc tds
2546 * may be missed by xHC.
2547 * Set skip flag of the ep_ring; Complete the missed tds as
2548 * short transfer when process the ep_ring next time.
2549 */
2550 ep->skip = true;
2551 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2552 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002553 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002554 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002555 status = 0;
2556 break;
2557 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002558 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2559 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002560 goto cleanup;
2561 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002562
Andiry Xud18240d2010-07-22 15:23:25 -07002563 do {
2564 /* This TRB should be in the TD at the head of this ring's
2565 * TD list.
2566 */
2567 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002568 /*
2569 * A stopped endpoint may generate an extra completion
2570 * event if the device was suspended. Don't print
2571 * warnings.
2572 */
2573 if (!(trb_comp_code == COMP_STOP ||
2574 trb_comp_code == COMP_STOP_INVAL)) {
2575 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2576 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2577 ep_index);
2578 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2579 (le32_to_cpu(event->flags) &
2580 TRB_TYPE_BITMASK)>>10);
2581 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2582 }
Andiry Xud18240d2010-07-22 15:23:25 -07002583 if (ep->skip) {
2584 ep->skip = false;
2585 xhci_dbg(xhci, "td_list is empty while skip "
2586 "flag set. Clear skip flag.\n");
2587 }
2588 ret = 0;
2589 goto cleanup;
2590 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002591
Andiry Xuc2d7b492011-09-19 16:05:12 -07002592 /* We've skipped all the TDs on the ep ring when ep->skip set */
2593 if (ep->skip && td_num == 0) {
2594 ep->skip = false;
2595 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2596 "Clear skip flag.\n");
2597 ret = 0;
2598 goto cleanup;
2599 }
2600
Andiry Xud18240d2010-07-22 15:23:25 -07002601 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002602 if (ep->skip)
2603 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002604
Andiry Xud18240d2010-07-22 15:23:25 -07002605 /* Is this a TRB in the currently executing TD? */
2606 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2607 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002608
2609 /*
2610 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2611 * is not in the current TD pointed by ep_ring->dequeue because
2612 * that the hardware dequeue pointer still at the previous TRB
2613 * of the current TD. The previous TRB maybe a Link TD or the
2614 * last TRB of the previous TD. The command completion handle
2615 * will take care the rest.
2616 */
2617 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2618 ret = 0;
2619 goto cleanup;
2620 }
2621
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002622 if (!event_seg) {
2623 if (!ep->skip ||
2624 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002625 /* Some host controllers give a spurious
2626 * successful event after a short transfer.
2627 * Ignore it.
2628 */
2629 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2630 ep_ring->last_td_was_short) {
2631 ep_ring->last_td_was_short = false;
2632 ret = 0;
2633 goto cleanup;
2634 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002635 /* HC is busted, give up! */
2636 xhci_err(xhci,
2637 "ERROR Transfer event TRB DMA ptr not "
2638 "part of current TD\n");
2639 return -ESHUTDOWN;
2640 }
2641
2642 ret = skip_isoc_td(xhci, td, event, ep, &status);
2643 goto cleanup;
2644 }
Sarah Sharpad808332011-05-25 10:43:56 -07002645 if (trb_comp_code == COMP_SHORT_TX)
2646 ep_ring->last_td_was_short = true;
2647 else
2648 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002649
2650 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002651 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2652 ep->skip = false;
2653 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002654
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002655 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2656 sizeof(*event_trb)];
2657 /*
2658 * No-op TRB should not trigger interrupts.
2659 * If event_trb is a no-op TRB, it means the
2660 * corresponding TD has been cancelled. Just ignore
2661 * the TD.
2662 */
Matt Evansf5960b62011-06-01 10:22:55 +10002663 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002664 xhci_dbg(xhci,
2665 "event_trb is a no-op TRB. Skip it\n");
2666 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002667 }
2668
2669 /* Now update the urb's actual_length and give back to
2670 * the core
2671 */
2672 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2673 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2674 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002675 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2676 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2677 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002678 else
2679 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2680 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002681
2682cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002683 /*
2684 * Do not update event ring dequeue pointer if ep->skip is set.
2685 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002686 */
Andiry Xud18240d2010-07-22 15:23:25 -07002687 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002688 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002689 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002690
Andiry Xud18240d2010-07-22 15:23:25 -07002691 if (ret) {
2692 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002693 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002694 /* Leave the TD around for the reset endpoint function
2695 * to use(but only if it's not a control endpoint,
2696 * since we already queued the Set TR dequeue pointer
2697 * command for stalled control endpoints).
2698 */
2699 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2700 (trb_comp_code != COMP_STALL &&
2701 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002702 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002703 else
2704 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002705
Sarah Sharp214f76f2010-10-26 11:22:02 -07002706 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002707 if ((urb->actual_length != urb->transfer_buffer_length &&
2708 (urb->transfer_flags &
2709 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002710 (status != 0 &&
2711 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002712 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002713 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002714 urb, urb->actual_length,
2715 urb->transfer_buffer_length,
2716 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002717 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002718 /* EHCI, UHCI, and OHCI always unconditionally set the
2719 * urb->status of an isochronous endpoint to 0.
2720 */
2721 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2722 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002723 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002724 spin_lock(&xhci->lock);
2725 }
2726
2727 /*
2728 * If ep->skip is set, it means there are missed tds on the
2729 * endpoint ring need to take care of.
2730 * Process them as short transfer until reach the td pointed by
2731 * the event.
2732 */
2733 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2734
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002735 return 0;
2736}
2737
2738/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002739 * This function handles all OS-owned events on the event ring. It may drop
2740 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002741 * Returns >0 for "possibly more events to process" (caller should call again),
2742 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002743 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002744static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002745{
2746 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002747 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002748 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002749
2750 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2751 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002752 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002753 }
2754
2755 event = xhci->event_ring->dequeue;
2756 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002757 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2758 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002759 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002760 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002761 }
2762
Matt Evans92a3da42011-03-29 13:40:51 +11002763 /*
2764 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2765 * speculative reads of the event's flags/data below.
2766 */
2767 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002768 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002769 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002770 case TRB_TYPE(TRB_COMPLETION):
2771 handle_cmd_completion(xhci, &event->event_cmd);
2772 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002773 case TRB_TYPE(TRB_PORT_STATUS):
2774 handle_port_status(xhci, event);
2775 update_ptrs = 0;
2776 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002777 case TRB_TYPE(TRB_TRANSFER):
2778 ret = handle_tx_event(xhci, &event->trans_event);
2779 if (ret < 0)
2780 xhci->error_bitmask |= 1 << 9;
2781 else
2782 update_ptrs = 0;
2783 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002784 case TRB_TYPE(TRB_DEV_NOTE):
2785 handle_device_notification(xhci, event);
2786 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002787 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002788 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2789 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002790 handle_vendor_event(xhci, event);
2791 else
2792 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002793 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002794 /* Any of the above functions may drop and re-acquire the lock, so check
2795 * to make sure a watchdog timer didn't mark the host as non-responsive.
2796 */
2797 if (xhci->xhc_state & XHCI_STATE_DYING) {
2798 xhci_dbg(xhci, "xHCI host dying, returning from "
2799 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002800 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002801 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002802
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002803 if (update_ptrs)
2804 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002805 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002806
Matt Evans9dee9a22011-03-29 13:41:02 +11002807 /* Are there more items on the event ring? Caller will call us again to
2808 * check.
2809 */
2810 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002811}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002812
2813/*
2814 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2815 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2816 * indicators of an event TRB error, but we check the status *first* to be safe.
2817 */
2818irqreturn_t xhci_irq(struct usb_hcd *hcd)
2819{
2820 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002821 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002822 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002823 union xhci_trb *event_ring_deq;
2824 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002825
2826 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002827 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002828 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002829 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002830 goto hw_died;
2831
Sarah Sharpc21599a2010-07-29 22:13:00 -07002832 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002833 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002834 return IRQ_NONE;
2835 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002836 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002837 xhci_warn(xhci, "WARNING: Host System Error\n");
2838 xhci_halt(xhci);
2839hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002840 spin_unlock(&xhci->lock);
2841 return -ESHUTDOWN;
2842 }
2843
Sarah Sharpbda53142010-07-29 22:12:38 -07002844 /*
2845 * Clear the op reg interrupt status first,
2846 * so we can receive interrupts from other MSI-X interrupters.
2847 * Write 1 to clear the interrupt status.
2848 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002849 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002850 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002851 /* FIXME when MSI-X is supported and there are multiple vectors */
2852 /* Clear the MSI-X event interrupt status */
2853
Felipe Balbicd704692012-02-29 16:46:23 +02002854 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002855 u32 irq_pending;
2856 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002857 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002858 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002859 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002860 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002861
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002862 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002863 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2864 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002865 /* Clear the event handler busy flag (RW1C);
2866 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002867 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002868 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002869 xhci_write_64(xhci, temp_64 | ERST_EHB,
2870 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002871 spin_unlock(&xhci->lock);
2872
2873 return IRQ_HANDLED;
2874 }
2875
2876 event_ring_deq = xhci->event_ring->dequeue;
2877 /* FIXME this should be a delayed service routine
2878 * that clears the EHB.
2879 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002880 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002881
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002882 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002883 /* If necessary, update the HW's version of the event ring deq ptr. */
2884 if (event_ring_deq != xhci->event_ring->dequeue) {
2885 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2886 xhci->event_ring->dequeue);
2887 if (deq == 0)
2888 xhci_warn(xhci, "WARN something wrong with SW event "
2889 "ring dequeue ptr.\n");
2890 /* Update HC event ring dequeue pointer */
2891 temp_64 &= ERST_PTR_MASK;
2892 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2893 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002894
2895 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002896 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002897 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002898
Sarah Sharp9032cd52010-07-29 22:12:29 -07002899 spin_unlock(&xhci->lock);
2900
2901 return IRQ_HANDLED;
2902}
2903
Alex Shi851ec162013-05-24 10:54:19 +08002904irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002905{
Alan Stern968b8222011-11-03 12:03:38 -04002906 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002907}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002908
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002909/**** Endpoint Ring Operations ****/
2910
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002911/*
2912 * Generic function for queueing a TRB on a ring.
2913 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002914 *
2915 * @more_trbs_coming: Will you enqueue more TRBs before calling
2916 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002917 */
2918static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002919 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002920 u32 field1, u32 field2, u32 field3, u32 field4)
2921{
2922 struct xhci_generic_trb *trb;
2923
2924 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002925 trb->field[0] = cpu_to_le32(field1);
2926 trb->field[1] = cpu_to_le32(field2);
2927 trb->field[2] = cpu_to_le32(field3);
2928 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002929 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002930}
2931
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002932/*
2933 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2934 * FIXME allocate segments if the ring is full.
2935 */
2936static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002937 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002938{
Andiry Xu8dfec612012-03-05 17:49:37 +08002939 unsigned int num_trbs_needed;
2940
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002941 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002942 switch (ep_state) {
2943 case EP_STATE_DISABLED:
2944 /*
2945 * USB core changed config/interfaces without notifying us,
2946 * or hardware is reporting the wrong state.
2947 */
2948 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2949 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002950 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002951 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002952 /* FIXME event handling code for error needs to clear it */
2953 /* XXX not sure if this should be -ENOENT or not */
2954 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002955 case EP_STATE_HALTED:
2956 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002957 case EP_STATE_STOPPED:
2958 case EP_STATE_RUNNING:
2959 break;
2960 default:
2961 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2962 /*
2963 * FIXME issue Configure Endpoint command to try to get the HC
2964 * back into a known state.
2965 */
2966 return -EINVAL;
2967 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002968
2969 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002970 if (room_on_ring(xhci, ep_ring, num_trbs))
2971 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002972
2973 if (ep_ring == xhci->cmd_ring) {
2974 xhci_err(xhci, "Do not support expand command ring\n");
2975 return -ENOMEM;
2976 }
2977
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002978 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2979 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002980 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2981 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2982 mem_flags)) {
2983 xhci_err(xhci, "Ring expansion failed\n");
2984 return -ENOMEM;
2985 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002986 }
John Youn6c12db92010-05-10 15:33:00 -07002987
2988 if (enqueue_is_link_trb(ep_ring)) {
2989 struct xhci_ring *ring = ep_ring;
2990 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002991
John Youn6c12db92010-05-10 15:33:00 -07002992 next = ring->enqueue;
2993
2994 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002995 /* If we're not dealing with 0.95 hardware or isoc rings
2996 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002997 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002998 if (!xhci_link_trb_quirk(xhci) &&
2999 !(ring->type == TYPE_ISOC &&
3000 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11003001 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003002 else
Matt Evans28ccd292011-03-29 13:40:46 +11003003 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003004
3005 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10003006 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003007
3008 /* Toggle the cycle bit after the last ring segment. */
3009 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3010 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07003011 }
3012 ring->enq_seg = ring->enq_seg->next;
3013 ring->enqueue = ring->enq_seg->trbs;
3014 next = ring->enqueue;
3015 }
3016 }
3017
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003018 return 0;
3019}
3020
Sarah Sharp23e3be12009-04-29 19:05:20 -07003021static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003022 struct xhci_virt_device *xdev,
3023 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003024 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003025 unsigned int num_trbs,
3026 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003027 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003028 gfp_t mem_flags)
3029{
3030 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003031 struct urb_priv *urb_priv;
3032 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003033 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003034 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003035
3036 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3037 if (!ep_ring) {
3038 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3039 stream_id);
3040 return -EINVAL;
3041 }
3042
3043 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11003044 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003045 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003046 if (ret)
3047 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003048
Andiry Xu8e51adc2010-07-22 15:23:31 -07003049 urb_priv = urb->hcpriv;
3050 td = urb_priv->td[td_index];
3051
3052 INIT_LIST_HEAD(&td->td_list);
3053 INIT_LIST_HEAD(&td->cancelled_td_list);
3054
3055 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003056 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003057 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003058 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003059 }
3060
Andiry Xu8e51adc2010-07-22 15:23:31 -07003061 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003062 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003063 list_add_tail(&td->td_list, &ep_ring->td_list);
3064 td->start_seg = ep_ring->enq_seg;
3065 td->first_trb = ep_ring->enqueue;
3066
3067 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003068
3069 return 0;
3070}
3071
Sarah Sharp23e3be12009-04-29 19:05:20 -07003072static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003073{
3074 int num_sgs, num_trbs, running_total, temp, i;
3075 struct scatterlist *sg;
3076
3077 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01003078 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003079 temp = urb->transfer_buffer_length;
3080
Sarah Sharp8a96c052009-04-27 19:59:19 -07003081 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003082 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003083 unsigned int len = sg_dma_len(sg);
3084
3085 /* Scatter gather list entries may cross 64KB boundaries */
3086 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003087 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003088 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003089 if (running_total != 0)
3090 num_trbs++;
3091
3092 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003093 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003094 num_trbs++;
3095 running_total += TRB_MAX_BUFF_SIZE;
3096 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003097 len = min_t(int, len, temp);
3098 temp -= len;
3099 if (temp == 0)
3100 break;
3101 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003102 return num_trbs;
3103}
3104
Sarah Sharp23e3be12009-04-29 19:05:20 -07003105static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003106{
3107 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003108 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003109 "TRBs, %d left\n", __func__,
3110 urb->ep->desc.bEndpointAddress, num_trbs);
3111 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003112 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003113 "queued %#x (%d), asked for %#x (%d)\n",
3114 __func__,
3115 urb->ep->desc.bEndpointAddress,
3116 running_total, running_total,
3117 urb->transfer_buffer_length,
3118 urb->transfer_buffer_length);
3119}
3120
Sarah Sharp23e3be12009-04-29 19:05:20 -07003121static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003122 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003123 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003124{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003125 /*
3126 * Pass all the TRBs to the hardware at once and make sure this write
3127 * isn't reordered.
3128 */
3129 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003130 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003131 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003132 else
Matt Evans28ccd292011-03-29 13:40:46 +11003133 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003134 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003135}
3136
Sarah Sharp624defa2009-09-02 12:14:28 -07003137/*
3138 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3139 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3140 * (comprised of sg list entries) can take several service intervals to
3141 * transmit.
3142 */
3143int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3144 struct urb *urb, int slot_id, unsigned int ep_index)
3145{
3146 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3147 xhci->devs[slot_id]->out_ctx, ep_index);
3148 int xhci_interval;
3149 int ep_interval;
3150
Matt Evans28ccd292011-03-29 13:40:46 +11003151 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003152 ep_interval = urb->interval;
3153 /* Convert to microframes */
3154 if (urb->dev->speed == USB_SPEED_LOW ||
3155 urb->dev->speed == USB_SPEED_FULL)
3156 ep_interval *= 8;
3157 /* FIXME change this to a warning and a suggestion to use the new API
3158 * to set the polling interval (once the API is added).
3159 */
3160 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003161 dev_dbg_ratelimited(&urb->dev->dev,
3162 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3163 ep_interval, ep_interval == 1 ? "" : "s",
3164 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003165 urb->interval = xhci_interval;
3166 /* Convert back to frames for LS/FS devices */
3167 if (urb->dev->speed == USB_SPEED_LOW ||
3168 urb->dev->speed == USB_SPEED_FULL)
3169 urb->interval /= 8;
3170 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003171 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003172}
3173
Sarah Sharp04dd9502009-11-11 10:28:30 -08003174/*
3175 * The TD size is the number of bytes remaining in the TD (including this TRB),
3176 * right shifted by 10.
3177 * It must fit in bits 21:17, so it can't be bigger than 31.
3178 */
3179static u32 xhci_td_remainder(unsigned int remainder)
3180{
3181 u32 max = (1 << (21 - 17 + 1)) - 1;
3182
3183 if ((remainder >> 10) >= max)
3184 return max << 17;
3185 else
3186 return (remainder >> 10) << 17;
3187}
3188
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003189/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003190 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3191 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003192 *
3193 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003194 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003195 *
3196 * Packets transferred up to and including this TRB = packets_transferred =
3197 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3198 *
3199 * TD size = total_packet_count - packets_transferred
3200 *
3201 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003202 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003203 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003204static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003205 unsigned int total_packet_count, struct urb *urb,
3206 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003207{
3208 int packets_transferred;
3209
Sarah Sharp48df4a62011-08-12 10:23:01 -07003210 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003211 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003212 return 0;
3213
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003214 /* All the TRB queueing functions don't count the current TRB in
3215 * running_total.
3216 */
3217 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003218 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003219
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003220 if ((total_packet_count - packets_transferred) > 31)
3221 return 31 << 17;
3222 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003223}
3224
Sarah Sharp23e3be12009-04-29 19:05:20 -07003225static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003226 struct urb *urb, int slot_id, unsigned int ep_index)
3227{
3228 struct xhci_ring *ep_ring;
3229 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003230 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003231 struct xhci_td *td;
3232 struct scatterlist *sg;
3233 int num_sgs;
3234 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003235 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003236 bool first_trb;
3237 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003238 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003239
3240 struct xhci_generic_trb *start_trb;
3241 int start_cycle;
3242
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003243 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3244 if (!ep_ring)
3245 return -EINVAL;
3246
Sarah Sharp8a96c052009-04-27 19:59:19 -07003247 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003248 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003249 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003250 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003251
Sarah Sharp23e3be12009-04-29 19:05:20 -07003252 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003253 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003254 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003255 if (trb_buff_len < 0)
3256 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003257
3258 urb_priv = urb->hcpriv;
3259 td = urb_priv->td[0];
3260
Sarah Sharp8a96c052009-04-27 19:59:19 -07003261 /*
3262 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3263 * until we've finished creating all the other TRBs. The ring's cycle
3264 * state may change as we enqueue the other TRBs, so save it too.
3265 */
3266 start_trb = &ep_ring->enqueue->generic;
3267 start_cycle = ep_ring->cycle_state;
3268
3269 running_total = 0;
3270 /*
3271 * How much data is in the first TRB?
3272 *
3273 * There are three forces at work for TRB buffer pointers and lengths:
3274 * 1. We don't want to walk off the end of this sg-list entry buffer.
3275 * 2. The transfer length that the driver requested may be smaller than
3276 * the amount of memory allocated for this scatter-gather list.
3277 * 3. TRBs buffers can't cross 64KB boundaries.
3278 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003279 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003280 addr = (u64) sg_dma_address(sg);
3281 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003282 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003283 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3284 if (trb_buff_len > urb->transfer_buffer_length)
3285 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003286
3287 first_trb = true;
3288 /* Queue the first TRB, even if it's zero-length */
3289 do {
3290 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003291 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003292 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003293
3294 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003295 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003296 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003297 if (start_cycle == 0)
3298 field |= 0x1;
3299 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003300 field |= ep_ring->cycle_state;
3301
3302 /* Chain all the TRBs together; clear the chain bit in the last
3303 * TRB to indicate it's the last TRB in the chain.
3304 */
3305 if (num_trbs > 1) {
3306 field |= TRB_CHAIN;
3307 } else {
3308 /* FIXME - add check for ZERO_PACKET flag before this */
3309 td->last_trb = ep_ring->enqueue;
3310 field |= TRB_IOC;
3311 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003312
3313 /* Only set interrupt on short packet for IN endpoints */
3314 if (usb_urb_dir_in(urb))
3315 field |= TRB_ISP;
3316
Sarah Sharp8a96c052009-04-27 19:59:19 -07003317 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003318 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003319 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3320 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3321 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3322 (unsigned int) addr + trb_buff_len);
3323 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003324
3325 /* Set the TRB length, TD size, and interrupter fields. */
3326 if (xhci->hci_version < 0x100) {
3327 remainder = xhci_td_remainder(
3328 urb->transfer_buffer_length -
3329 running_total);
3330 } else {
3331 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003332 trb_buff_len, total_packet_count, urb,
3333 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003334 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003335 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003336 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003337 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003338
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003339 if (num_trbs > 1)
3340 more_trbs_coming = true;
3341 else
3342 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003343 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003344 lower_32_bits(addr),
3345 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003346 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003347 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003348 --num_trbs;
3349 running_total += trb_buff_len;
3350
3351 /* Calculate length for next transfer --
3352 * Are we done queueing all the TRBs for this sg entry?
3353 */
3354 this_sg_len -= trb_buff_len;
3355 if (this_sg_len == 0) {
3356 --num_sgs;
3357 if (num_sgs == 0)
3358 break;
3359 sg = sg_next(sg);
3360 addr = (u64) sg_dma_address(sg);
3361 this_sg_len = sg_dma_len(sg);
3362 } else {
3363 addr += trb_buff_len;
3364 }
3365
3366 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003367 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003368 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3369 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3370 trb_buff_len =
3371 urb->transfer_buffer_length - running_total;
3372 } while (running_total < urb->transfer_buffer_length);
3373
3374 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003375 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003376 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003377 return 0;
3378}
3379
Sarah Sharpb10de142009-04-27 19:58:50 -07003380/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003381int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003382 struct urb *urb, int slot_id, unsigned int ep_index)
3383{
3384 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003385 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003386 struct xhci_td *td;
3387 int num_trbs;
3388 struct xhci_generic_trb *start_trb;
3389 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003390 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003391 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003392 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003393
3394 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003395 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003396 u64 addr;
3397
Alan Sternff9c8952010-04-02 13:27:28 -04003398 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003399 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3400
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003401 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3402 if (!ep_ring)
3403 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003404
3405 num_trbs = 0;
3406 /* How much data is (potentially) left before the 64KB boundary? */
3407 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003408 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003409 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003410
3411 /* If there's some data on this 64KB chunk, or we have to send a
3412 * zero-length transfer, we need at least one TRB
3413 */
3414 if (running_total != 0 || urb->transfer_buffer_length == 0)
3415 num_trbs++;
3416 /* How many more 64KB chunks to transfer, how many more TRBs? */
3417 while (running_total < urb->transfer_buffer_length) {
3418 num_trbs++;
3419 running_total += TRB_MAX_BUFF_SIZE;
3420 }
3421 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3422
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003423 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3424 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003425 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003426 if (ret < 0)
3427 return ret;
3428
Andiry Xu8e51adc2010-07-22 15:23:31 -07003429 urb_priv = urb->hcpriv;
3430 td = urb_priv->td[0];
3431
Sarah Sharpb10de142009-04-27 19:58:50 -07003432 /*
3433 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3434 * until we've finished creating all the other TRBs. The ring's cycle
3435 * state may change as we enqueue the other TRBs, so save it too.
3436 */
3437 start_trb = &ep_ring->enqueue->generic;
3438 start_cycle = ep_ring->cycle_state;
3439
3440 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003441 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003442 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003443 /* How much data is in the first TRB? */
3444 addr = (u64) urb->transfer_dma;
3445 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003446 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3447 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003448 trb_buff_len = urb->transfer_buffer_length;
3449
3450 first_trb = true;
3451
3452 /* Queue the first TRB, even if it's zero-length */
3453 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003454 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003455 field = 0;
3456
3457 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003458 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003459 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003460 if (start_cycle == 0)
3461 field |= 0x1;
3462 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003463 field |= ep_ring->cycle_state;
3464
3465 /* Chain all the TRBs together; clear the chain bit in the last
3466 * TRB to indicate it's the last TRB in the chain.
3467 */
3468 if (num_trbs > 1) {
3469 field |= TRB_CHAIN;
3470 } else {
3471 /* FIXME - add check for ZERO_PACKET flag before this */
3472 td->last_trb = ep_ring->enqueue;
3473 field |= TRB_IOC;
3474 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003475
3476 /* Only set interrupt on short packet for IN endpoints */
3477 if (usb_urb_dir_in(urb))
3478 field |= TRB_ISP;
3479
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003480 /* Set the TRB length, TD size, and interrupter fields. */
3481 if (xhci->hci_version < 0x100) {
3482 remainder = xhci_td_remainder(
3483 urb->transfer_buffer_length -
3484 running_total);
3485 } else {
3486 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003487 trb_buff_len, total_packet_count, urb,
3488 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003489 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003490 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003491 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003492 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003493
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003494 if (num_trbs > 1)
3495 more_trbs_coming = true;
3496 else
3497 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003498 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003499 lower_32_bits(addr),
3500 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003501 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003502 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003503 --num_trbs;
3504 running_total += trb_buff_len;
3505
3506 /* Calculate length for next transfer */
3507 addr += trb_buff_len;
3508 trb_buff_len = urb->transfer_buffer_length - running_total;
3509 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3510 trb_buff_len = TRB_MAX_BUFF_SIZE;
3511 } while (running_total < urb->transfer_buffer_length);
3512
Sarah Sharp8a96c052009-04-27 19:59:19 -07003513 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003514 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003515 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003516 return 0;
3517}
3518
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003519/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003520int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003521 struct urb *urb, int slot_id, unsigned int ep_index)
3522{
3523 struct xhci_ring *ep_ring;
3524 int num_trbs;
3525 int ret;
3526 struct usb_ctrlrequest *setup;
3527 struct xhci_generic_trb *start_trb;
3528 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003529 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003530 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003531 struct xhci_td *td;
3532
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003533 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3534 if (!ep_ring)
3535 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003536
3537 /*
3538 * Need to copy setup packet into setup TRB, so we can't use the setup
3539 * DMA address.
3540 */
3541 if (!urb->setup_packet)
3542 return -EINVAL;
3543
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003544 /* 1 TRB for setup, 1 for status */
3545 num_trbs = 2;
3546 /*
3547 * Don't need to check if we need additional event data and normal TRBs,
3548 * since data in control transfers will never get bigger than 16MB
3549 * XXX: can we get a buffer that crosses 64KB boundaries?
3550 */
3551 if (urb->transfer_buffer_length > 0)
3552 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003553 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3554 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003555 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003556 if (ret < 0)
3557 return ret;
3558
Andiry Xu8e51adc2010-07-22 15:23:31 -07003559 urb_priv = urb->hcpriv;
3560 td = urb_priv->td[0];
3561
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003562 /*
3563 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3564 * until we've finished creating all the other TRBs. The ring's cycle
3565 * state may change as we enqueue the other TRBs, so save it too.
3566 */
3567 start_trb = &ep_ring->enqueue->generic;
3568 start_cycle = ep_ring->cycle_state;
3569
3570 /* Queue setup TRB - see section 6.4.1.2.1 */
3571 /* FIXME better way to translate setup_packet into two u32 fields? */
3572 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003573 field = 0;
3574 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3575 if (start_cycle == 0)
3576 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003577
3578 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3579 if (xhci->hci_version == 0x100) {
3580 if (urb->transfer_buffer_length > 0) {
3581 if (setup->bRequestType & USB_DIR_IN)
3582 field |= TRB_TX_TYPE(TRB_DATA_IN);
3583 else
3584 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3585 }
3586 }
3587
Andiry Xu3b72fca2012-03-05 17:49:32 +08003588 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003589 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3590 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3591 TRB_LEN(8) | TRB_INTR_TARGET(0),
3592 /* Immediate data in pointer */
3593 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003594
3595 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003596 /* Only set interrupt on short packet for IN endpoints */
3597 if (usb_urb_dir_in(urb))
3598 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3599 else
3600 field = TRB_TYPE(TRB_DATA);
3601
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003602 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003603 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003604 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003605 if (urb->transfer_buffer_length > 0) {
3606 if (setup->bRequestType & USB_DIR_IN)
3607 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003608 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003609 lower_32_bits(urb->transfer_dma),
3610 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003611 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003612 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003613 }
3614
3615 /* Save the DMA address of the last TRB in the TD */
3616 td->last_trb = ep_ring->enqueue;
3617
3618 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3619 /* If the device sent data, the status stage is an OUT transfer */
3620 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3621 field = 0;
3622 else
3623 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003624 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003625 0,
3626 0,
3627 TRB_INTR_TARGET(0),
3628 /* Event on completion */
3629 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3630
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003631 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003632 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003633 return 0;
3634}
3635
Andiry Xu04e51902010-07-22 15:23:39 -07003636static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3637 struct urb *urb, int i)
3638{
3639 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003640 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003641
3642 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3643 td_len = urb->iso_frame_desc[i].length;
3644
Sarah Sharp48df4a62011-08-12 10:23:01 -07003645 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3646 TRB_MAX_BUFF_SIZE);
3647 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003648 num_trbs++;
3649
Andiry Xu04e51902010-07-22 15:23:39 -07003650 return num_trbs;
3651}
3652
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003653/*
3654 * The transfer burst count field of the isochronous TRB defines the number of
3655 * bursts that are required to move all packets in this TD. Only SuperSpeed
3656 * devices can burst up to bMaxBurst number of packets per service interval.
3657 * This field is zero based, meaning a value of zero in the field means one
3658 * burst. Basically, for everything but SuperSpeed devices, this field will be
3659 * zero. Only xHCI 1.0 host controllers support this field.
3660 */
3661static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3662 struct usb_device *udev,
3663 struct urb *urb, unsigned int total_packet_count)
3664{
3665 unsigned int max_burst;
3666
3667 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3668 return 0;
3669
3670 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3671 return roundup(total_packet_count, max_burst + 1) - 1;
3672}
3673
Sarah Sharpb61d3782011-04-19 17:43:33 -07003674/*
3675 * Returns the number of packets in the last "burst" of packets. This field is
3676 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3677 * the last burst packet count is equal to the total number of packets in the
3678 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3679 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3680 * contain 1 to (bMaxBurst + 1) packets.
3681 */
3682static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3683 struct usb_device *udev,
3684 struct urb *urb, unsigned int total_packet_count)
3685{
3686 unsigned int max_burst;
3687 unsigned int residue;
3688
3689 if (xhci->hci_version < 0x100)
3690 return 0;
3691
3692 switch (udev->speed) {
3693 case USB_SPEED_SUPER:
3694 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3695 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3696 residue = total_packet_count % (max_burst + 1);
3697 /* If residue is zero, the last burst contains (max_burst + 1)
3698 * number of packets, but the TLBPC field is zero-based.
3699 */
3700 if (residue == 0)
3701 return max_burst;
3702 return residue - 1;
3703 default:
3704 if (total_packet_count == 0)
3705 return 0;
3706 return total_packet_count - 1;
3707 }
3708}
3709
Andiry Xu04e51902010-07-22 15:23:39 -07003710/* This is for isoc transfer */
3711static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3712 struct urb *urb, int slot_id, unsigned int ep_index)
3713{
3714 struct xhci_ring *ep_ring;
3715 struct urb_priv *urb_priv;
3716 struct xhci_td *td;
3717 int num_tds, trbs_per_td;
3718 struct xhci_generic_trb *start_trb;
3719 bool first_trb;
3720 int start_cycle;
3721 u32 field, length_field;
3722 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3723 u64 start_addr, addr;
3724 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003725 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003726
3727 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3728
3729 num_tds = urb->number_of_packets;
3730 if (num_tds < 1) {
3731 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3732 return -EINVAL;
3733 }
3734
Andiry Xu04e51902010-07-22 15:23:39 -07003735 start_addr = (u64) urb->transfer_dma;
3736 start_trb = &ep_ring->enqueue->generic;
3737 start_cycle = ep_ring->cycle_state;
3738
Sarah Sharp522989a2011-07-29 12:44:32 -07003739 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003740 /* Queue the first TRB, even if it's zero-length */
3741 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003742 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003743 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003744 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003745
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003746 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003747 running_total = 0;
3748 addr = start_addr + urb->iso_frame_desc[i].offset;
3749 td_len = urb->iso_frame_desc[i].length;
3750 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003751 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003752 GET_MAX_PACKET(
3753 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003754 /* A zero-length transfer still involves at least one packet. */
3755 if (total_packet_count == 0)
3756 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003757 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3758 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003759 residue = xhci_get_last_burst_packet_count(xhci,
3760 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003761
3762 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3763
3764 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003765 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003766 if (ret < 0) {
3767 if (i == 0)
3768 return ret;
3769 goto cleanup;
3770 }
Andiry Xu04e51902010-07-22 15:23:39 -07003771
Andiry Xu04e51902010-07-22 15:23:39 -07003772 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003773 for (j = 0; j < trbs_per_td; j++) {
3774 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003775 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003776
3777 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003778 field = TRB_TBC(burst_count) |
3779 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003780 /* Queue the isoc TRB */
3781 field |= TRB_TYPE(TRB_ISOC);
3782 /* Assume URB_ISO_ASAP is set */
3783 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003784 if (i == 0) {
3785 if (start_cycle == 0)
3786 field |= 0x1;
3787 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003788 field |= ep_ring->cycle_state;
3789 first_trb = false;
3790 } else {
3791 /* Queue other normal TRBs */
3792 field |= TRB_TYPE(TRB_NORMAL);
3793 field |= ep_ring->cycle_state;
3794 }
3795
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003796 /* Only set interrupt on short packet for IN EPs */
3797 if (usb_urb_dir_in(urb))
3798 field |= TRB_ISP;
3799
Andiry Xu04e51902010-07-22 15:23:39 -07003800 /* Chain all the TRBs together; clear the chain bit in
3801 * the last TRB to indicate it's the last TRB in the
3802 * chain.
3803 */
3804 if (j < trbs_per_td - 1) {
3805 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003806 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003807 } else {
3808 td->last_trb = ep_ring->enqueue;
3809 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003810 if (xhci->hci_version == 0x100 &&
3811 !(xhci->quirks &
3812 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003813 /* Set BEI bit except for the last td */
3814 if (i < num_tds - 1)
3815 field |= TRB_BEI;
3816 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003817 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003818 }
3819
3820 /* Calculate TRB length */
3821 trb_buff_len = TRB_MAX_BUFF_SIZE -
3822 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3823 if (trb_buff_len > td_remain_len)
3824 trb_buff_len = td_remain_len;
3825
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003826 /* Set the TRB length, TD size, & interrupter fields. */
3827 if (xhci->hci_version < 0x100) {
3828 remainder = xhci_td_remainder(
3829 td_len - running_total);
3830 } else {
3831 remainder = xhci_v1_0_td_remainder(
3832 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003833 total_packet_count, urb,
3834 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003835 }
Andiry Xu04e51902010-07-22 15:23:39 -07003836 length_field = TRB_LEN(trb_buff_len) |
3837 remainder |
3838 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003839
Andiry Xu3b72fca2012-03-05 17:49:32 +08003840 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003841 lower_32_bits(addr),
3842 upper_32_bits(addr),
3843 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003844 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003845 running_total += trb_buff_len;
3846
3847 addr += trb_buff_len;
3848 td_remain_len -= trb_buff_len;
3849 }
3850
3851 /* Check TD length */
3852 if (running_total != td_len) {
3853 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003854 ret = -EINVAL;
3855 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003856 }
3857 }
3858
Andiry Xuc41136b2011-03-22 17:08:14 +08003859 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3860 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3861 usb_amd_quirk_pll_disable();
3862 }
3863 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3864
Andiry Xue1eab2e2011-01-04 16:30:39 -08003865 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3866 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003867 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003868cleanup:
3869 /* Clean up a partially enqueued isoc transfer. */
3870
3871 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003872 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003873
3874 /* Use the first TD as a temporary variable to turn the TDs we've queued
3875 * into No-ops with a software-owned cycle bit. That way the hardware
3876 * won't accidentally start executing bogus TDs when we partially
3877 * overwrite them. td->first_trb and td->start_seg are already set.
3878 */
3879 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3880 /* Every TRB except the first & last will have its cycle bit flipped. */
3881 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3882
3883 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3884 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3885 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3886 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003887 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003888 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3889 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003890}
3891
3892/*
3893 * Check transfer ring to guarantee there is enough room for the urb.
3894 * Update ISO URB start_frame and interval.
3895 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3896 * update the urb->start_frame by now.
3897 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3898 */
3899int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3900 struct urb *urb, int slot_id, unsigned int ep_index)
3901{
3902 struct xhci_virt_device *xdev;
3903 struct xhci_ring *ep_ring;
3904 struct xhci_ep_ctx *ep_ctx;
3905 int start_frame;
3906 int xhci_interval;
3907 int ep_interval;
3908 int num_tds, num_trbs, i;
3909 int ret;
3910
3911 xdev = xhci->devs[slot_id];
3912 ep_ring = xdev->eps[ep_index].ring;
3913 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3914
3915 num_trbs = 0;
3916 num_tds = urb->number_of_packets;
3917 for (i = 0; i < num_tds; i++)
3918 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3919
3920 /* Check the ring to guarantee there is enough room for the whole urb.
3921 * Do not insert any td of the urb to the ring if the check failed.
3922 */
Matt Evans28ccd292011-03-29 13:40:46 +11003923 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003924 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003925 if (ret)
3926 return ret;
3927
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003928 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003929 start_frame &= 0x3fff;
3930
3931 urb->start_frame = start_frame;
3932 if (urb->dev->speed == USB_SPEED_LOW ||
3933 urb->dev->speed == USB_SPEED_FULL)
3934 urb->start_frame >>= 3;
3935
Matt Evans28ccd292011-03-29 13:40:46 +11003936 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003937 ep_interval = urb->interval;
3938 /* Convert to microframes */
3939 if (urb->dev->speed == USB_SPEED_LOW ||
3940 urb->dev->speed == USB_SPEED_FULL)
3941 ep_interval *= 8;
3942 /* FIXME change this to a warning and a suggestion to use the new API
3943 * to set the polling interval (once the API is added).
3944 */
3945 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003946 dev_dbg_ratelimited(&urb->dev->dev,
3947 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3948 ep_interval, ep_interval == 1 ? "" : "s",
3949 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003950 urb->interval = xhci_interval;
3951 /* Convert back to frames for LS/FS devices */
3952 if (urb->dev->speed == USB_SPEED_LOW ||
3953 urb->dev->speed == USB_SPEED_FULL)
3954 urb->interval /= 8;
3955 }
Andiry Xub008df62012-03-05 17:49:34 +08003956 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3957
Dan Carpenter3fc82062012-03-28 10:30:26 +03003958 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003959}
3960
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003961/**** Command Ring Operations ****/
3962
Sarah Sharp913a8a32009-09-04 10:53:13 -07003963/* Generic function for queueing a command TRB on the command ring.
3964 * Check to make sure there's room on the command ring for one command TRB.
3965 * Also check that there's room reserved for commands that must not fail.
3966 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3967 * then only check for the number of reserved spots.
3968 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3969 * because the command event handler may want to resubmit a failed command.
3970 */
3971static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3972 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003973{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003974 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003975 int ret;
3976
Sarah Sharp913a8a32009-09-04 10:53:13 -07003977 if (!command_must_succeed)
3978 reserved_trbs++;
3979
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003980 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003981 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003982 if (ret < 0) {
3983 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003984 if (command_must_succeed)
3985 xhci_err(xhci, "ERR: Reserved TRB counting for "
3986 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003987 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003988 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003989 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3990 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003991 return 0;
3992}
3993
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003994/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003995int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003996{
3997 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003998 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003999}
4000
4001/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004002int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Dan Williams48fc7db2013-12-05 17:07:27 -08004003 u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004004{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004005 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4006 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004007 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4008 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004009}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004010
Sarah Sharp02386342010-05-24 13:25:28 -07004011int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4012 u32 field1, u32 field2, u32 field3, u32 field4)
4013{
4014 return queue_command(xhci, field1, field2, field3, field4, false);
4015}
4016
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004017/* Queue a reset device command TRB */
4018int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4019{
4020 return queue_command(xhci, 0, 0, 0,
4021 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4022 false);
4023}
4024
Sarah Sharpf94e01862009-04-27 19:58:38 -07004025/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004026int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004027 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004028{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004029 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4030 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004031 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4032 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004033}
Sarah Sharpae636742009-04-29 19:02:31 -07004034
Sarah Sharpf2217e82009-08-07 14:04:43 -07004035/* Queue an evaluate context command TRB */
4036int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07004037 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004038{
4039 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4040 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004041 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004042 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004043}
4044
Andiry Xube88fe42010-10-14 07:22:57 -07004045/*
4046 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4047 * activity on an endpoint that is about to be suspended.
4048 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004049int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07004050 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004051{
4052 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4053 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4054 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004055 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004056
4057 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004058 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004059}
4060
4061/* Set Transfer Ring Dequeue Pointer command.
4062 * This should not be used for endpoints that have streams enabled.
4063 */
4064static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004065 unsigned int ep_index, unsigned int stream_id,
4066 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07004067 union xhci_trb *deq_ptr, u32 cycle_state)
4068{
4069 dma_addr_t addr;
4070 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4071 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004072 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07004073 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004074 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07004075
Sarah Sharp23e3be12009-04-29 19:05:20 -07004076 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004077 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004078 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004079 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4080 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004081 return 0;
4082 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004083 ep = &xhci->devs[slot_id]->eps[ep_index];
4084 if ((ep->ep_state & SET_DEQ_PENDING)) {
4085 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4086 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4087 return 0;
4088 }
4089 ep->queued_deq_seg = deq_seg;
4090 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004091 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004092 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004093 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004094}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004095
4096int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4097 unsigned int ep_index)
4098{
4099 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4100 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4101 u32 type = TRB_TYPE(TRB_RESET_EP);
4102
Sarah Sharp913a8a32009-09-04 10:53:13 -07004103 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4104 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004105}