blob: 1d67bce5b3596b38314fd97890bc50da9671458c [file] [log] [blame]
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
Jack Xiao74a5d162015-05-08 14:46:49 +080039#include "gca/gfx_8_0_enum.h"
Alex Deucheraaa36a9762015-04-20 17:31:14 -040040#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
51
Jammy Zhouc65444f2015-05-13 22:49:04 +080052MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
David Zhang1a5bbb62015-07-08 17:29:27 +080056MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
Samuel Libb16e3b2015-10-08 17:17:51 -040058MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
Alex Deucheraaa36a9762015-04-20 17:31:14 -040059
60static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
61{
62 SDMA0_REGISTER_OFFSET,
63 SDMA1_REGISTER_OFFSET
64};
65
66static const u32 golden_settings_tonga_a11[] =
67{
68 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
69 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
70 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
71 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
72 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
73 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
74 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
75 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
76 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
77 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
78};
79
80static const u32 tonga_mgcg_cgcg_init[] =
81{
82 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
83 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
84};
85
David Zhang1a5bbb62015-07-08 17:29:27 +080086static const u32 golden_settings_fiji_a10[] =
87{
88 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
89 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
90 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
91 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
92 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
93 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
94 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
95 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
96};
97
98static const u32 fiji_mgcg_cgcg_init[] =
99{
100 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
101 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
102};
103
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400104static const u32 cz_golden_settings_a11[] =
105{
106 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
107 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
108 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
109 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
110 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
111 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
112 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
113 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
114 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
115 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
116 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
117 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
118};
119
120static const u32 cz_mgcg_cgcg_init[] =
121{
122 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
123 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
124};
125
Samuel Libb16e3b2015-10-08 17:17:51 -0400126static const u32 stoney_golden_settings_a11[] =
127{
128 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
129 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
130 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
131 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
132};
133
134static const u32 stoney_mgcg_cgcg_init[] =
135{
136 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
137};
138
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400139/*
140 * sDMA - System DMA
141 * Starting with CIK, the GPU has new asynchronous
142 * DMA engines. These engines are used for compute
143 * and gfx. There are two DMA engines (SDMA0, SDMA1)
144 * and each one supports 1 ring buffer used for gfx
145 * and 2 queues used for compute.
146 *
147 * The programming model is very similar to the CP
148 * (ring buffer, IBs, etc.), but sDMA has it's own
149 * packet format that is different from the PM4 format
150 * used by the CP. sDMA supports copying data, writing
151 * embedded data, solid fills, and a number of other
152 * things. It also has support for tiling/detiling of
153 * buffers.
154 */
155
156static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
157{
158 switch (adev->asic_type) {
David Zhang1a5bbb62015-07-08 17:29:27 +0800159 case CHIP_FIJI:
160 amdgpu_program_register_sequence(adev,
161 fiji_mgcg_cgcg_init,
162 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
163 amdgpu_program_register_sequence(adev,
164 golden_settings_fiji_a10,
165 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
166 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400167 case CHIP_TONGA:
168 amdgpu_program_register_sequence(adev,
169 tonga_mgcg_cgcg_init,
170 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
171 amdgpu_program_register_sequence(adev,
172 golden_settings_tonga_a11,
173 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
174 break;
175 case CHIP_CARRIZO:
176 amdgpu_program_register_sequence(adev,
177 cz_mgcg_cgcg_init,
178 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
179 amdgpu_program_register_sequence(adev,
180 cz_golden_settings_a11,
181 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
182 break;
Samuel Libb16e3b2015-10-08 17:17:51 -0400183 case CHIP_STONEY:
184 amdgpu_program_register_sequence(adev,
185 stoney_mgcg_cgcg_init,
186 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
187 amdgpu_program_register_sequence(adev,
188 stoney_golden_settings_a11,
189 (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
190 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400191 default:
192 break;
193 }
194}
195
196/**
197 * sdma_v3_0_init_microcode - load ucode images from disk
198 *
199 * @adev: amdgpu_device pointer
200 *
201 * Use the firmware interface to load the ucode images into
202 * the driver (not loaded into hw).
203 * Returns 0 on success, error on failure.
204 */
205static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
206{
207 const char *chip_name;
208 char fw_name[30];
Alex Deucherc113ea12015-10-08 16:30:37 -0400209 int err = 0, i;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400210 struct amdgpu_firmware_info *info = NULL;
211 const struct common_firmware_header *header = NULL;
Jammy Zhou595fd012015-08-04 11:44:19 +0800212 const struct sdma_firmware_header_v1_0 *hdr;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400213
214 DRM_DEBUG("\n");
215
216 switch (adev->asic_type) {
217 case CHIP_TONGA:
218 chip_name = "tonga";
219 break;
David Zhang1a5bbb62015-07-08 17:29:27 +0800220 case CHIP_FIJI:
221 chip_name = "fiji";
222 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400223 case CHIP_CARRIZO:
224 chip_name = "carrizo";
225 break;
Samuel Libb16e3b2015-10-08 17:17:51 -0400226 case CHIP_STONEY:
227 chip_name = "stoney";
228 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400229 default: BUG();
230 }
231
Alex Deucherc113ea12015-10-08 16:30:37 -0400232 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400233 if (i == 0)
Jammy Zhouc65444f2015-05-13 22:49:04 +0800234 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400235 else
Jammy Zhouc65444f2015-05-13 22:49:04 +0800236 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400237 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400238 if (err)
239 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400240 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400241 if (err)
242 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400243 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
244 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
245 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
246 if (adev->sdma.instance[i].feature_version >= 20)
247 adev->sdma.instance[i].burst_nop = true;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400248
249 if (adev->firmware.smu_load) {
250 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
251 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
Alex Deucherc113ea12015-10-08 16:30:37 -0400252 info->fw = adev->sdma.instance[i].fw;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400253 header = (const struct common_firmware_header *)info->fw->data;
254 adev->firmware.fw_size +=
255 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
256 }
257 }
258out:
259 if (err) {
260 printk(KERN_ERR
261 "sdma_v3_0: Failed to load firmware \"%s\"\n",
262 fw_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400263 for (i = 0; i < adev->sdma.num_instances; i++) {
264 release_firmware(adev->sdma.instance[i].fw);
265 adev->sdma.instance[i].fw = NULL;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400266 }
267 }
268 return err;
269}
270
271/**
272 * sdma_v3_0_ring_get_rptr - get the current read pointer
273 *
274 * @ring: amdgpu ring pointer
275 *
276 * Get the current rptr from the hardware (VI+).
277 */
278static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
279{
280 u32 rptr;
281
282 /* XXX check if swapping is necessary on BE */
283 rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
284
285 return rptr;
286}
287
288/**
289 * sdma_v3_0_ring_get_wptr - get the current write pointer
290 *
291 * @ring: amdgpu ring pointer
292 *
293 * Get the current wptr from the hardware (VI+).
294 */
295static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
296{
297 struct amdgpu_device *adev = ring->adev;
298 u32 wptr;
299
300 if (ring->use_doorbell) {
301 /* XXX check if swapping is necessary on BE */
302 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
303 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -0400304 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400305
306 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
307 }
308
309 return wptr;
310}
311
312/**
313 * sdma_v3_0_ring_set_wptr - commit the write pointer
314 *
315 * @ring: amdgpu ring pointer
316 *
317 * Write the wptr back to the hardware (VI+).
318 */
319static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
320{
321 struct amdgpu_device *adev = ring->adev;
322
323 if (ring->use_doorbell) {
324 /* XXX check if swapping is necessary on BE */
325 adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
326 WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
327 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -0400328 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400329
330 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
331 }
332}
333
Jammy Zhouac01db32015-09-01 13:13:54 +0800334static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
335{
Alex Deucherc113ea12015-10-08 16:30:37 -0400336 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800337 int i;
338
339 for (i = 0; i < count; i++)
340 if (sdma && sdma->burst_nop && (i == 0))
341 amdgpu_ring_write(ring, ring->nop |
342 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
343 else
344 amdgpu_ring_write(ring, ring->nop);
345}
346
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400347/**
348 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
349 *
350 * @ring: amdgpu ring pointer
351 * @ib: IB object to schedule
352 *
353 * Schedule an IB in the DMA ring (VI).
354 */
355static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
356 struct amdgpu_ib *ib)
357{
Christian König4ff37a82016-02-26 16:18:26 +0100358 u32 vmid = ib->vm_id & 0xf;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400359 u32 next_rptr = ring->wptr + 5;
360
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400361 while ((next_rptr & 7) != 2)
362 next_rptr++;
363 next_rptr += 6;
364
365 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
366 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
367 amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
368 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
369 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
370 amdgpu_ring_write(ring, next_rptr);
371
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400372 /* IB packet must end on a 8 DW boundary */
Jammy Zhouac01db32015-09-01 13:13:54 +0800373 sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400374
375 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
376 SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
377 /* base must be 32 byte aligned */
378 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
379 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
380 amdgpu_ring_write(ring, ib->length_dw);
381 amdgpu_ring_write(ring, 0);
382 amdgpu_ring_write(ring, 0);
383
384}
385
386/**
Christian Königd2edb072015-05-11 14:10:34 +0200387 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400388 *
389 * @ring: amdgpu ring pointer
390 *
391 * Emit an hdp flush packet on the requested DMA ring.
392 */
Christian Königd2edb072015-05-11 14:10:34 +0200393static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400394{
395 u32 ref_and_mask = 0;
396
Alex Deucherc113ea12015-10-08 16:30:37 -0400397 if (ring == &ring->adev->sdma.instance[0].ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400398 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
399 else
400 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
401
402 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
403 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
404 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
405 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
406 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
407 amdgpu_ring_write(ring, ref_and_mask); /* reference */
408 amdgpu_ring_write(ring, ref_and_mask); /* mask */
409 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
410 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
411}
412
Chunming Zhoucc958e62016-03-03 12:06:45 +0800413static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
414{
415 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
416 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
417 amdgpu_ring_write(ring, mmHDP_DEBUG0);
418 amdgpu_ring_write(ring, 1);
419}
420
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400421/**
422 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
423 *
424 * @ring: amdgpu ring pointer
425 * @fence: amdgpu fence object
426 *
427 * Add a DMA fence packet to the ring to write
428 * the fence seq number and DMA trap packet to generate
429 * an interrupt if needed (VI).
430 */
431static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +0800432 unsigned flags)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400433{
Chunming Zhou890ee232015-06-01 14:35:03 +0800434 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400435 /* write the fence */
436 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
437 amdgpu_ring_write(ring, lower_32_bits(addr));
438 amdgpu_ring_write(ring, upper_32_bits(addr));
439 amdgpu_ring_write(ring, lower_32_bits(seq));
440
441 /* optionally write high bits as well */
Chunming Zhou890ee232015-06-01 14:35:03 +0800442 if (write64bit) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400443 addr += 4;
444 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
445 amdgpu_ring_write(ring, lower_32_bits(addr));
446 amdgpu_ring_write(ring, upper_32_bits(addr));
447 amdgpu_ring_write(ring, upper_32_bits(seq));
448 }
449
450 /* generate an interrupt */
451 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
452 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
453}
454
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400455/**
456 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
457 *
458 * @adev: amdgpu_device pointer
459 *
460 * Stop the gfx async dma ring buffers (VI).
461 */
462static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
463{
Alex Deucherc113ea12015-10-08 16:30:37 -0400464 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
465 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400466 u32 rb_cntl, ib_cntl;
467 int i;
468
469 if ((adev->mman.buffer_funcs_ring == sdma0) ||
470 (adev->mman.buffer_funcs_ring == sdma1))
471 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
472
Alex Deucherc113ea12015-10-08 16:30:37 -0400473 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400474 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
475 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
476 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
477 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
478 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
479 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
480 }
481 sdma0->ready = false;
482 sdma1->ready = false;
483}
484
485/**
486 * sdma_v3_0_rlc_stop - stop the compute async dma engines
487 *
488 * @adev: amdgpu_device pointer
489 *
490 * Stop the compute async dma queues (VI).
491 */
492static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
493{
494 /* XXX todo */
495}
496
497/**
Ben Gozcd06bf62015-06-24 22:39:21 +0300498 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
499 *
500 * @adev: amdgpu_device pointer
501 * @enable: enable/disable the DMA MEs context switch.
502 *
503 * Halt or unhalt the async dma engines context switch (VI).
504 */
505static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
506{
507 u32 f32_cntl;
508 int i;
509
Alex Deucherc113ea12015-10-08 16:30:37 -0400510 for (i = 0; i < adev->sdma.num_instances; i++) {
Ben Gozcd06bf62015-06-24 22:39:21 +0300511 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
512 if (enable)
513 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
514 AUTO_CTXSW_ENABLE, 1);
515 else
516 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
517 AUTO_CTXSW_ENABLE, 0);
518 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
519 }
520}
521
522/**
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400523 * sdma_v3_0_enable - stop the async dma engines
524 *
525 * @adev: amdgpu_device pointer
526 * @enable: enable/disable the DMA MEs.
527 *
528 * Halt or unhalt the async dma engines (VI).
529 */
530static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
531{
532 u32 f32_cntl;
533 int i;
534
535 if (enable == false) {
536 sdma_v3_0_gfx_stop(adev);
537 sdma_v3_0_rlc_stop(adev);
538 }
539
Alex Deucherc113ea12015-10-08 16:30:37 -0400540 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400541 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
542 if (enable)
543 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
544 else
545 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
546 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
547 }
548}
549
550/**
551 * sdma_v3_0_gfx_resume - setup and start the async dma engines
552 *
553 * @adev: amdgpu_device pointer
554 *
555 * Set up the gfx DMA ring buffers and enable them (VI).
556 * Returns 0 for success, error for failure.
557 */
558static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
559{
560 struct amdgpu_ring *ring;
561 u32 rb_cntl, ib_cntl;
562 u32 rb_bufsz;
563 u32 wb_offset;
564 u32 doorbell;
565 int i, j, r;
566
Alex Deucherc113ea12015-10-08 16:30:37 -0400567 for (i = 0; i < adev->sdma.num_instances; i++) {
568 ring = &adev->sdma.instance[i].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400569 wb_offset = (ring->rptr_offs * 4);
570
571 mutex_lock(&adev->srbm_mutex);
572 for (j = 0; j < 16; j++) {
573 vi_srbm_select(adev, 0, 0, 0, j);
574 /* SDMA GFX */
575 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
576 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
577 }
578 vi_srbm_select(adev, 0, 0, 0, 0);
579 mutex_unlock(&adev->srbm_mutex);
580
Alex Deucherc458fe92016-02-12 03:19:14 -0500581 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
582 adev->gfx.config.gb_addr_config & 0x70);
583
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400584 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
585
586 /* Set ring buffer size in dwords */
587 rb_bufsz = order_base_2(ring->ring_size / 4);
588 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
589 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
590#ifdef __BIG_ENDIAN
591 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
592 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
593 RPTR_WRITEBACK_SWAP_ENABLE, 1);
594#endif
595 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
596
597 /* Initialize the ring buffer's read and write pointers */
598 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
599 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
600
601 /* set the wb address whether it's enabled or not */
602 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
603 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
604 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
605 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
606
607 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
608
609 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
610 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
611
612 ring->wptr = 0;
613 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
614
615 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
616
617 if (ring->use_doorbell) {
618 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
619 OFFSET, ring->doorbell_index);
620 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
621 } else {
622 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
623 }
624 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
625
626 /* enable DMA RB */
627 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
628 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
629
630 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
631 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
632#ifdef __BIG_ENDIAN
633 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
634#endif
635 /* enable DMA IBs */
636 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
637
638 ring->ready = true;
639
640 r = amdgpu_ring_test_ring(ring);
641 if (r) {
642 ring->ready = false;
643 return r;
644 }
645
646 if (adev->mman.buffer_funcs_ring == ring)
647 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
648 }
649
650 return 0;
651}
652
653/**
654 * sdma_v3_0_rlc_resume - setup and start the async dma engines
655 *
656 * @adev: amdgpu_device pointer
657 *
658 * Set up the compute DMA queues and enable them (VI).
659 * Returns 0 for success, error for failure.
660 */
661static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
662{
663 /* XXX todo */
664 return 0;
665}
666
667/**
668 * sdma_v3_0_load_microcode - load the sDMA ME ucode
669 *
670 * @adev: amdgpu_device pointer
671 *
672 * Loads the sDMA0/1 ucode.
673 * Returns 0 for success, -EINVAL if the ucode is not available.
674 */
675static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
676{
677 const struct sdma_firmware_header_v1_0 *hdr;
678 const __le32 *fw_data;
679 u32 fw_size;
680 int i, j;
681
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400682 /* halt the MEs */
683 sdma_v3_0_enable(adev, false);
684
Alex Deucherc113ea12015-10-08 16:30:37 -0400685 for (i = 0; i < adev->sdma.num_instances; i++) {
686 if (!adev->sdma.instance[i].fw)
687 return -EINVAL;
688 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400689 amdgpu_ucode_print_sdma_hdr(&hdr->header);
690 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400691 fw_data = (const __le32 *)
Alex Deucherc113ea12015-10-08 16:30:37 -0400692 (adev->sdma.instance[i].fw->data +
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400693 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
694 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
695 for (j = 0; j < fw_size; j++)
696 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
Alex Deucherc113ea12015-10-08 16:30:37 -0400697 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400698 }
699
700 return 0;
701}
702
703/**
704 * sdma_v3_0_start - setup and start the async dma engines
705 *
706 * @adev: amdgpu_device pointer
707 *
708 * Set up the DMA engines and enable them (VI).
709 * Returns 0 for success, error for failure.
710 */
711static int sdma_v3_0_start(struct amdgpu_device *adev)
712{
Alex Deucherc113ea12015-10-08 16:30:37 -0400713 int r, i;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400714
Jammy Zhoue61710c2015-11-10 18:31:08 -0500715 if (!adev->pp_enabled) {
Rex Zhuba5c2a82015-11-06 20:33:24 -0500716 if (!adev->firmware.smu_load) {
717 r = sdma_v3_0_load_microcode(adev);
Alex Deucherc113ea12015-10-08 16:30:37 -0400718 if (r)
Rex Zhuba5c2a82015-11-06 20:33:24 -0500719 return r;
720 } else {
721 for (i = 0; i < adev->sdma.num_instances; i++) {
722 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
723 (i == 0) ?
724 AMDGPU_UCODE_ID_SDMA0 :
725 AMDGPU_UCODE_ID_SDMA1);
726 if (r)
727 return -EINVAL;
728 }
Alex Deucherc113ea12015-10-08 16:30:37 -0400729 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400730 }
731
732 /* unhalt the MEs */
733 sdma_v3_0_enable(adev, true);
Ben Gozcd06bf62015-06-24 22:39:21 +0300734 /* enable sdma ring preemption */
735 sdma_v3_0_ctx_switch_enable(adev, true);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400736
737 /* start the gfx rings and rlc compute queues */
738 r = sdma_v3_0_gfx_resume(adev);
739 if (r)
740 return r;
741 r = sdma_v3_0_rlc_resume(adev);
742 if (r)
743 return r;
744
745 return 0;
746}
747
748/**
749 * sdma_v3_0_ring_test_ring - simple async dma engine test
750 *
751 * @ring: amdgpu_ring structure holding ring information
752 *
753 * Test the DMA engine by writing using it to write an
754 * value to memory. (VI).
755 * Returns 0 for success, error for failure.
756 */
757static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
758{
759 struct amdgpu_device *adev = ring->adev;
760 unsigned i;
761 unsigned index;
762 int r;
763 u32 tmp;
764 u64 gpu_addr;
765
766 r = amdgpu_wb_get(adev, &index);
767 if (r) {
768 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
769 return r;
770 }
771
772 gpu_addr = adev->wb.gpu_addr + (index * 4);
773 tmp = 0xCAFEDEAD;
774 adev->wb.wb[index] = cpu_to_le32(tmp);
775
Christian Königa27de352016-01-21 11:28:53 +0100776 r = amdgpu_ring_alloc(ring, 5);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400777 if (r) {
778 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
779 amdgpu_wb_free(adev, index);
780 return r;
781 }
782
783 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
784 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
785 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
786 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
787 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
788 amdgpu_ring_write(ring, 0xDEADBEEF);
Christian Königa27de352016-01-21 11:28:53 +0100789 amdgpu_ring_commit(ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400790
791 for (i = 0; i < adev->usec_timeout; i++) {
792 tmp = le32_to_cpu(adev->wb.wb[index]);
793 if (tmp == 0xDEADBEEF)
794 break;
795 DRM_UDELAY(1);
796 }
797
798 if (i < adev->usec_timeout) {
799 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
800 } else {
801 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
802 ring->idx, tmp);
803 r = -EINVAL;
804 }
805 amdgpu_wb_free(adev, index);
806
807 return r;
808}
809
810/**
811 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
812 *
813 * @ring: amdgpu_ring structure holding ring information
814 *
815 * Test a simple IB in the DMA ring (VI).
816 * Returns 0 on success, error on failure.
817 */
818static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
819{
820 struct amdgpu_device *adev = ring->adev;
821 struct amdgpu_ib ib;
Chunming Zhou17635522015-08-03 11:43:19 +0800822 struct fence *f = NULL;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400823 unsigned i;
824 unsigned index;
825 int r;
826 u32 tmp = 0;
827 u64 gpu_addr;
828
829 r = amdgpu_wb_get(adev, &index);
830 if (r) {
831 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
832 return r;
833 }
834
835 gpu_addr = adev->wb.gpu_addr + (index * 4);
836 tmp = 0xCAFEDEAD;
837 adev->wb.wb[index] = cpu_to_le32(tmp);
Christian Königb203dd92015-08-18 18:23:16 +0200838 memset(&ib, 0, sizeof(ib));
Christian Königb07c60c2016-01-31 12:29:04 +0100839 r = amdgpu_ib_get(adev, NULL, 256, &ib);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400840 if (r) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400841 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800842 goto err0;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400843 }
844
845 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
846 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
847 ib.ptr[1] = lower_32_bits(gpu_addr);
848 ib.ptr[2] = upper_32_bits(gpu_addr);
849 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
850 ib.ptr[4] = 0xDEADBEEF;
851 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
852 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
853 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
854 ib.length_dw = 8;
855
Christian König336d1f52016-02-16 10:57:10 +0100856 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800857 if (r)
858 goto err1;
859
Chunming Zhou17635522015-08-03 11:43:19 +0800860 r = fence_wait(f, false);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400861 if (r) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400862 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800863 goto err1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400864 }
865 for (i = 0; i < adev->usec_timeout; i++) {
866 tmp = le32_to_cpu(adev->wb.wb[index]);
867 if (tmp == 0xDEADBEEF)
868 break;
869 DRM_UDELAY(1);
870 }
871 if (i < adev->usec_timeout) {
872 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
Chunming Zhou0011fda2015-06-01 15:33:20 +0800873 ring->idx, i);
874 goto err1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400875 } else {
876 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
877 r = -EINVAL;
878 }
Chunming Zhou0011fda2015-06-01 15:33:20 +0800879err1:
Chunming Zhou281b4222015-08-12 12:58:31 +0800880 fence_put(f);
Monk Liucc55c452016-03-17 10:47:07 +0800881 amdgpu_ib_free(adev, &ib, NULL);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800882err0:
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400883 amdgpu_wb_free(adev, index);
884 return r;
885}
886
887/**
888 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
889 *
890 * @ib: indirect buffer to fill with commands
891 * @pe: addr of the page entry
892 * @src: src addr to copy from
893 * @count: number of page entries to update
894 *
895 * Update PTEs by copying them from the GART using sDMA (CIK).
896 */
897static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
898 uint64_t pe, uint64_t src,
899 unsigned count)
900{
901 while (count) {
902 unsigned bytes = count * 8;
903 if (bytes > 0x1FFFF8)
904 bytes = 0x1FFFF8;
905
906 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
907 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
908 ib->ptr[ib->length_dw++] = bytes;
909 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
910 ib->ptr[ib->length_dw++] = lower_32_bits(src);
911 ib->ptr[ib->length_dw++] = upper_32_bits(src);
912 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
913 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
914
915 pe += bytes;
916 src += bytes;
917 count -= bytes / 8;
918 }
919}
920
921/**
922 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
923 *
924 * @ib: indirect buffer to fill with commands
925 * @pe: addr of the page entry
926 * @addr: dst addr to write into pe
927 * @count: number of page entries to update
928 * @incr: increase next addr by incr bytes
929 * @flags: access flags
930 *
931 * Update PTEs by writing them manually using sDMA (CIK).
932 */
933static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100934 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400935 uint64_t addr, unsigned count,
936 uint32_t incr, uint32_t flags)
937{
938 uint64_t value;
939 unsigned ndw;
940
941 while (count) {
942 ndw = count * 2;
943 if (ndw > 0xFFFFE)
944 ndw = 0xFFFFE;
945
946 /* for non-physically contiguous pages (system) */
947 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
948 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
949 ib->ptr[ib->length_dw++] = pe;
950 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
951 ib->ptr[ib->length_dw++] = ndw;
952 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
Christian Königb07c9d22015-11-30 13:26:07 +0100953 value = amdgpu_vm_map_gart(pages_addr, addr);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400954 addr += incr;
955 value |= flags;
956 ib->ptr[ib->length_dw++] = value;
957 ib->ptr[ib->length_dw++] = upper_32_bits(value);
958 }
959 }
960}
961
962/**
963 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
964 *
965 * @ib: indirect buffer to fill with commands
966 * @pe: addr of the page entry
967 * @addr: dst addr to write into pe
968 * @count: number of page entries to update
969 * @incr: increase next addr by incr bytes
970 * @flags: access flags
971 *
972 * Update the page tables using sDMA (CIK).
973 */
974static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
975 uint64_t pe,
976 uint64_t addr, unsigned count,
977 uint32_t incr, uint32_t flags)
978{
979 uint64_t value;
980 unsigned ndw;
981
982 while (count) {
983 ndw = count;
984 if (ndw > 0x7FFFF)
985 ndw = 0x7FFFF;
986
987 if (flags & AMDGPU_PTE_VALID)
988 value = addr;
989 else
990 value = 0;
991
992 /* for physically contiguous pages (vram) */
993 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
994 ib->ptr[ib->length_dw++] = pe; /* dst addr */
995 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
996 ib->ptr[ib->length_dw++] = flags; /* mask */
997 ib->ptr[ib->length_dw++] = 0;
998 ib->ptr[ib->length_dw++] = value; /* value */
999 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1000 ib->ptr[ib->length_dw++] = incr; /* increment size */
1001 ib->ptr[ib->length_dw++] = 0;
1002 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
1003
1004 pe += ndw * 8;
1005 addr += ndw * incr;
1006 count -= ndw;
1007 }
1008}
1009
1010/**
Christian König9e5d53092016-01-31 12:20:55 +01001011 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001012 *
1013 * @ib: indirect buffer to fill with padding
1014 *
1015 */
Christian König9e5d53092016-01-31 12:20:55 +01001016static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001017{
Christian König9e5d53092016-01-31 12:20:55 +01001018 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +08001019 u32 pad_count;
1020 int i;
1021
1022 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1023 for (i = 0; i < pad_count; i++)
1024 if (sdma && sdma->burst_nop && (i == 0))
1025 ib->ptr[ib->length_dw++] =
1026 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1027 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1028 else
1029 ib->ptr[ib->length_dw++] =
1030 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001031}
1032
1033/**
Christian König00b7c4f2016-03-08 14:11:00 +01001034 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001035 *
1036 * @ring: amdgpu_ring pointer
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001037 *
Christian König00b7c4f2016-03-08 14:11:00 +01001038 * Make sure all previous operations are completed (CIK).
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001039 */
Christian König00b7c4f2016-03-08 14:11:00 +01001040static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001041{
Chunming Zhou5c55db82016-03-02 11:30:31 +08001042 uint32_t seq = ring->fence_drv.sync_seq;
1043 uint64_t addr = ring->fence_drv.gpu_addr;
1044
1045 /* wait for idle */
1046 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1047 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1048 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1049 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1050 amdgpu_ring_write(ring, addr & 0xfffffffc);
1051 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1052 amdgpu_ring_write(ring, seq); /* reference */
1053 amdgpu_ring_write(ring, 0xfffffff); /* mask */
1054 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1055 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
Christian König00b7c4f2016-03-08 14:11:00 +01001056}
Chunming Zhou5c55db82016-03-02 11:30:31 +08001057
Christian König00b7c4f2016-03-08 14:11:00 +01001058/**
1059 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1060 *
1061 * @ring: amdgpu_ring pointer
1062 * @vm: amdgpu_vm pointer
1063 *
1064 * Update the page table base and flush the VM TLB
1065 * using sDMA (VI).
1066 */
1067static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1068 unsigned vm_id, uint64_t pd_addr)
1069{
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001070 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1071 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1072 if (vm_id < 8) {
1073 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
1074 } else {
1075 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
1076 }
1077 amdgpu_ring_write(ring, pd_addr >> 12);
1078
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001079 /* flush TLB */
1080 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1081 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1082 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
1083 amdgpu_ring_write(ring, 1 << vm_id);
1084
1085 /* wait for flush */
1086 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1087 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1088 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1089 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1090 amdgpu_ring_write(ring, 0);
1091 amdgpu_ring_write(ring, 0); /* reference */
1092 amdgpu_ring_write(ring, 0); /* mask */
1093 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1094 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1095}
1096
yanyang15fc3aee2015-05-22 14:39:35 -04001097static int sdma_v3_0_early_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001098{
yanyang15fc3aee2015-05-22 14:39:35 -04001099 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1100
Alex Deucherc113ea12015-10-08 16:30:37 -04001101 switch (adev->asic_type) {
Samuel Libb16e3b2015-10-08 17:17:51 -04001102 case CHIP_STONEY:
1103 adev->sdma.num_instances = 1;
1104 break;
Alex Deucherc113ea12015-10-08 16:30:37 -04001105 default:
1106 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1107 break;
1108 }
1109
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001110 sdma_v3_0_set_ring_funcs(adev);
1111 sdma_v3_0_set_buffer_funcs(adev);
1112 sdma_v3_0_set_vm_pte_funcs(adev);
1113 sdma_v3_0_set_irq_funcs(adev);
1114
1115 return 0;
1116}
1117
yanyang15fc3aee2015-05-22 14:39:35 -04001118static int sdma_v3_0_sw_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001119{
1120 struct amdgpu_ring *ring;
Alex Deucherc113ea12015-10-08 16:30:37 -04001121 int r, i;
yanyang15fc3aee2015-05-22 14:39:35 -04001122 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001123
1124 /* SDMA trap event */
Alex Deucherc113ea12015-10-08 16:30:37 -04001125 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001126 if (r)
1127 return r;
1128
1129 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -04001130 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001131 if (r)
1132 return r;
1133
1134 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -04001135 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001136 if (r)
1137 return r;
1138
1139 r = sdma_v3_0_init_microcode(adev);
1140 if (r) {
1141 DRM_ERROR("Failed to load sdma firmware!\n");
1142 return r;
1143 }
1144
Alex Deucherc113ea12015-10-08 16:30:37 -04001145 for (i = 0; i < adev->sdma.num_instances; i++) {
1146 ring = &adev->sdma.instance[i].ring;
1147 ring->ring_obj = NULL;
1148 ring->use_doorbell = true;
1149 ring->doorbell_index = (i == 0) ?
1150 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001151
Alex Deucherc113ea12015-10-08 16:30:37 -04001152 sprintf(ring->name, "sdma%d", i);
1153 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1154 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1155 &adev->sdma.trap_irq,
1156 (i == 0) ?
1157 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
1158 AMDGPU_RING_TYPE_SDMA);
1159 if (r)
1160 return r;
1161 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001162
1163 return r;
1164}
1165
yanyang15fc3aee2015-05-22 14:39:35 -04001166static int sdma_v3_0_sw_fini(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001167{
yanyang15fc3aee2015-05-22 14:39:35 -04001168 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -04001169 int i;
yanyang15fc3aee2015-05-22 14:39:35 -04001170
Alex Deucherc113ea12015-10-08 16:30:37 -04001171 for (i = 0; i < adev->sdma.num_instances; i++)
1172 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001173
1174 return 0;
1175}
1176
yanyang15fc3aee2015-05-22 14:39:35 -04001177static int sdma_v3_0_hw_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001178{
1179 int r;
yanyang15fc3aee2015-05-22 14:39:35 -04001180 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001181
1182 sdma_v3_0_init_golden_registers(adev);
1183
1184 r = sdma_v3_0_start(adev);
1185 if (r)
1186 return r;
1187
1188 return r;
1189}
1190
yanyang15fc3aee2015-05-22 14:39:35 -04001191static int sdma_v3_0_hw_fini(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001192{
yanyang15fc3aee2015-05-22 14:39:35 -04001193 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1194
Ben Gozcd06bf62015-06-24 22:39:21 +03001195 sdma_v3_0_ctx_switch_enable(adev, false);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001196 sdma_v3_0_enable(adev, false);
1197
1198 return 0;
1199}
1200
yanyang15fc3aee2015-05-22 14:39:35 -04001201static int sdma_v3_0_suspend(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001202{
yanyang15fc3aee2015-05-22 14:39:35 -04001203 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001204
1205 return sdma_v3_0_hw_fini(adev);
1206}
1207
yanyang15fc3aee2015-05-22 14:39:35 -04001208static int sdma_v3_0_resume(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001209{
yanyang15fc3aee2015-05-22 14:39:35 -04001210 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001211
1212 return sdma_v3_0_hw_init(adev);
1213}
1214
yanyang15fc3aee2015-05-22 14:39:35 -04001215static bool sdma_v3_0_is_idle(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001216{
yanyang15fc3aee2015-05-22 14:39:35 -04001217 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001218 u32 tmp = RREG32(mmSRBM_STATUS2);
1219
1220 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1221 SRBM_STATUS2__SDMA1_BUSY_MASK))
1222 return false;
1223
1224 return true;
1225}
1226
yanyang15fc3aee2015-05-22 14:39:35 -04001227static int sdma_v3_0_wait_for_idle(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001228{
1229 unsigned i;
1230 u32 tmp;
yanyang15fc3aee2015-05-22 14:39:35 -04001231 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001232
1233 for (i = 0; i < adev->usec_timeout; i++) {
1234 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1235 SRBM_STATUS2__SDMA1_BUSY_MASK);
1236
1237 if (!tmp)
1238 return 0;
1239 udelay(1);
1240 }
1241 return -ETIMEDOUT;
1242}
1243
yanyang15fc3aee2015-05-22 14:39:35 -04001244static void sdma_v3_0_print_status(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001245{
1246 int i, j;
yanyang15fc3aee2015-05-22 14:39:35 -04001247 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001248
1249 dev_info(adev->dev, "VI SDMA registers\n");
1250 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1251 RREG32(mmSRBM_STATUS2));
Alex Deucherc113ea12015-10-08 16:30:37 -04001252 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001253 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1254 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1255 dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
1256 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1257 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1258 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1259 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1260 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1261 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1262 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1263 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1264 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1265 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1266 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1267 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1268 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1269 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1270 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1271 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1272 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1273 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1274 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1275 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1276 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
1277 dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
1278 i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
Alex Deucherc458fe92016-02-12 03:19:14 -05001279 dev_info(adev->dev, " SDMA%d_TILING_CONFIG=0x%08X\n",
1280 i, RREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i]));
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001281 mutex_lock(&adev->srbm_mutex);
1282 for (j = 0; j < 16; j++) {
1283 vi_srbm_select(adev, 0, 0, 0, j);
1284 dev_info(adev->dev, " VM %d:\n", j);
1285 dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
1286 i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1287 dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
1288 i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1289 }
1290 vi_srbm_select(adev, 0, 0, 0, 0);
1291 mutex_unlock(&adev->srbm_mutex);
1292 }
1293}
1294
yanyang15fc3aee2015-05-22 14:39:35 -04001295static int sdma_v3_0_soft_reset(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001296{
1297 u32 srbm_soft_reset = 0;
yanyang15fc3aee2015-05-22 14:39:35 -04001298 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001299 u32 tmp = RREG32(mmSRBM_STATUS2);
1300
1301 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1302 /* sdma0 */
1303 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1304 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1305 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1306 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1307 }
1308 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1309 /* sdma1 */
1310 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1311 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1312 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1313 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1314 }
1315
1316 if (srbm_soft_reset) {
yanyang15fc3aee2015-05-22 14:39:35 -04001317 sdma_v3_0_print_status((void *)adev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001318
1319 tmp = RREG32(mmSRBM_SOFT_RESET);
1320 tmp |= srbm_soft_reset;
1321 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1322 WREG32(mmSRBM_SOFT_RESET, tmp);
1323 tmp = RREG32(mmSRBM_SOFT_RESET);
1324
1325 udelay(50);
1326
1327 tmp &= ~srbm_soft_reset;
1328 WREG32(mmSRBM_SOFT_RESET, tmp);
1329 tmp = RREG32(mmSRBM_SOFT_RESET);
1330
1331 /* Wait a little for things to settle down */
1332 udelay(50);
1333
yanyang15fc3aee2015-05-22 14:39:35 -04001334 sdma_v3_0_print_status((void *)adev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001335 }
1336
1337 return 0;
1338}
1339
1340static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1341 struct amdgpu_irq_src *source,
1342 unsigned type,
1343 enum amdgpu_interrupt_state state)
1344{
1345 u32 sdma_cntl;
1346
1347 switch (type) {
1348 case AMDGPU_SDMA_IRQ_TRAP0:
1349 switch (state) {
1350 case AMDGPU_IRQ_STATE_DISABLE:
1351 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1352 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1353 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1354 break;
1355 case AMDGPU_IRQ_STATE_ENABLE:
1356 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1357 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1358 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1359 break;
1360 default:
1361 break;
1362 }
1363 break;
1364 case AMDGPU_SDMA_IRQ_TRAP1:
1365 switch (state) {
1366 case AMDGPU_IRQ_STATE_DISABLE:
1367 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1368 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1369 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1370 break;
1371 case AMDGPU_IRQ_STATE_ENABLE:
1372 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1373 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1374 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1375 break;
1376 default:
1377 break;
1378 }
1379 break;
1380 default:
1381 break;
1382 }
1383 return 0;
1384}
1385
1386static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1387 struct amdgpu_irq_src *source,
1388 struct amdgpu_iv_entry *entry)
1389{
1390 u8 instance_id, queue_id;
1391
1392 instance_id = (entry->ring_id & 0x3) >> 0;
1393 queue_id = (entry->ring_id & 0xc) >> 2;
1394 DRM_DEBUG("IH: SDMA trap\n");
1395 switch (instance_id) {
1396 case 0:
1397 switch (queue_id) {
1398 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001399 amdgpu_fence_process(&adev->sdma.instance[0].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001400 break;
1401 case 1:
1402 /* XXX compute */
1403 break;
1404 case 2:
1405 /* XXX compute */
1406 break;
1407 }
1408 break;
1409 case 1:
1410 switch (queue_id) {
1411 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001412 amdgpu_fence_process(&adev->sdma.instance[1].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001413 break;
1414 case 1:
1415 /* XXX compute */
1416 break;
1417 case 2:
1418 /* XXX compute */
1419 break;
1420 }
1421 break;
1422 }
1423 return 0;
1424}
1425
1426static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1427 struct amdgpu_irq_src *source,
1428 struct amdgpu_iv_entry *entry)
1429{
1430 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1431 schedule_work(&adev->reset_work);
1432 return 0;
1433}
1434
Eric Huang3c997d22015-11-11 11:49:11 -05001435static void fiji_update_sdma_medium_grain_clock_gating(
1436 struct amdgpu_device *adev,
1437 bool enable)
1438{
1439 uint32_t temp, data;
1440
1441 if (enable) {
1442 temp = data = RREG32(mmSDMA0_CLK_CTRL);
1443 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1444 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1445 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1446 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1447 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1448 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1449 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1450 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1451 if (data != temp)
1452 WREG32(mmSDMA0_CLK_CTRL, data);
1453
1454 temp = data = RREG32(mmSDMA1_CLK_CTRL);
1455 data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1456 SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1457 SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1458 SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1459 SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1460 SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1461 SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1462 SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1463
1464 if (data != temp)
1465 WREG32(mmSDMA1_CLK_CTRL, data);
1466 } else {
1467 temp = data = RREG32(mmSDMA0_CLK_CTRL);
1468 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1469 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1470 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1471 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1472 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1473 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1474 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1475 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1476
1477 if (data != temp)
1478 WREG32(mmSDMA0_CLK_CTRL, data);
1479
1480 temp = data = RREG32(mmSDMA1_CLK_CTRL);
1481 data |= SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1482 SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1483 SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1484 SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1485 SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1486 SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1487 SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1488 SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1489
1490 if (data != temp)
1491 WREG32(mmSDMA1_CLK_CTRL, data);
1492 }
1493}
1494
1495static void fiji_update_sdma_medium_grain_light_sleep(
1496 struct amdgpu_device *adev,
1497 bool enable)
1498{
1499 uint32_t temp, data;
1500
1501 if (enable) {
1502 temp = data = RREG32(mmSDMA0_POWER_CNTL);
1503 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1504
1505 if (temp != data)
1506 WREG32(mmSDMA0_POWER_CNTL, data);
1507
1508 temp = data = RREG32(mmSDMA1_POWER_CNTL);
1509 data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1510
1511 if (temp != data)
1512 WREG32(mmSDMA1_POWER_CNTL, data);
1513 } else {
1514 temp = data = RREG32(mmSDMA0_POWER_CNTL);
1515 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1516
1517 if (temp != data)
1518 WREG32(mmSDMA0_POWER_CNTL, data);
1519
1520 temp = data = RREG32(mmSDMA1_POWER_CNTL);
1521 data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1522
1523 if (temp != data)
1524 WREG32(mmSDMA1_POWER_CNTL, data);
1525 }
1526}
1527
yanyang15fc3aee2015-05-22 14:39:35 -04001528static int sdma_v3_0_set_clockgating_state(void *handle,
1529 enum amd_clockgating_state state)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001530{
Eric Huang3c997d22015-11-11 11:49:11 -05001531 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1532
1533 switch (adev->asic_type) {
1534 case CHIP_FIJI:
1535 fiji_update_sdma_medium_grain_clock_gating(adev,
1536 state == AMD_CG_STATE_GATE ? true : false);
1537 fiji_update_sdma_medium_grain_light_sleep(adev,
1538 state == AMD_CG_STATE_GATE ? true : false);
1539 break;
1540 default:
1541 break;
1542 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001543 return 0;
1544}
1545
yanyang15fc3aee2015-05-22 14:39:35 -04001546static int sdma_v3_0_set_powergating_state(void *handle,
1547 enum amd_powergating_state state)
1548{
1549 return 0;
1550}
1551
1552const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001553 .early_init = sdma_v3_0_early_init,
1554 .late_init = NULL,
1555 .sw_init = sdma_v3_0_sw_init,
1556 .sw_fini = sdma_v3_0_sw_fini,
1557 .hw_init = sdma_v3_0_hw_init,
1558 .hw_fini = sdma_v3_0_hw_fini,
1559 .suspend = sdma_v3_0_suspend,
1560 .resume = sdma_v3_0_resume,
1561 .is_idle = sdma_v3_0_is_idle,
1562 .wait_for_idle = sdma_v3_0_wait_for_idle,
1563 .soft_reset = sdma_v3_0_soft_reset,
1564 .print_status = sdma_v3_0_print_status,
1565 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1566 .set_powergating_state = sdma_v3_0_set_powergating_state,
1567};
1568
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001569static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1570 .get_rptr = sdma_v3_0_ring_get_rptr,
1571 .get_wptr = sdma_v3_0_ring_get_wptr,
1572 .set_wptr = sdma_v3_0_ring_set_wptr,
1573 .parse_cs = NULL,
1574 .emit_ib = sdma_v3_0_ring_emit_ib,
1575 .emit_fence = sdma_v3_0_ring_emit_fence,
Christian König00b7c4f2016-03-08 14:11:00 +01001576 .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001577 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
Christian Königd2edb072015-05-11 14:10:34 +02001578 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
Chunming Zhoucc958e62016-03-03 12:06:45 +08001579 .emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001580 .test_ring = sdma_v3_0_ring_test_ring,
1581 .test_ib = sdma_v3_0_ring_test_ib,
Jammy Zhouac01db32015-09-01 13:13:54 +08001582 .insert_nop = sdma_v3_0_ring_insert_nop,
Christian König9e5d53092016-01-31 12:20:55 +01001583 .pad_ib = sdma_v3_0_ring_pad_ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001584};
1585
1586static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1587{
Alex Deucherc113ea12015-10-08 16:30:37 -04001588 int i;
1589
1590 for (i = 0; i < adev->sdma.num_instances; i++)
1591 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001592}
1593
1594static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1595 .set = sdma_v3_0_set_trap_irq_state,
1596 .process = sdma_v3_0_process_trap_irq,
1597};
1598
1599static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1600 .process = sdma_v3_0_process_illegal_inst_irq,
1601};
1602
1603static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1604{
Alex Deucherc113ea12015-10-08 16:30:37 -04001605 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1606 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1607 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001608}
1609
1610/**
1611 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1612 *
1613 * @ring: amdgpu_ring structure holding ring information
1614 * @src_offset: src GPU address
1615 * @dst_offset: dst GPU address
1616 * @byte_count: number of bytes to xfer
1617 *
1618 * Copy GPU buffers using the DMA engine (VI).
1619 * Used by the amdgpu ttm implementation to move pages if
1620 * registered as the asic copy callback.
1621 */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001622static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001623 uint64_t src_offset,
1624 uint64_t dst_offset,
1625 uint32_t byte_count)
1626{
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001627 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1628 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1629 ib->ptr[ib->length_dw++] = byte_count;
1630 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1631 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1632 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1633 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1634 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001635}
1636
1637/**
1638 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1639 *
1640 * @ring: amdgpu_ring structure holding ring information
1641 * @src_data: value to write to buffer
1642 * @dst_offset: dst GPU address
1643 * @byte_count: number of bytes to xfer
1644 *
1645 * Fill GPU buffers using the DMA engine (VI).
1646 */
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001647static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001648 uint32_t src_data,
1649 uint64_t dst_offset,
1650 uint32_t byte_count)
1651{
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001652 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1653 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1654 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1655 ib->ptr[ib->length_dw++] = src_data;
1656 ib->ptr[ib->length_dw++] = byte_count;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001657}
1658
1659static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1660 .copy_max_bytes = 0x1fffff,
1661 .copy_num_dw = 7,
1662 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1663
1664 .fill_max_bytes = 0x1fffff,
1665 .fill_num_dw = 5,
1666 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1667};
1668
1669static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1670{
1671 if (adev->mman.buffer_funcs == NULL) {
1672 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
Alex Deucherc113ea12015-10-08 16:30:37 -04001673 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001674 }
1675}
1676
1677static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1678 .copy_pte = sdma_v3_0_vm_copy_pte,
1679 .write_pte = sdma_v3_0_vm_write_pte,
1680 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001681};
1682
1683static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1684{
Christian König2d55e452016-02-08 17:37:38 +01001685 unsigned i;
1686
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001687 if (adev->vm_manager.vm_pte_funcs == NULL) {
1688 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +01001689 for (i = 0; i < adev->sdma.num_instances; i++)
1690 adev->vm_manager.vm_pte_rings[i] =
1691 &adev->sdma.instance[i].ring;
1692
1693 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001694 }
1695}