blob: 070e4f45092bc19c196adc704d1bf4684736216e [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
17 interrupt-parent = <&gic>;
18
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Benoit Cousson476b6792011-08-16 11:49:08 +020039 };
40 cpu@1 {
41 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053043 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020045 };
46 };
47
Benoit Cousson56351212012-09-03 17:56:32 +020048 gic: interrupt-controller@48241000 {
49 compatible = "arm,cortex-a9-gic";
50 interrupt-controller;
51 #interrupt-cells = <3>;
52 reg = <0x48241000 0x1000>,
53 <0x48240100 0x0100>;
54 };
55
Santosh Shilimkar926fd452012-07-04 17:57:34 +053056 L2: l2-cache-controller@48242000 {
57 compatible = "arm,pl310-cache";
58 reg = <0x48242000 0x1000>;
59 cache-unified;
60 cache-level = <2>;
61 };
62
Lee Jones75d71d42013-07-22 11:52:36 +010063 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053064 compatible = "arm,cortex-a9-twd-timer";
65 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020066 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053067 };
68
Benoit Coussond9fda072011-08-09 17:15:17 +020069 /*
70 * The soc node represents the soc top level view. It is uses for IPs
71 * that are not memory mapped in the MPU view or for the MPU itself.
72 */
73 soc {
74 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020075 mpu {
76 compatible = "ti,omap4-mpu";
77 ti,hwmods = "mpu";
78 };
79
80 dsp {
81 compatible = "ti,omap3-c64";
82 ti,hwmods = "dsp";
83 };
84
85 iva {
86 compatible = "ti,ivahd";
87 ti,hwmods = "iva";
88 };
Benoit Coussond9fda072011-08-09 17:15:17 +020089 };
90
91 /*
92 * XXX: Use a flat representation of the OMAP4 interconnect.
93 * The real OMAP interconnect network is quite complex.
Benoit Coussond9fda072011-08-09 17:15:17 +020094 * Since that will not bring real advantage to represent that in DT for
95 * the moment, just use a fake OCP bus entry to represent the whole bus
96 * hierarchy.
97 */
98 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +020099 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200100 #address-cells = <1>;
101 #size-cells = <1>;
102 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200103 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530104 reg = <0x44000000 0x1000>,
105 <0x44800000 0x2000>,
106 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200107 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
108 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200109
Tero Kristo2488ff62013-07-18 12:42:02 +0300110 cm1: cm1@4a004000 {
111 compatible = "ti,omap4-cm1";
112 reg = <0x4a004000 0x2000>;
113
114 cm1_clocks: clocks {
115 #address-cells = <1>;
116 #size-cells = <0>;
117 };
118
119 cm1_clockdomains: clockdomains {
120 };
121 };
122
123 prm: prm@4a306000 {
124 compatible = "ti,omap4-prm";
125 reg = <0x4a306000 0x3000>;
126
127 prm_clocks: clocks {
128 #address-cells = <1>;
129 #size-cells = <0>;
130 };
131
132 prm_clockdomains: clockdomains {
133 };
134 };
135
136 cm2: cm2@4a008000 {
137 compatible = "ti,omap4-cm2";
138 reg = <0x4a008000 0x3000>;
139
140 cm2_clocks: clocks {
141 #address-cells = <1>;
142 #size-cells = <0>;
143 };
144
145 cm2_clockdomains: clockdomains {
146 };
147 };
148
149 scrm: scrm@4a30a000 {
150 compatible = "ti,omap4-scrm";
151 reg = <0x4a30a000 0x2000>;
152
153 scrm_clocks: clocks {
154 #address-cells = <1>;
155 #size-cells = <0>;
156 };
157
158 scrm_clockdomains: clockdomains {
159 };
160 };
161
Jon Hunter510c0ff2012-10-25 14:24:14 -0500162 counter32k: counter@4a304000 {
163 compatible = "ti,omap-counter32k";
164 reg = <0x4a304000 0x20>;
165 ti,hwmods = "counter_32k";
166 };
167
Tony Lindgren679e3312012-09-10 10:34:51 -0700168 omap4_pmx_core: pinmux@4a100040 {
169 compatible = "ti,omap4-padconf", "pinctrl-single";
170 reg = <0x4a100040 0x0196>;
171 #address-cells = <1>;
172 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700173 #interrupt-cells = <1>;
174 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700175 pinctrl-single,register-width = <16>;
176 pinctrl-single,function-mask = <0x7fff>;
177 };
178 omap4_pmx_wkup: pinmux@4a31e040 {
179 compatible = "ti,omap4-padconf", "pinctrl-single";
180 reg = <0x4a31e040 0x0038>;
181 #address-cells = <1>;
182 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700183 #interrupt-cells = <1>;
184 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700185 pinctrl-single,register-width = <16>;
186 pinctrl-single,function-mask = <0x7fff>;
187 };
188
Balaji T Kcd042fe2014-02-19 20:26:40 +0530189 omap4_padconf_global: tisyscon@4a1005a0 {
190 compatible = "syscon";
191 reg = <0x4a1005a0 0x170>;
192 };
193
194 pbias_regulator: pbias_regulator {
195 compatible = "ti,pbias-omap";
196 reg = <0x60 0x4>;
197 syscon = <&omap4_padconf_global>;
198 pbias_mmc_reg: pbias_mmc_omap4 {
199 regulator-name = "pbias_mmc_omap4";
200 regulator-min-microvolt = <1800000>;
201 regulator-max-microvolt = <3000000>;
202 };
203 };
204
Jon Hunter2c2dc542012-04-26 13:47:59 -0500205 sdma: dma-controller@4a056000 {
206 compatible = "ti,omap4430-sdma";
207 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200208 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
209 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
210 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500212 #dma-cells = <1>;
213 #dma-channels = <32>;
214 #dma-requests = <127>;
215 };
216
Benoit Coussone3e5a922011-08-16 11:51:54 +0200217 gpio1: gpio@4a310000 {
218 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200219 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200220 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200221 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500222 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200223 gpio-controller;
224 #gpio-cells = <2>;
225 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600226 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200227 };
228
229 gpio2: gpio@48055000 {
230 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200231 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200232 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200233 ti,hwmods = "gpio2";
234 gpio-controller;
235 #gpio-cells = <2>;
236 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600237 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200238 };
239
240 gpio3: gpio@48057000 {
241 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200242 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200243 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200244 ti,hwmods = "gpio3";
245 gpio-controller;
246 #gpio-cells = <2>;
247 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600248 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200249 };
250
251 gpio4: gpio@48059000 {
252 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200253 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200254 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200255 ti,hwmods = "gpio4";
256 gpio-controller;
257 #gpio-cells = <2>;
258 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600259 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200260 };
261
262 gpio5: gpio@4805b000 {
263 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200264 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200265 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200266 ti,hwmods = "gpio5";
267 gpio-controller;
268 #gpio-cells = <2>;
269 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600270 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200271 };
272
273 gpio6: gpio@4805d000 {
274 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200275 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200276 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200277 ti,hwmods = "gpio6";
278 gpio-controller;
279 #gpio-cells = <2>;
280 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600281 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200282 };
283
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600284 gpmc: gpmc@50000000 {
285 compatible = "ti,omap4430-gpmc";
286 reg = <0x50000000 0x1000>;
287 #address-cells = <2>;
288 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200289 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600290 gpmc,num-cs = <8>;
291 gpmc,num-waitpins = <4>;
292 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530293 ti,no-idle-on-init;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600294 };
295
Benoit Cousson19bfb762012-02-16 11:55:27 +0100296 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530297 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200298 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530300 ti,hwmods = "uart1";
301 clock-frequency = <48000000>;
302 };
303
Benoit Cousson19bfb762012-02-16 11:55:27 +0100304 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530305 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200306 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200307 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530308 ti,hwmods = "uart2";
309 clock-frequency = <48000000>;
310 };
311
Benoit Cousson19bfb762012-02-16 11:55:27 +0100312 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530313 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200314 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200315 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530316 ti,hwmods = "uart3";
317 clock-frequency = <48000000>;
318 };
319
Benoit Cousson19bfb762012-02-16 11:55:27 +0100320 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530321 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200322 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200323 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530324 ti,hwmods = "uart4";
325 clock-frequency = <48000000>;
326 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530327
Suman Anna04c7d922013-10-10 16:15:33 -0500328 hwspinlock: spinlock@4a0f6000 {
329 compatible = "ti,omap4-hwspinlock";
330 reg = <0x4a0f6000 0x1000>;
331 ti,hwmods = "spinlock";
332 };
333
Benoit Cousson58e778f2011-08-17 19:00:03 +0530334 i2c1: i2c@48070000 {
335 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200336 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200337 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530338 #address-cells = <1>;
339 #size-cells = <0>;
340 ti,hwmods = "i2c1";
341 };
342
343 i2c2: i2c@48072000 {
344 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200345 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200346 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530347 #address-cells = <1>;
348 #size-cells = <0>;
349 ti,hwmods = "i2c2";
350 };
351
352 i2c3: i2c@48060000 {
353 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200354 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200355 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530356 #address-cells = <1>;
357 #size-cells = <0>;
358 ti,hwmods = "i2c3";
359 };
360
361 i2c4: i2c@48350000 {
362 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200363 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200364 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530365 #address-cells = <1>;
366 #size-cells = <0>;
367 ti,hwmods = "i2c4";
368 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100369
370 mcspi1: spi@48098000 {
371 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200372 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200373 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100374 #address-cells = <1>;
375 #size-cells = <0>;
376 ti,hwmods = "mcspi1";
377 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500378 dmas = <&sdma 35>,
379 <&sdma 36>,
380 <&sdma 37>,
381 <&sdma 38>,
382 <&sdma 39>,
383 <&sdma 40>,
384 <&sdma 41>,
385 <&sdma 42>;
386 dma-names = "tx0", "rx0", "tx1", "rx1",
387 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100388 };
389
390 mcspi2: spi@4809a000 {
391 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200392 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200393 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100394 #address-cells = <1>;
395 #size-cells = <0>;
396 ti,hwmods = "mcspi2";
397 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500398 dmas = <&sdma 43>,
399 <&sdma 44>,
400 <&sdma 45>,
401 <&sdma 46>;
402 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100403 };
404
405 mcspi3: spi@480b8000 {
406 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200407 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200408 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100409 #address-cells = <1>;
410 #size-cells = <0>;
411 ti,hwmods = "mcspi3";
412 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500413 dmas = <&sdma 15>, <&sdma 16>;
414 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100415 };
416
417 mcspi4: spi@480ba000 {
418 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200419 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200420 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100421 #address-cells = <1>;
422 #size-cells = <0>;
423 ti,hwmods = "mcspi4";
424 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500425 dmas = <&sdma 70>, <&sdma 71>;
426 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100427 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530428
429 mmc1: mmc@4809c000 {
430 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200431 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200432 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530433 ti,hwmods = "mmc1";
434 ti,dual-volt;
435 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500436 dmas = <&sdma 61>, <&sdma 62>;
437 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530438 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530439 };
440
441 mmc2: mmc@480b4000 {
442 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200443 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200444 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530445 ti,hwmods = "mmc2";
446 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500447 dmas = <&sdma 47>, <&sdma 48>;
448 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530449 };
450
451 mmc3: mmc@480ad000 {
452 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200453 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200454 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530455 ti,hwmods = "mmc3";
456 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500457 dmas = <&sdma 77>, <&sdma 78>;
458 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530459 };
460
461 mmc4: mmc@480d1000 {
462 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200463 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200464 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530465 ti,hwmods = "mmc4";
466 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500467 dmas = <&sdma 57>, <&sdma 58>;
468 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530469 };
470
471 mmc5: mmc@480d5000 {
472 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200473 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200474 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530475 ti,hwmods = "mmc5";
476 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500477 dmas = <&sdma 59>, <&sdma 60>;
478 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530479 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800480
481 wdt2: wdt@4a314000 {
482 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200483 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200484 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800485 ti,hwmods = "wd_timer2";
486 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300487
488 mcpdm: mcpdm@40132000 {
489 compatible = "ti,omap4-mcpdm";
490 reg = <0x40132000 0x7f>, /* MPU private access */
491 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300492 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200493 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300494 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100495 dmas = <&sdma 65>,
496 <&sdma 66>;
497 dma-names = "up_link", "dn_link";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300498 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300499
500 dmic: dmic@4012e000 {
501 compatible = "ti,omap4-dmic";
502 reg = <0x4012e000 0x7f>, /* MPU private access */
503 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300504 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200505 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300506 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100507 dmas = <&sdma 67>;
508 dma-names = "up_link";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300509 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530510
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300511 mcbsp1: mcbsp@40122000 {
512 compatible = "ti,omap4-mcbsp";
513 reg = <0x40122000 0xff>, /* MPU private access */
514 <0x49022000 0xff>; /* L3 Interconnect */
515 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300517 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300518 ti,buffer-size = <128>;
519 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100520 dmas = <&sdma 33>,
521 <&sdma 34>;
522 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300523 };
524
525 mcbsp2: mcbsp@40124000 {
526 compatible = "ti,omap4-mcbsp";
527 reg = <0x40124000 0xff>, /* MPU private access */
528 <0x49024000 0xff>; /* L3 Interconnect */
529 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200530 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300531 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300532 ti,buffer-size = <128>;
533 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100534 dmas = <&sdma 17>,
535 <&sdma 18>;
536 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300537 };
538
539 mcbsp3: mcbsp@40126000 {
540 compatible = "ti,omap4-mcbsp";
541 reg = <0x40126000 0xff>, /* MPU private access */
542 <0x49026000 0xff>; /* L3 Interconnect */
543 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200544 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300545 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300546 ti,buffer-size = <128>;
547 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100548 dmas = <&sdma 19>,
549 <&sdma 20>;
550 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300551 };
552
553 mcbsp4: mcbsp@48096000 {
554 compatible = "ti,omap4-mcbsp";
555 reg = <0x48096000 0xff>; /* L4 Interconnect */
556 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200557 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300558 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300559 ti,buffer-size = <128>;
560 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100561 dmas = <&sdma 31>,
562 <&sdma 32>;
563 dma-names = "tx", "rx";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300564 };
565
Sourav Poddar61bc3542012-08-14 16:45:37 +0530566 keypad: keypad@4a31c000 {
567 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200568 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200569 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200570 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530571 ti,hwmods = "kbd";
572 };
Aneesh V11c27062012-01-20 20:35:26 +0530573
574 emif1: emif@4c000000 {
575 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200576 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200577 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530578 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530579 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530580 phy-type = <1>;
581 hw-caps-read-idle-ctrl;
582 hw-caps-ll-interface;
583 hw-caps-temp-alert;
584 };
585
586 emif2: emif@4d000000 {
587 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200588 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200589 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530590 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530591 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530592 phy-type = <1>;
593 hw-caps-read-idle-ctrl;
594 hw-caps-ll-interface;
595 hw-caps-temp-alert;
596 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700597
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530598 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530599 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530600 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530601 #address-cells = <1>;
602 #size-cells = <1>;
603 ranges;
604 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530605 usb2_phy: usb2phy@4a0ad080 {
606 compatible = "ti,omap-usb2";
607 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300608 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530609 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530610 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530611 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500612
613 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500614 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500615 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200616 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500617 ti,hwmods = "timer1";
618 ti,timer-alwon;
619 };
620
621 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500622 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500623 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200624 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500625 ti,hwmods = "timer2";
626 };
627
628 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500629 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500630 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200631 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500632 ti,hwmods = "timer3";
633 };
634
635 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500636 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500637 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200638 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500639 ti,hwmods = "timer4";
640 };
641
Jon Hunterd03a93b2012-11-01 08:57:08 -0500642 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500643 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500644 reg = <0x40138000 0x80>,
645 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200646 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500647 ti,hwmods = "timer5";
648 ti,timer-dsp;
649 };
650
Jon Hunterd03a93b2012-11-01 08:57:08 -0500651 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500652 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500653 reg = <0x4013a000 0x80>,
654 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200655 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500656 ti,hwmods = "timer6";
657 ti,timer-dsp;
658 };
659
Jon Hunterd03a93b2012-11-01 08:57:08 -0500660 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500661 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500662 reg = <0x4013c000 0x80>,
663 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200664 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500665 ti,hwmods = "timer7";
666 ti,timer-dsp;
667 };
668
Jon Hunterd03a93b2012-11-01 08:57:08 -0500669 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500670 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500671 reg = <0x4013e000 0x80>,
672 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200673 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500674 ti,hwmods = "timer8";
675 ti,timer-pwm;
676 ti,timer-dsp;
677 };
678
679 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500680 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500681 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200682 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500683 ti,hwmods = "timer9";
684 ti,timer-pwm;
685 };
686
687 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500688 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500689 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200690 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500691 ti,hwmods = "timer10";
692 ti,timer-pwm;
693 };
694
695 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500696 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500697 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200698 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500699 ti,hwmods = "timer11";
700 ti,timer-pwm;
701 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200702
703 usbhstll: usbhstll@4a062000 {
704 compatible = "ti,usbhs-tll";
705 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200706 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200707 ti,hwmods = "usb_tll_hs";
708 };
709
710 usbhshost: usbhshost@4a064000 {
711 compatible = "ti,usbhs-host";
712 reg = <0x4a064000 0x800>;
713 ti,hwmods = "usb_host_hs";
714 #address-cells = <1>;
715 #size-cells = <1>;
716 ranges;
717
718 usbhsohci: ohci@4a064800 {
719 compatible = "ti,ohci-omap3", "usb-ohci";
720 reg = <0x4a064800 0x400>;
721 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200722 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200723 };
724
725 usbhsehci: ehci@4a064c00 {
726 compatible = "ti,ehci-omap", "usb-ehci";
727 reg = <0x4a064c00 0x400>;
728 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200729 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200730 };
731 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530732
Roger Quadros470019a2013-10-03 18:12:36 +0300733 omap_control_usb2phy: control-phy@4a002300 {
734 compatible = "ti,control-phy-usb2";
735 reg = <0x4a002300 0x4>;
736 reg-names = "power";
737 };
738
739 omap_control_usbotg: control-phy@4a00233c {
740 compatible = "ti,control-phy-otghs";
741 reg = <0x4a00233c 0x4>;
742 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530743 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530744
745 usb_otg_hs: usb_otg_hs@4a0ab000 {
746 compatible = "ti,omap4-musb";
747 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200748 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530749 interrupt-names = "mc", "dma";
750 ti,hwmods = "usb_otg_hs";
751 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530752 phys = <&usb2_phy>;
753 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530754 multipoint = <1>;
755 num-eps = <16>;
756 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300757 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530758 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500759
760 aes: aes@4b501000 {
761 compatible = "ti,omap4-aes";
762 ti,hwmods = "aes";
763 reg = <0x4b501000 0xa0>;
764 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
765 dmas = <&sdma 111>, <&sdma 110>;
766 dma-names = "tx", "rx";
767 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500768
769 des: des@480a5000 {
770 compatible = "ti,omap4-des";
771 ti,hwmods = "des";
772 reg = <0x480a5000 0xa0>;
773 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
774 dmas = <&sdma 117>, <&sdma 116>;
775 dma-names = "tx", "rx";
776 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200777 };
778};
Tero Kristo2488ff62013-07-18 12:42:02 +0300779
780/include/ "omap44xx-clocks.dtsi"