blob: a5b9bcd6b10821c5ad38166e0600c5ceba924fb5 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/sram.h>
29#include <mach/board.h>
Lauri Leukkunen84a34342008-12-10 17:36:31 -080030#include <mach/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/control.h>
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030033
34#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
35# include "../mach-omap2/prm.h"
36# include "../mach-omap2/cm.h"
37# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030041#define OMAP1_SRAM_VA VMALLOC_END
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000042#define OMAP2_SRAM_PA 0x40200000
Tony Lindgren670c1042006-04-02 17:46:25 +010043#define OMAP2_SRAM_PUB_PA 0x4020f800
Mans Rullgarde85c2052009-05-25 11:08:41 -070044#define OMAP2_SRAM_VA 0xe3000000
45#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030046#define OMAP3_SRAM_PA 0x40200000
47#define OMAP3_SRAM_VA 0xd7000000
48#define OMAP3_SRAM_PUB_PA 0x40208000
49#define OMAP3_SRAM_PUB_VA 0xd7008000
Santosh Shilimkar44169072009-05-28 14:16:04 -070050#define OMAP4_SRAM_PA 0x40200000 /*0x402f0000*/
51#define OMAP4_SRAM_VA 0xd7000000 /*0xd70f0000*/
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000052
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030053#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren670c1042006-04-02 17:46:25 +010054#define SRAM_BOOTLOADER_SZ 0x00
55#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010056#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010057#endif
58
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030059#define OMAP24XX_VA_REQINFOPERM0 IO_ADDRESS(0x68005048)
60#define OMAP24XX_VA_READPERM0 IO_ADDRESS(0x68005050)
61#define OMAP24XX_VA_WRITEPERM0 IO_ADDRESS(0x68005058)
62
63#define OMAP34XX_VA_REQINFOPERM0 IO_ADDRESS(0x68012848)
64#define OMAP34XX_VA_READPERM0 IO_ADDRESS(0x68012850)
65#define OMAP34XX_VA_WRITEPERM0 IO_ADDRESS(0x68012858)
66#define OMAP34XX_VA_ADDR_MATCH2 IO_ADDRESS(0x68012880)
67#define OMAP34XX_VA_SMS_RG_ATT0 IO_ADDRESS(0x6C000048)
68#define OMAP34XX_VA_CONTROL_STAT IO_ADDRESS(0x480022F0)
69
Tony Lindgren670c1042006-04-02 17:46:25 +010070#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010071
72#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010073
Tony Lindgrenc40fae952006-12-07 13:58:10 -080074static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010075static unsigned long omap_sram_base;
76static unsigned long omap_sram_size;
77static unsigned long omap_sram_ceil;
78
Imre Deakb7cc6d42007-03-06 03:16:36 -080079extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
80 unsigned long sram_vstart,
81 unsigned long sram_size,
82 unsigned long pstart_avail,
83 unsigned long size_avail);
Tony Lindgren670c1042006-04-02 17:46:25 +010084
Imre Deakb7cc6d42007-03-06 03:16:36 -080085/*
86 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010087 * SRAM varies. The default accessible size for all device types is 2k. A GP
88 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010089 * functionality seems ok until some nice security API happens.
90 */
91static int is_sram_locked(void)
92{
93 int type = 0;
94
Santosh Shilimkar44169072009-05-28 14:16:04 -070095 if (cpu_is_omap44xx())
96 /* Not yet supported */
97 return 0;
98
Tony Lindgren670c1042006-04-02 17:46:25 +010099 if (cpu_is_omap242x())
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800100 type = omap_rev() & OMAP2_DEVICETYPE_MASK;
Tony Lindgren670c1042006-04-02 17:46:25 +0100101
102 if (type == GP_DEVICE) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100103 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +0100104 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300105 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
106 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
107 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
108 }
109 if (cpu_is_omap34xx()) {
110 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
111 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
112 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
113 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
114 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100115 }
116 return 0;
117 } else
118 return 1; /* assume locked with no PPA or security driver */
119}
120
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000122 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100123 * Note that we cannot try to test for SRAM here because writes
124 * to secure SRAM will hang the system. Also the SRAM is not
125 * yet mapped at this point.
126 */
127void __init omap_detect_sram(void)
128{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800129 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100130
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300131 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100132 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300133 if (cpu_is_omap34xx()) {
134 omap_sram_base = OMAP3_SRAM_PUB_VA;
135 omap_sram_start = OMAP3_SRAM_PUB_PA;
136 omap_sram_size = 0x8000; /* 32K */
137 } else {
138 omap_sram_base = OMAP2_SRAM_PUB_VA;
139 omap_sram_start = OMAP2_SRAM_PUB_PA;
140 omap_sram_size = 0x800; /* 2K */
141 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100142 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300143 if (cpu_is_omap34xx()) {
144 omap_sram_base = OMAP3_SRAM_VA;
145 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100146 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700147 } else if (cpu_is_omap44xx()) {
148 omap_sram_base = OMAP4_SRAM_VA;
149 omap_sram_start = OMAP4_SRAM_PA;
150 omap_sram_size = 0x8000; /* 32K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300151 } else {
152 omap_sram_base = OMAP2_SRAM_VA;
153 omap_sram_start = OMAP2_SRAM_PA;
154 if (cpu_is_omap242x())
155 omap_sram_size = 0xa0000; /* 640K */
156 else if (cpu_is_omap243x())
157 omap_sram_size = 0x10000; /* 64K */
158 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100159 }
160 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000161 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800162 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100163
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700164 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100165 omap_sram_size = 0x32000; /* 200K */
166 else if (cpu_is_omap15xx())
167 omap_sram_size = 0x30000; /* 192K */
168 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
169 cpu_is_omap1710())
170 omap_sram_size = 0x4000; /* 16K */
171 else if (cpu_is_omap1611())
172 omap_sram_size = 0x3e800; /* 250K */
173 else {
174 printk(KERN_ERR "Could not detect SRAM size\n");
175 omap_sram_size = 0x4000;
176 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100177 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800178 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
179 omap_sram_size,
180 omap_sram_start + SRAM_BOOTLOADER_SZ,
181 omap_sram_size - SRAM_BOOTLOADER_SZ);
182 omap_sram_size -= reserved;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100183 omap_sram_ceil = omap_sram_base + omap_sram_size;
184}
185
186static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100187 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000188 .virtual = OMAP1_SRAM_VA,
189 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700190 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100191 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100192};
193
194/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700195 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100196 */
197void __init omap_map_sram(void)
198{
Tony Lindgren670c1042006-04-02 17:46:25 +0100199 unsigned long base;
200
Tony Lindgren92105bb2005-09-07 17:20:26 +0100201 if (omap_sram_size == 0)
202 return;
203
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000204 if (cpu_is_omap24xx()) {
205 omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100206
Kevin Hilmand1284b52006-09-25 12:41:24 +0300207 base = OMAP2_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100208 base = ROUND_DOWN(base, PAGE_SIZE);
209 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000210 }
211
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300212 if (cpu_is_omap34xx()) {
213 omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
214 base = OMAP3_SRAM_PA;
215 base = ROUND_DOWN(base, PAGE_SIZE);
216 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Paul Walmsleyd9295742009-05-12 17:27:09 -0600217
218 /*
219 * SRAM must be marked as non-cached on OMAP3 since the
220 * CORE DPLL M2 divider change code (in SRAM) runs with the
221 * SDRAM controller disabled, and if it is marked cached,
222 * the ARM may attempt to write cache lines back to SDRAM
223 * which will cause the system to hang.
224 */
225 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300226 }
227
Santosh Shilimkar44169072009-05-28 14:16:04 -0700228 if (cpu_is_omap44xx()) {
229 omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
230 base = OMAP4_SRAM_PA;
231 base = ROUND_DOWN(base, PAGE_SIZE);
232 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
233 }
Tony Lindgrence2deca2006-06-26 16:16:24 -0700234 omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100235 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
236
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000237 printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
Tony Lindgren670c1042006-04-02 17:46:25 +0100238 __pfn_to_phys(omap_sram_io_desc[0].pfn),
239 omap_sram_io_desc[0].virtual,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000240 omap_sram_io_desc[0].length);
241
Tony Lindgren92105bb2005-09-07 17:20:26 +0100242 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000243 * Normally devicemaps_init() would flush caches and tlb after
244 * mdesc->map_io(), but since we're called from map_io(), we
245 * must do it here.
246 */
247 local_flush_tlb_all();
248 flush_cache_all();
249
250 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100251 * Looks like we need to preserve some bootloader code at the
252 * beginning of SRAM for jumping to flash for reboot to work...
253 */
254 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
255 omap_sram_size - SRAM_BOOTLOADER_SZ);
256}
257
Tony Lindgren92105bb2005-09-07 17:20:26 +0100258void * omap_sram_push(void * start, unsigned long size)
259{
260 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
261 printk(KERN_ERR "Not enough space in SRAM\n");
262 return NULL;
263 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100264
Tony Lindgren92105bb2005-09-07 17:20:26 +0100265 omap_sram_ceil -= size;
Tony Lindgren670c1042006-04-02 17:46:25 +0100266 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100267 memcpy((void *)omap_sram_ceil, start, size);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300268 flush_icache_range((unsigned long)start, (unsigned long)(start + size));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100269
270 return (void *)omap_sram_ceil;
271}
272
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000273#ifdef CONFIG_ARCH_OMAP1
274
275static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
276
277void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
278{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700279 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000280 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000281}
282
283int __init omap1_sram_init(void)
284{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300285 _omap_sram_reprogram_clock =
286 omap_sram_push(omap1_sram_reprogram_clock,
287 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000288
289 return 0;
290}
291
292#else
293#define omap1_sram_init() do {} while (0)
294#endif
295
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300296#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000297
298static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
299 u32 base_cs, u32 force_unlock);
300
301void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
302 u32 base_cs, u32 force_unlock)
303{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700304 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000305 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
306 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000307}
308
309static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
310 u32 mem_type);
311
312void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
313{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700314 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000315 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000316}
317
318static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
319
320u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
321{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700322 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000323 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
324}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300325#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000326
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300327#ifdef CONFIG_ARCH_OMAP2420
328int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000329{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300330 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
331 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000332
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300333 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
334 omap242x_sram_reprogram_sdrc_sz);
335
336 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
337 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000338
339 return 0;
340}
341#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300342static inline int omap242x_sram_init(void)
343{
344 return 0;
345}
346#endif
347
348#ifdef CONFIG_ARCH_OMAP2430
349int __init omap243x_sram_init(void)
350{
351 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
352 omap243x_sram_ddr_init_sz);
353
354 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
355 omap243x_sram_reprogram_sdrc_sz);
356
357 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
358 omap243x_sram_set_prcm_sz);
359
360 return 0;
361}
362#else
363static inline int omap243x_sram_init(void)
364{
365 return 0;
366}
367#endif
368
369#ifdef CONFIG_ARCH_OMAP3
370
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300371static u32 (*_omap3_sram_configure_core_dpll)(u32 sdrc_rfr_ctrl,
372 u32 sdrc_actim_ctrla,
373 u32 sdrc_actim_ctrlb,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600374 u32 m2, u32 unlock_dll);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300375u32 omap3_configure_core_dpll(u32 sdrc_rfr_ctrl, u32 sdrc_actim_ctrla,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600376 u32 sdrc_actim_ctrlb, u32 m2, u32 unlock_dll)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300377{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700378 BUG_ON(!_omap3_sram_configure_core_dpll);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300379 return _omap3_sram_configure_core_dpll(sdrc_rfr_ctrl,
380 sdrc_actim_ctrla,
Paul Walmsley4519c2b2009-05-12 17:26:32 -0600381 sdrc_actim_ctrlb, m2,
382 unlock_dll);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300383}
384
385/* REVISIT: Should this be same as omap34xx_sram_init() after off-idle? */
386void restore_sram_functions(void)
387{
388 omap_sram_ceil = omap_sram_base + omap_sram_size;
389
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300390 _omap3_sram_configure_core_dpll =
391 omap_sram_push(omap3_sram_configure_core_dpll,
392 omap3_sram_configure_core_dpll_sz);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300393}
394
395int __init omap34xx_sram_init(void)
396{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300397 _omap3_sram_configure_core_dpll =
398 omap_sram_push(omap3_sram_configure_core_dpll,
399 omap3_sram_configure_core_dpll_sz);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300400
401 return 0;
402}
403#else
404static inline int omap34xx_sram_init(void)
405{
406 return 0;
407}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000408#endif
409
410int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100411{
412 omap_detect_sram();
413 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000414
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300415 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000416 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300417 else if (cpu_is_omap242x())
418 omap242x_sram_init();
419 else if (cpu_is_omap2430())
420 omap243x_sram_init();
421 else if (cpu_is_omap34xx())
422 omap34xx_sram_init();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700423 else if (cpu_is_omap44xx())
424 omap34xx_sram_init(); /* FIXME: */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000425
426 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100427}