blob: 5664d3efa2633236ed6af0660773678146452834 [file] [log] [blame]
Vijayanand Jittae58c19e2018-04-24 10:51:17 +05301/* Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
Vijayanand Jittad48c4082017-06-07 15:07:51 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <dt-bindings/interrupt-controller/arm-gic.h>
14#include <dt-bindings/msm/msm-bus-ids.h>
15
16&soc {
17 kgsl_smmu: arm,smmu-kgsl@5040000 {
18 status = "ok";
19 compatible = "qcom,smmu-v2";
20 reg = <0x5040000 0x10000>;
21 #iommu-cells = <1>;
22 qcom,dynamic;
23 qcom,use-3-lvl-tables;
Prakash Gupta8f6e99e2017-10-25 19:19:15 +053024 qcom,disable-atos;
Vijayanand Jittad48c4082017-06-07 15:07:51 +053025 #global-interrupts = <2>;
26 qcom,regulator-names = "vdd";
27 vdd-supply = <&gpu_cx_gdsc>;
Rajesh Kemisetti432ae8372018-10-22 09:50:04 +053028 qcom,deferred-regulator-disable-delay = <80>;
Vijayanand Jittad48c4082017-06-07 15:07:51 +053029 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
30 <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
Vijayanand Jittae58c19e2018-04-24 10:51:17 +053031 <GIC_SPI 364 IRQ_TYPE_LEVEL_HIGH>,
32 <GIC_SPI 365 IRQ_TYPE_LEVEL_HIGH>,
33 <GIC_SPI 366 IRQ_TYPE_LEVEL_HIGH>,
34 <GIC_SPI 367 IRQ_TYPE_LEVEL_HIGH>,
35 <GIC_SPI 368 IRQ_TYPE_LEVEL_HIGH>,
36 <GIC_SPI 369 IRQ_TYPE_LEVEL_HIGH>,
37 <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>,
38 <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Prakash Gupta14b51d92017-10-31 12:29:08 +053039 clock-names = "gcc_gpu_memnoc_gfx_clk";
40 clocks = <&clock_gcc GCC_GPU_MEMNOC_GFX_CLK>;
Vijayanand Jittad48c4082017-06-07 15:07:51 +053041 attach-impl-defs =
42 <0x6000 0x2378>,
43 <0x6060 0x1055>,
44 <0x678c 0x8>,
45 <0x6794 0x28>,
46 <0x6800 0x6>,
47 <0x6900 0x3ff>,
48 <0x6924 0x204>,
49 <0x6928 0x11000>,
50 <0x6930 0x800>,
51 <0x6960 0xffffffff>,
52 <0x6b64 0x1a5551>,
53 <0x6b68 0x9a82a382>;
54 };
55
56 apps_smmu: apps-smmu@0x15000000 {
57 compatible = "qcom,qsmmu-v500";
58 reg = <0x15000000 0x80000>,
59 <0x150c2000 0x18>;
60 reg-names = "base", "tcu-base";
61 #iommu-cells = <2>;
62 qcom,skip-init;
63 qcom,use-3-lvl-tables;
Prakash Gupta15778e32017-07-11 12:41:37 -070064 qcom,no-asid-retention;
Vijayanand Jitta79af9d42017-11-16 11:58:30 +053065 qcom,disable-atos;
Vijayanand Jittad48c4082017-06-07 15:07:51 +053066 #global-interrupts = <1>;
67 #size-cells = <1>;
68 #address-cells = <1>;
69 ranges;
70 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
71 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
72 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
73 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
74 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
75 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
76 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
77 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
78 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
79 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
80 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
81 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
82 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
83 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
84 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
85 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
86 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
88 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
89 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
90 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
91 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
92 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
93 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
94 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
95 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
96 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
97 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
98 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
99 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
100 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
101 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
102 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
103 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
104 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
105 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
106 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
107 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
108 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
109 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
110 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
111 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
112 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
113 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
114 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
115 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
116 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
117 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
118 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
119 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
120 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
121 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
122 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
123 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
124 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
126 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
127 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
128 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
129 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
130 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
131 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
132 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
133 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
134 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
135 qcom,msm-bus,name = "apps_smmu";
136 qcom,msm-bus,num-cases = <2>;
137 qcom,msm-bus,active-only;
138 qcom,msm-bus,num-paths = <1>;
139 qcom,msm-bus,vectors-KBps =
140 <MSM_BUS_MASTER_GNOC_SNOC>,
141 <MSM_BUS_SLAVE_IMEM_CFG>,
142 <0 0>,
143 <MSM_BUS_MASTER_GNOC_SNOC>,
144 <MSM_BUS_SLAVE_IMEM_CFG>,
145 <0 1000>;
146
147 anoc_1_tbu: anoc_1_tbu@0x150c5000 {
148 compatible = "qcom,qsmmuv500-tbu";
149 reg = <0x150c5000 0x1000>,
150 <0x150c2200 0x8>;
151 reg-names = "base", "status-reg";
152 qcom,stream-id-range = <0x0 0x400>;
153 qcom,regulator-names = "vdd";
154 vdd-supply = <&hlos1_vote_aggre_noc_mmu_tbu1_gdsc>;
155 qcom,msm-bus,name = "apps_smmu";
156 qcom,msm-bus,num-cases = <2>;
157 qcom,msm-bus,active-only;
158 qcom,msm-bus,num-paths = <1>;
159 qcom,msm-bus,vectors-KBps =
160 <MSM_BUS_MASTER_GNOC_SNOC>,
161 <MSM_BUS_SLAVE_IMEM_CFG>,
162 <0 0>,
163 <MSM_BUS_MASTER_GNOC_SNOC>,
164 <MSM_BUS_SLAVE_IMEM_CFG>,
165 <0 1000>;
166 };
167
168 anoc_2_tbu: anoc_2_tbu@0x150c9000 {
169 compatible = "qcom,qsmmuv500-tbu";
170 reg = <0x150c9000 0x1000>,
171 <0x150c2208 0x8>;
172 reg-names = "base", "status-reg";
173 qcom,stream-id-range = <0x400 0x400>;
174 qcom,regulator-names = "vdd";
175 vdd-supply = <&hlos1_vote_aggre_noc_mmu_tbu2_gdsc>;
176 qcom,msm-bus,name = "apps_smmu";
177 qcom,msm-bus,num-cases = <2>;
178 qcom,msm-bus,active-only;
179 qcom,msm-bus,num-paths = <1>;
180 qcom,msm-bus,vectors-KBps =
181 <MSM_BUS_MASTER_GNOC_SNOC>,
182 <MSM_BUS_SLAVE_IMEM_CFG>,
183 <0 0>,
184 <MSM_BUS_MASTER_GNOC_SNOC>,
185 <MSM_BUS_SLAVE_IMEM_CFG>,
186 <0 1000>;
187 };
188
189 mnoc_hf_0_tbu: mnoc_hf_0_tbu@0x150cd000 {
190 compatible = "qcom,qsmmuv500-tbu";
191 reg = <0x150cd000 0x1000>,
192 <0x150c2210 0x8>;
193 reg-names = "base", "status-reg";
194 qcom,stream-id-range = <0x800 0x400>;
195 qcom,regulator-names = "vdd";
196 vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc>;
197 qcom,msm-bus,name = "mnoc_hf_0_tbu";
198 qcom,msm-bus,num-cases = <2>;
199 qcom,msm-bus,active-only;
200 qcom,msm-bus,num-paths = <1>;
201 qcom,msm-bus,vectors-KBps =
202 <MSM_BUS_MASTER_MDP_PORT0>,
203 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
204 <0 0>,
205 <MSM_BUS_MASTER_MDP_PORT0>,
206 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
207 <0 1000>;
208 };
209
210 mnoc_hf_1_tbu: mnoc_hf_1_tbu@0x150d1000 {
211 compatible = "qcom,qsmmuv500-tbu";
212 reg = <0x150d1000 0x1000>,
213 <0x150c2218 0x8>;
214 reg-names = "base", "status-reg";
215 qcom,stream-id-range = <0xc00 0x400>;
216 qcom,regulator-names = "vdd";
217 vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc>;
218 qcom,msm-bus,name = "mnoc_hf_1_tbu";
219 qcom,msm-bus,num-cases = <2>;
220 qcom,msm-bus,active-only;
221 qcom,msm-bus,num-paths = <1>;
222 qcom,msm-bus,vectors-KBps =
223 <MSM_BUS_MASTER_MDP_PORT0>,
224 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
225 <0 0>,
226 <MSM_BUS_MASTER_MDP_PORT0>,
227 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
228 <0 1000>;
229 };
230
231 mnoc_sf_0_tbu: mnoc_sf_0_tbu@0x150d5000 {
232 compatible = "qcom,qsmmuv500-tbu";
233 reg = <0x150d5000 0x1000>,
234 <0x150c2220 0x8>;
235 reg-names = "base", "status-reg";
236 qcom,stream-id-range = <0x1000 0x400>;
237 qcom,regulator-names = "vdd";
238 vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_sf_gdsc>;
239 qcom,msm-bus,name = "mnoc_sf_0_tbu";
240 qcom,msm-bus,num-cases = <2>;
241 qcom,msm-bus,active-only;
242 qcom,msm-bus,num-paths = <1>;
243 qcom,msm-bus,vectors-KBps =
244 <MSM_BUS_MASTER_CAMNOC_SF>,
245 <MSM_BUS_SLAVE_MNOC_SF_MEM_NOC>,
246 <0 0>,
247 <MSM_BUS_MASTER_CAMNOC_SF>,
248 <MSM_BUS_SLAVE_MNOC_SF_MEM_NOC>,
249 <0 1000>;
250 };
251
252 compute_dsp_tbu: compute_dsp_tbu@0x150d9000 {
253 compatible = "qcom,qsmmuv500-tbu";
254 reg = <0x150d9000 0x1000>,
255 <0x150c2228 0x8>;
256 reg-names = "base", "status-reg";
257 qcom,stream-id-range = <0x1400 0x400>;
258 /* No GDSC */
259 qcom,msm-bus,name = "apps_smmu";
260 qcom,msm-bus,num-cases = <2>;
261 qcom,msm-bus,active-only;
262 qcom,msm-bus,num-paths = <1>;
263 qcom,msm-bus,vectors-KBps =
264 <MSM_BUS_MASTER_GNOC_SNOC>,
265 <MSM_BUS_SLAVE_IMEM_CFG>,
266 <0 0>,
267 <MSM_BUS_MASTER_GNOC_SNOC>,
268 <MSM_BUS_SLAVE_IMEM_CFG>,
269 <0 1000>;
270 };
271
272 adsp_tbu: adsp_tbu@0x150dd000 {
273 compatible = "qcom,qsmmuv500-tbu";
274 reg = <0x150dd000 0x1000>,
275 <0x150c2230 0x8>;
276 reg-names = "base", "status-reg";
277 qcom,stream-id-range = <0x1800 0x400>;
278 qcom,regulator-names = "vdd";
279 vdd-supply = <&hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc>;
280 qcom,msm-bus,name = "apps_smmu";
281 qcom,msm-bus,num-cases = <2>;
282 qcom,msm-bus,active-only;
283 qcom,msm-bus,num-paths = <1>;
284 qcom,msm-bus,vectors-KBps =
285 <MSM_BUS_MASTER_GNOC_SNOC>,
286 <MSM_BUS_SLAVE_IMEM_CFG>,
287 <0 0>,
288 <MSM_BUS_MASTER_GNOC_SNOC>,
289 <MSM_BUS_SLAVE_IMEM_CFG>,
290 <0 1000>;
291 };
292
293 };
294
295 kgsl_iommu_test_device {
Prakash Gupta6a346392017-10-25 11:32:30 +0530296 status = "disabled";
Vijayanand Jittad48c4082017-06-07 15:07:51 +0530297 compatible = "iommu-debug-test";
298 /*
299 * 0x7 isn't a valid sid, but should pass the sid sanity check.
300 * We just need _something_ here to get this node recognized by
301 * the SMMU driver. Our test uses ATOS, which doesn't use SIDs
302 * anyways, so using a dummy value is ok.
303 */
304 iommus = <&kgsl_smmu 0x7>;
305 };
306
307 apps_iommu_test_device {
308 compatible = "iommu-debug-test";
309 /*
Vijayanand Jitta7445b8f2017-11-03 17:44:53 +0530310 * This SID belongs to TSIF. We can't use a fake SID for
Vijayanand Jittad48c4082017-06-07 15:07:51 +0530311 * the apps_smmu device.
312 */
Vijayanand Jitta7445b8f2017-11-03 17:44:53 +0530313 iommus = <&apps_smmu 0x20 0xf>;
Vijayanand Jittad48c4082017-06-07 15:07:51 +0530314 };
Vijayanand Jittacb45c292017-11-03 15:38:07 +0530315
316 apps_iommu_coherent_test_device {
317 compatible = "iommu-debug-test";
318 /*
319 * This SID belongs to TSIF. We can't use a fake SID for
320 * the apps_smmu device.
321 */
322 iommus = <&apps_smmu 0x20 0xf>;
323 dma-coherent;
Vijayanand Jittad48c4082017-06-07 15:07:51 +0530324 };
325};
Prakash Gupta58b7c8c2017-11-06 17:04:21 +0530326
327&apps_smmu {
Prakash Guptabdab4eb2018-09-26 15:30:40 +0530328 qcom,actlr =
329 /* HF and SF TBUs: +3 deep PF */
330 <0x0800 0x7ff 0x103>,
331 <0x1000 0x3ff 0x103>;
Prakash Gupta58b7c8c2017-11-06 17:04:21 +0530332};